## ANALOG DEVICES

# SoundPort<sup>®</sup> Controller

## AD1816A

#### FEATURES

Compatible with Microsoft<sup>®</sup> PC 97 Logo Requirements Supports Applications Written for Windows<sup>®</sup> 95, Windows 3.1, Windows NT, SoundBlaster<sup>®</sup> Pro, AdLib<sup>®</sup>/OPL3<sup>®</sup> Stereo Audio 16-Bit ΣΔ Codec Internal 3D Circuit—Phat<sup>™</sup> Stereo Phase Expander MPC Level-3 Mixer ISA Plug and Play Compatible 16-Bit Address Decode Dual Type F FIFO DMA Support MPU-401 Compatible MIDI Port Supports Wavetable Synthesizers Integrated Enhanced Digital Game Port Bidirectional DSP Serial Port Two I<sup>2</sup>S Digital Audio Serial Ports Integrated OPL3 Compatible Music Synthesizer Software and Hardware Volume Control Full-Duplex Capture and Playback Operation at

Different Sample Rates Supports Up to Six Different Sample Rates Simultaneously 1 Hz Resolution Programmable Sample Rates from

4 kHz to 55.2 kHz Power Management Modes Operation from +5 V Supply Built-In 24 mA Bus Drivers 100-Lead PQFP and TQFP Package



#### FUNCTIONAL BLOCK DIAGRAM MIDI OUT R P Z DATA ğ ğ СĘ ā 2 2 В 2 AD1816A HARDWARE MODEM/ E<sup>2</sup>PROM SB PRO LOGICAL DEVICE CONTROL MPU-401 GAME PORT VOLUME CONTROL REGISTER CONTROL 0dB/ 20dB AGC MIC DRQ (X) LINE DSP SERIAL PORT IRQ (X) PLAY ISA BUS SYNTH 16-BIT PC\_D (7:0) FORMAT PGA CD ΣΔ A/D CONVERTER FIFO SEL PC\_A (15:0) PHONE\_IN PLUG AND PI PARALLEL AEN MUSIC SYNTHESIZER DACK (X) мПА G A M G A M G A M GAM G A M AM IOR =ORMAT FIFO IOW мПа BO M١ L OUT Ë BCLK (0) Mν 16-BIT LRCLK (0) 12S SERIAL PORT (0) PHONE OUT ΣΔ D/A CONVERTER Μ SDATA (0) ΜV BCLK (1) R OUT I2S SERIAL PORT (1) 2 мΠа SDATA (1) G = GAINSERIAL PORT A = ATTENUATE M = MUTE PCLKO DIGITAL PLL OSCILLATORS MV = MASTER VOLUME XTALL ß XTALO SBO SDFS SCLK

SoundPort is a registered trademark of Analog Devices, Inc. Phat is a trademark of Analog Devices, Inc. All other trademarks are the property of their respective holders.

#### REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703 © Analog Devices, Inc., 1997

#### PRODUCT OVERVIEW

The AD1816A SoundPort Controller is a single chip Plug and Play multimedia audio subsystem for concurrently processing multiple digital streams of 16-bit stereo audio in personal computers. The AD1816A maintains full legacy compatibility with applications written for SoundBlaster Pro and AdLib, while servicing Microsoft PC 97 application requirements. The AD1816A includes an internal OPL3 compatible music synthesizer, Phat Stereo circuitry for phase expanding the analog stereo output, an MPU-401 UART, joystick interface with a built-in timer, a DSP serial port and two I<sup>2</sup>S serial ports. The AD1816A on-chip Plug and Play routine provides configuration services for all integrated logical devices. Using an external E<sup>2</sup>PROM allows the AD1816A to decode up to two additional external user-defined logical devices such as modem and CD-ROM.

#### TABLE OF CONTENTS

| FEATURES 1                                              |
|---------------------------------------------------------|
| PRODUCT OVERVIEW 2                                      |
| SPECIFICATIONS 3                                        |
| PIN CONFIGURATION9                                      |
| PIN FUNCTION DESCRIPTIONS 11                            |
| HOST INTERFACE 15                                       |
| REFERENCES 16                                           |
| SERIAL INTERFACES 17                                    |
| ISA INTERFACE                                           |
| AD1816A Chip Registers                                  |
| AD1816A Plug and Play Device Configuration Registers 22 |
| Sound System Direct Registers                           |
| Sound System Indirect Registers                         |
| SB Pro; AdLib Registers                                 |
| MPU-401 Registers                                       |
| Game Port Register                                      |
| APPENDIX A.                                             |
| PLUG AND PLAY INTERNAL ROM 40                           |
| PLUG AND PLAY KEY AND "ALTERNATE KEY"                   |
| SEQUENCES 41                                            |
| AD1816 AND AD1816A COMPATIBILITY                        |
| USING AN EEPROM WITH THE AD1816 OR                      |
| AD1816A                                                 |
| AD1816 FLAG BYTE                                        |
| USING THE AD1816 WITHOUT AN EEPROM 42                   |
| AD1816A FLAG BYTES                                      |
| USING THE AD1816A WITHOUT AN EEPROM 44                  |
| MAPPING THE AD1816 EEPROM INTO THE                      |
| AD1816A EEPROM 45                                       |
| PIN MUXING IN THE AD1816 AND AD1816A                    |
| PROGRAMMING EXTERNAL EEPROMS 47                         |
| REFERENCE DESIGNS AND DEVICE DRIVERS 47                 |
| OUTLINE DIMENSIONS                                      |
|                                                         |

| Figures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Functional Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1  |
| Figure 1. PIO Read Cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 6  |
| Figure 2. PIO Write Cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 6  |
| Figure 3. DMA Read Cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 7  |
| Figure 4. DMA Write Cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 7  |
| Figure 5. Codec Transfers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 7  |
| Figure 6. DSP Port Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 7  |
| Figure 7. I <sup>2</sup> S Serial Port Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 7  |
| Figure 8. Reset Pulse Width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 7  |
| Figure 9. Serial Interface Right-Justified Mode 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 17 |
| Figure 10. Serial Interface I <sup>2</sup> S-Justified Mode 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 17 |
| Figure 11. Serial Interface Left-Justified Mode 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 17 |
| Figure 12. DSP Serial Interface (Default Frame Rate) 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 20 |
| Figure 13. DSP Serial Interface (User Programmed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
| Frame Rate)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 20 |
| Figure 14. DSP Serial Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 21 |
| Figure 15. Codec Transfers 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 27 |
| Figure 16. Recommended Application Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 18 |
| Figure 17. AD1816A Frequency Response Plots 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 49 |
| Tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    |
| Table I. DSP Port Time Slot Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 18 |
| Table II. Chin Register Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 21 |
| Table III. Logical Devices and Compatible Plug and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    |
| Play Device Drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 22 |
| Table IV. Internal Logical Device Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 23 |
| Table V. Sound System Direct Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 23 |
| Table VI. Codec Transfers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 27 |
| Table VII. Indirect Register Map and Reset/Default States                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 30 |
| Table VIII. Sound System Indirect Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 31 |
| Table IX. SoundBlaster Pro ISA Bus Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 38 |
| Table X. AdLib ISA Bus Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 39 |
| Table XI. MIDI ISA Bus Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 39 |
| Table XII. Game Port ISA Bus Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 39 |
| Table XIII. AD1816 Pin Muxing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 45 |
| Table XIV AD1816A Pin Muxing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 46 |
| Tuble fifth the following in the second seco | •• |

# **SPECIFICATIONS**

| STANDARD TEST CONDITIO<br>OTHERWISE NOTED | NS UNLESS  |        | DAC Test Conditions<br>0 dB Attenuation |
|-------------------------------------------|------------|--------|-----------------------------------------|
| Temperature                               | 25         | °C     | Input Full Scale                        |
| Digital Supply (V <sub>DD</sub> )         | 5.0        | V      | 16-Bit Linear Mode                      |
| Analog Supply (V <sub>CC</sub> )          | 5.0        | V      | 100 kΩ Output Load                      |
| Sample Rate $(F_S)$                       | 48         | kHz    | Mute Off                                |
| Input Signal Frequency                    | 1008       | Hz     | Measured at Line Output                 |
| Audio Output Passband                     | 20 Hz to 2 | 20 kHz | ADC Test Conditions                     |
| V <sub>IH</sub>                           | 5.0        | V      | 0 dB Gain                               |
| V <sub>IL</sub>                           | 0          | V      | Input –4 dB Relative to Full Scale      |
|                                           |            |        | Line Input Selected                     |

16-Bit Linear Mode

#### ANALOG INPUT

| Parameter                                                    | Min | Тур   | Max | Units |
|--------------------------------------------------------------|-----|-------|-----|-------|
| Full-Scale Input Voltage (RMS Values Assume Sine Wave Input) |     |       |     |       |
| PHONE_IN, LINE, SYNTH, CD, VID                               |     | 1     |     | V rms |
|                                                              |     | 2.83  |     | V p-р |
| MIC with $+20 \text{ dB Gain} (MGE = 1)$                     |     | 0.1   |     | V rms |
|                                                              |     | 0.283 |     | V p-p |
| MIC with 0 dB Gain (MGE = $0$ )                              |     | 1     |     | V rms |
|                                                              |     | 2.83  |     | V p-p |
| Input Impedance*                                             |     | 17    |     | kΩ    |
| Input Capacitance*                                           |     | 15    |     | pF    |

#### PROGRAMMABLE GAIN AMPLIFIER-ADC

| Parameter                                         | Min | Тур  | Max | Units |
|---------------------------------------------------|-----|------|-----|-------|
| Step Size (0 dB to 22.5 dB)<br>(All Steps Tested) |     | 1.5  |     | dB    |
| PGA Gain Range Span                               |     | 22.5 |     | dB    |

#### CD, LINE, MICROPHONE, SYNTHESIZER, AND VIDEO INPUT ANALOG GAIN/ATTENUATORS/MUTE AT LINE OUTPUT

| Parameter                                    | Min | Тур  | Max | Units |
|----------------------------------------------|-----|------|-----|-------|
| CD, LINE, MIC, SYNTH, VID                    |     |      |     |       |
| Step Size: (All Steps Tested)                |     |      |     |       |
| +12 dB to -34.5 dB                           |     | 1.5  |     | dB    |
| Input Gain/Attenuation Range                 |     | 46.5 |     | dB    |
| PHONE_IN                                     |     |      |     |       |
| Step Size 0 dB to -45 dB: (All Steps Tested) |     | 3.0  |     | dB    |
| Input Gain/Attenuation Range                 |     | 45   |     | dB    |

#### DIGITAL DECIMATION AND INTERPOLATION FILTERS\*

| Parameter                           | Min             | Тур | Max               | Units |
|-------------------------------------|-----------------|-----|-------------------|-------|
| Audio Passband                      | 0               |     | $0.4 	imes F_S$   | Hz    |
| Audio Passband Ripple               |                 |     | $\pm 0.09$        | dB    |
| Audio Transition Band               | $0.4 	imes F_S$ |     | $0.6 	imes F_S$   | Hz    |
| Audio Stopband                      | $0.6 	imes F_S$ |     | $\infty$          | Hz    |
| Audio Stopband Rejection            | 82              |     |                   | dB    |
| Audio Group Delay                   |                 |     | 12/F <sub>S</sub> | sec   |
| Group Delay Variation Over Passband |                 |     | 0.0               | μs    |

#### ANALOG-TO-DIGITAL CONVERTERS

| Parameter                                                          | Min | Тур   | Max      | Units |
|--------------------------------------------------------------------|-----|-------|----------|-------|
| Resolution                                                         |     | 16    |          | Bits  |
| Signal-to-Noise Ratio (SNR) (A-Weighted, Referenced to Full Scale) |     | 82    | 80       | dB    |
| Total Harmonic Distortion (THD) (Referenced to Full Scale)         |     | 0.011 | 0.015    | %     |
|                                                                    |     | -79   | -76.5    | dB    |
| Audio Dynamic Range (-60 dB Input THD+N Referenced to              |     |       |          |       |
| Full-Scale, A-Weighted)                                            | 79  | 82    |          | dB    |
| Audio THD+N (Referenced to Full-Scale)                             |     |       | 0.019    | %     |
|                                                                    |     | -76   | -74.5    | dB    |
| Signal-to-Intermodulation Distortion* (CCIF Method)                |     | 82    |          | dB    |
| ADC Crosstalk*                                                     |     |       |          |       |
| Line Inputs (Input L, Ground R, Read R; Input R, Ground L Read L)  |     | -95   | -80      | dB    |
| Line to MIC (Input LINE, Ground and Select MIC, Read ADC)          |     | -95   | -80      | dB    |
| Line to SYNTH                                                      |     | -95   | -80      | dB    |
| Line to CD                                                         |     | -95   | -80      | dB    |
| Line to VID                                                        |     | -95   | -80      | dB    |
| Gain Error (Full-Scale Span Relative to Nominal Input Voltage)     |     |       | $\pm 10$ | %     |
| Interchannel Gain Mismatch (Difference of Gain Errors)             |     |       | ±1       | dB    |
| ADC Offset Error                                                   | -22 |       | +15      | mV    |

#### **DIGITAL-TO-ANALOG CONVERTERS**

| Parameter                                                            | Min | Тур   | Max       | Units |
|----------------------------------------------------------------------|-----|-------|-----------|-------|
| Resolution                                                           |     | 16    |           | Bits  |
| Signal-to-Noise Ratio (SNR) (A-Weighted)                             |     | 83    | 79        | dB    |
| Total Harmonic Distortion (THD)                                      |     | 0.006 | 0.009     | %     |
|                                                                      |     | -85   | -80.5     | dB    |
| Audio Dynamic Range (-60 dB Input THD+N Referenced to                |     |       |           |       |
| Full Scale, A-Weighted)                                              | 79  | 82    |           | dB    |
| Audio THD+N (Referenced to Full Scale)                               |     | 0.013 | 0.017     | %     |
|                                                                      |     | -78   | -75.5     | dB    |
| Signal-to-Intermodulation Distortion* (CCIF Method)                  |     | 95    |           | dB    |
| Gain Error (Full-Scale Span Relative to Nominal Input Voltage)       |     |       | $\pm 10$  | %     |
| Interchannel Gain Mismatch (Difference of Gain Errors)               |     |       | $\pm 0.5$ | dB    |
| DAC Crosstalk* (Input L, Zero R, Measure R_OUT;                      |     |       |           |       |
| Input R, Zero L, Measure L_OUT)                                      |     |       | -80       | dB    |
| Total Out-of-Band Energy (Measured from $0.6 \times F_s$ to 100 kHz  |     |       |           |       |
| at L_OUT and R_OUT)*                                                 |     |       | -45       | dB    |
| Audible Out-of-Band Energy (Measured from $0.6 \times F_S$ to 20 kHz |     |       |           |       |
| at L_OUT and R_OUT)*                                                 |     |       | -75       | dB    |

#### MASTER VOLUME ATTENUATORS (L\_OUT AND R\_OUT, PHONE\_OUT)

| Parameter                                                                                 | Min | Тур                                      | Max | Units    |
|-------------------------------------------------------------------------------------------|-----|------------------------------------------|-----|----------|
| Master Volume Step Size (0 dB to -46.5 dB)<br>Master Volume Output Attenuation Range Span |     | $\begin{array}{c} 1.5\\ 46.5\end{array}$ |     | dB<br>dB |
| Mute Attenuation of 0 dB Fundamental*                                                     |     |                                          | -80 | dB       |

#### **DIGITAL MIX ATTENUATORS\***

| Parameter                                                         | Min | Тур   | Max | Units |
|-------------------------------------------------------------------|-----|-------|-----|-------|
| Step Size: I <sup>2</sup> S (0), I <sup>2</sup> S (1), Music, ISA |     | 1.505 |     | dB    |
| Digital Mix Attenuation Range Span                                |     | 94.8  |     | dB    |

#### ANALOG OUTPUT

| Parameter                                              | Min  | Тур     | Max  | Units |
|--------------------------------------------------------|------|---------|------|-------|
| Full-Scale Output Voltage (at L_OUT, R_OUT, PHONE_OUT) |      | 2.8     |      | V р-р |
| Output Impedance*                                      |      |         | 570  | Ω     |
| External Load Impedance*                               | 10   |         |      | kΩ    |
| Output Capacitance*                                    |      | 15      |      | pF    |
| External Load Capacitance                              |      |         | 100  | pF    |
| V <sub>REFX</sub> *                                    | 2.10 | 2.25    | 2.40 | V     |
| V <sub>REFX</sub> Current Drive*                       |      | 100     |      | μA    |
| V <sub>REFX</sub> Output Impedance*                    |      | 6.5     |      | kΩ    |
| Master Volume Mute Click (Muted Analog Mixers), Muted  |      |         |      |       |
| Output Minus Unmuted Output at 0 dB                    |      | $\pm 5$ |      | mV    |

#### SYSTEM SPECIFICATIONS\*

| Parameter                                              | Min | Тур | Max | Units   |
|--------------------------------------------------------|-----|-----|-----|---------|
| System Frequency Response Ripple (Line In to Line Out) |     |     | 1.0 | dB      |
| Differential Nonlinearity                              |     |     | ±1  | LSB     |
| Phase Linearity Deviation                              |     |     | 5   | Degrees |

#### STATIC DIGITAL SPECIFICATIONS

| Parameter                                                                 | Min | Тур | Max | Units |
|---------------------------------------------------------------------------|-----|-----|-----|-------|
| High Level Input Voltage (V <sub>IH</sub> )                               | 2   |     |     | V     |
| XTALI                                                                     | 2.4 |     |     | V     |
| Low Level Input Voltage (V <sub>IL</sub> )                                |     |     | 0.8 | V     |
| High Level Output Voltage ( $V_{OH}$ ), $I_{OH} = 8 \text{ mA}^{\dagger}$ | 2.4 |     |     | V     |
| Low Level Output Voltage ( $V_{OL}$ ), $I_{OL} = 8 \text{ mA}$            |     |     | 0.4 | V     |
| Input Leakage Current                                                     | -10 |     | +10 | μA    |
| Output Leakage Current                                                    | -10 |     | +10 | μA    |

#### **POWER SUPPLY**

| Parameter                                                            | Min  | Тур | Max  | Units |
|----------------------------------------------------------------------|------|-----|------|-------|
| Power Supply Range—Analog                                            | 4.75 |     | 5.25 | V     |
| Power Supply Range—Digital                                           | 4.75 |     | 5.25 | V     |
| Power Supply Current                                                 |      |     | 221  | mA    |
| Power Dissipation                                                    |      |     | 1105 | mW    |
| Analog Supply Current                                                |      |     | 51   | mA    |
| Digital Supply Current                                               |      |     | 170  | mA    |
| Analog Power Supply Current—Power-Down                               |      |     | 2    | mA    |
| Digital Power Supply Current—Power-Down                              |      |     | 24   | mA    |
| Analog Power Supply Current—RESET                                    |      |     | 0.2  | mA    |
| Digital Power Supply Current—RESET                                   |      |     | 10   | mA    |
| Power Supply Rejection (100 mV p-p Signal on Both Analog and Digital |      |     |      |       |
| Supply Pins, Measured at ADC and Line Outputs)                       |      | 40  |      | dB    |

#### **CLOCK SPECIFICATIONS\***

| Parameter                                                                             | Min | Тур      | Max       | Units          |
|---------------------------------------------------------------------------------------|-----|----------|-----------|----------------|
| Input Clock Frequency<br>Recommended Clock Duty Cycle<br>Power-Up Initialization Time | 25  | 33<br>50 | 75<br>500 | MHz<br>%<br>ms |

#### TIMING PARAMETERS (Guaranteed Over Operating Temperature Range)

| Parameter                                | Symbol            | Min | Тур | Max | Units |
|------------------------------------------|-------------------|-----|-----|-----|-------|
| IOW/IOR Strobe Width                     | t <sub>STW</sub>  | 100 |     |     | ns    |
| IOW/IOR Rising to IOW/IOR Falling        | t <sub>BWDN</sub> | 80  |     |     | ns    |
| Write Data Setup to IOW Rising           | t <sub>WDSU</sub> | 10  |     |     | ns    |
| IOW Falling to Valid Read Data           | t <sub>RDDV</sub> |     |     | 40  | ns    |
| AEN Setup to IOW/IOR Falling             | t <sub>AESU</sub> | 10  |     |     | ns    |
| AEN Hold from IOW/IOR Rising             | t <sub>AEHD</sub> | 0   |     |     | ns    |
| Adr Setup to IOW/IOR Falling             | t <sub>ADSU</sub> | 10  |     |     | ns    |
| Adr Hold from IOW/IOR Rising             | t <sub>ADHD</sub> | 0   |     |     | ns    |
| DACK Rising to IOW/IOR Falling           | t <sub>DKSU</sub> | 20  |     |     | ns    |
| Data Hold from IOR Rising                | t <sub>DHD1</sub> |     |     | 2   | ns    |
| Data Hold from IOW Rising                | t <sub>DHD2</sub> | 15  |     |     | ns    |
| DRQ Hold from IOW/IOR Falling            | t <sub>DRHD</sub> |     |     | 25  | ns    |
| DACK Hold from IOW/IOR Rising            | t <sub>DKHD</sub> | 10  |     |     | ns    |
| Data [SDI] Input Setup Time to SCLK*     | ts                | 15  |     |     | ns    |
| Data [SDI] Input Hold Time from SCLK*    | t <sub>H</sub>    | 10  |     |     | ns    |
| Frame Sync [SDFS] HI Pulse Width*        | t <sub>FSW</sub>  |     | 80  |     | ns    |
| Clock [SCLK] to Frame Sync [SDFS]        |                   |     |     |     |       |
| Propagation Delay*                       | t <sub>PD</sub>   |     |     | 15  | ns    |
| Clock [SCLK] to Output Data [SDO] Valid* | t <sub>DV</sub>   |     |     | 15  | ns    |
| RESET Pulse Width                        | t <sub>RPWL</sub> | 100 |     |     | ns    |
| BCLK HI Pulse Width                      | t <sub>DBH</sub>  | 25  |     |     | ns    |
| BCLK LO Pulse Width                      | t <sub>DBL</sub>  | 25  |     |     | ns    |
| BCLK Period                              | t <sub>DBP</sub>  | 50  |     |     | ns    |
| LRCLK Setup                              | t <sub>DLS</sub>  | 5   |     |     | ns    |
| SDATA Setup                              | t <sub>DDS</sub>  | 5   |     |     | ns    |
| SDATA Hold                               | t <sub>DDH</sub>  | 5   |     |     | ns    |

#### NOTES

\*Guaranteed, not tested. †All ISA pins MIDI\_OUT IOL = 24 mA. Refer to pin description for individual output drive levels.

Specifications subject to change without notice.







Figure 2. PIO Write Cycle















Figure 7. I<sup>2</sup>S Serial Port Timing



Figure 8. Reset Pulse Width

#### **ABSOLUTE MAXIMUM RATINGS\***

| Parameter                           | Min  | Max            | Units |
|-------------------------------------|------|----------------|-------|
| Power Supplies                      |      |                |       |
| Digital (V <sub>DD</sub> )          | -0.3 | 6.0            | V     |
| Analog (V <sub>CC</sub> )           | -0.3 | 6.0            | V     |
| Input Current (Except Supply Pins)  |      | $\pm 10.0$     | mA    |
| Analog Input Voltage (Signal Pins)  | -0.3 | $V_{CC} + 0.3$ | V     |
| Digital Input Voltage (Signal Pins) | -0.3 | $V_{DD} + 0.3$ | V     |
| Ambient Temperature (Operating)     | 0    | +70            | °C    |
| Storage Temperature                 | -65  | +150           | °C    |

\*Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ENVIRONMENTAL CONDITIONS**

Ambient Temperature Rating:

 $T_{AMB} = T_{CASE} - (PD \times \theta_{CA})$  $T_{CASE} = Case Temperature in °C$ 

PD = Power Dissipation in W

 $\theta_{CA}$  = Thermal Resistance (Case-to-Ambient)

 $\theta_{JA}$  = Thermal Resistance (Junction-to-Ambient)

 $\theta_{JC}$  = Thermal Resistance (Junction-to-Case)

| Package | $\theta_{JA}$ | θ <sub>JC</sub> | θ <sub>CA</sub> |
|---------|---------------|-----------------|-----------------|
| PQFP    | 35.1°C/W      | 7°C/W           | 28°C/W          |
| TQFP    | 35.3°C/W      | 8°C/W           | 27.3°C/W        |

#### **ORDERING GUIDE**

| Model      | Temperature  | Package       | Package |
|------------|--------------|---------------|---------|
|            | Range        | Description   | Option* |
| AD1816AJS  | 0°C to +70°C | 100-Lead PQFP | S-100   |
| AD1816AJST | 0°C to +70°C | 100-Lead TQFP | ST-100  |

\*S = Plastic Quad Flatpack; ST = Thin Quad Flatpack. JST package option availability subject to 10,000 PC minimum order quantity.

#### CAUTION.

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD1816A features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



The AD1816A latchup immunity has been demonstrated at  $\geq$  +100 mA/-80 mA on all pins when tested to Industry Standard/JEDEC methods.



NC = NO CONNECT



NC = NO CONNECT

| Pin Name  | PQFP | TQFP | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------|------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MIC       | 44   | 42   | I   | Microphone Input. The MIC input may be either line-level or -20 dB from line-level (the difference being made up through a software controlled 20 dB gain block). The mono MIC input may be sent to the left and right channel of the ADC for conversion, or gained/ attenuated from +12 dB to -34.5 dB in 1.5 dB steps and then summed with left and right line OUT before the Master Volume stage. |
| L_LINE    | 42   | 40   | Ι   | Left Line-Level Input. The left line-level input may be sent to the left channel of the ADC; gained/attenuated from $+12$ dB to $-34.5$ dB in 1.5 dB steps and then summed with left line OUT (L_OUT).                                                                                                                                                                                               |
| R_LINE    | 41   | 39   | Ι   | Right Line-Level Input. The right line-level input may be sent to the right channel of the ADC; gained/attenuated from $+12$ dB to $-34.5$ dB in 1.5 dB steps and then summed with right line OUT (R_OUT).                                                                                                                                                                                           |
| L_SYNTH   | 46   | 44   | Ι   | Left Synthesizer Input. The left MIDI upgrade line-level input may be sent to the left channel of the ADC; gained/attenuated from $+12$ dB to $-34.5$ dB in 1.5 dB steps and then summed with left line OUT (L_OUT).                                                                                                                                                                                 |
| R_SYNTH   | 45   | 43   | Ι   | Right Synthesizer Input. The right MIDI upgrade line-level input may be sent to the right channel of the ADC; gained/attenuated from $+12$ dB to $-34.5$ dB in 1.5 dB steps and then summed with right line OUT (R_OUT).                                                                                                                                                                             |
| L_CD      | 48   | 46   | Ι   | Left CD Line-Level Input. The left CD line-level input may be sent to the left channel of the ADC; gained/attenuated from $+12$ dB to $-34.5$ dB in 1.5 dB steps and then summed with left line OUT (L_OUT).                                                                                                                                                                                         |
| R_CD      | 47   | 45   | Ι   | Right CD Line-Level Input. The right CD line-level input may be sent to the right channel of the ADC; gained/attenuated from $+12$ dB to $-34.5$ dB in 1.5 dB steps and then summed with right line OUT (R_OUT).                                                                                                                                                                                     |
| L_VID     | 32   | 30   | Ι   | Left Video Input. The left audio track for a video line-level input may be sent to the left channel of the ADC; gained/attenuated from $+12$ dB to $-34.5$ dB in 1.5 dB steps and then summed with left line OUT (L_OUT).                                                                                                                                                                            |
| R_VID     | 31   | 29   | Ι   | Right Video Input. The right audio track for a video line-level input may be sent to the right channel of the ADC; gained/attenuated from $+12$ dB to $-34.5$ dB in 1.5 dB steps and then summed with right line OUT (R_OUT).                                                                                                                                                                        |
| L_OUT     | 30   | 28   | 0   | Left Output. Left channel line-level post-mixed output. The final stage passes through the Master Volume block and may be attenuated 0 dB to $-45$ dB in 1.5 dB steps.                                                                                                                                                                                                                               |
| R_OUT     | 29   | 27   | 0   | Right Output. Right channel line-level post-mixed output. The final stage passes through the Master Volume block and may be attenuated 0 dB to -45 dB in 1.5 dB steps.                                                                                                                                                                                                                               |
| PHONE_IN  | 43   | 41   | Ι   | Phone Input. Line-level input from a DAA/modem chipset.                                                                                                                                                                                                                                                                                                                                              |
| PHONE_OUT | 28   | 26   | 0   | Phone Output. Line-level output from a DAA/modem chipset.                                                                                                                                                                                                                                                                                                                                            |
| RX3D      | 26   | 24   | 0   | Phat Stereo Phase Expander filter network, resistor pin.                                                                                                                                                                                                                                                                                                                                             |
| CX3D      | 27   | 25   | Ι   | Phat Stereo Phase Expander filter network, capacitor pin.                                                                                                                                                                                                                                                                                                                                            |

#### PIN FUNCTION DESCRIPTIONS

Analog Signals (All Inputs must be AC-Coupled)

| Pin Name   | PQFP         | TQFP         | I/O | Description                                                                                                                                                                                                                   |
|------------|--------------|--------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PC_D[7:0]  | 85-88, 91-94 | 83-86, 89-92 | I/O | Bidirectional ISA Bus PC Data, 24 mA drive. Connects the AD1816A to the low byte data on the bus.                                                                                                                             |
| IRQ (x)*   | 75–81, 83    | 73–79, 81    | 0   | Host Interrupt Request, 24 mA drive. IRQ (3)/IRQ (9), IRQ (5), IRQ (7), IRQ (9)/IRQ (14), IRQ (10)/IRQ (4), IRQ (11)/IRQ (9)/IRQ (4), IRQ (12)/IRQ (13), IRQ (15)/IRQ (11). Active HI signals indicating a pending interrupt. |
| DRQ (x)    | 72–74        | 70-72        | 0   | DMA Request, 24 mA drive. DRQ (0), DRQ (1), DRQ (3). Active HI signals indicating a request for DMA bus operation.                                                                                                            |
| PC_A[15:0] | 4-19         | 2-17         | Ι   | ISA Bus PC Address. Connects the AD1816A to the ISA bus address lines.                                                                                                                                                        |
| AEN        | 20           | 18           | Ι   | Address Enable. Low signal indicates a PIO transfer.                                                                                                                                                                          |
| DACK (x)   | 59-61        | 57–59        | Ι   | DMA Acknowledge. DACK (0), DACK (1), DACK (3). Active LO signal indicating that a DMA operation can begin.                                                                                                                    |
| IOR        | 22           | 20           | Ι   | I/O Read. Active LO signal indicates a read operation.                                                                                                                                                                        |
| IOW        | 21           | 19           | I   | I/O Write. Active HI signal indicates a write operation.                                                                                                                                                                      |
| RESET      | 25           | 23           | Ι   | Reset. Active HI.                                                                                                                                                                                                             |

### Parallel Interface (All Outputs are 24 mA Drivers)

#### **Game Port**

| Pin Name | PQFP | TQFP | I/O | Description             |
|----------|------|------|-----|-------------------------|
| A_1      | 50   | 48   | Ι   | Game Port A, Button #1. |
| A_2      | 49   | 47   | Ι   | Game Port A, Button #2. |
| A_X      | 54   | 52   | Ι   | Game Port A, X-Axis.    |
| A_Y      | 53   | 51   | Ι   | Game Port A, Y-Axis.    |
| B_1      | 52   | 50   | Ι   | Game Port B, Button #1. |
| B_2      | 51   | 49   | Ι   | Game Port B, Button #2. |
| B_X      | 56   | 54   | Ι   | Game Port B, X-Axis.    |
| B_Y      | 55   | 53   | Ι   | Game Port B, Y-Axis.    |

### MIDI Interface Signal (24 mA Drivers)

| Pin Name | PQFP | TQFP | I/O | Description                                                                            |
|----------|------|------|-----|----------------------------------------------------------------------------------------|
| MIDI_IN  | 66   | 64   | Ι   | RXD MIDI Input. This pin is typically connected to Pin 15 of the game port connector.  |
| MIDI_OUT | 67   | 65   | 0   | TXD MIDI Output. This pin is typically connected to Pin 12 of the game port connector. |

| <b>Muxed Serial Ports</b>  | 6 (8 mA Driver | s)   |     | ixed Serial Ports (8 mA Drivers)               |  |  |  |  |  |  |  |  |
|----------------------------|----------------|------|-----|------------------------------------------------|--|--|--|--|--|--|--|--|
| Pin Name                   | PQFP           | TQFP | I/O | Description                                    |  |  |  |  |  |  |  |  |
| I <sup>2</sup> S(0)_BCLK*  | 3              | 1    | Ι   | I <sup>2</sup> S (0) Bit Clock.                |  |  |  |  |  |  |  |  |
| I <sup>2</sup> S(0)_LRCLK* | 2              | 100  | Ι   | I <sup>2</sup> S (0) Left/Right Clock.         |  |  |  |  |  |  |  |  |
| I <sup>2</sup> S(0)_DATA*  | 1              | 99   | Ι   | I <sup>2</sup> S (0) Serial Data Input.        |  |  |  |  |  |  |  |  |
| I <sup>2</sup> S(1)_BCLK*  | 82             | 80   | Ι   | I <sup>2</sup> S (1) Bit Clock.                |  |  |  |  |  |  |  |  |
| I <sup>2</sup> S(1)_LRCLK* | 83             | 81   | Ι   | I <sup>2</sup> S (1) Left/Right Clock.         |  |  |  |  |  |  |  |  |
| I <sup>2</sup> S(1)_DATA*  | 81             | 79   | Ι   | I <sup>2</sup> S (1) Serial Data Input.        |  |  |  |  |  |  |  |  |
| SPORT_SDI*                 | 100            | 98   | Ι   | Serial Port Digital Serial Input.              |  |  |  |  |  |  |  |  |
| SPORT_SCLK*                | 97             | 95   | 0   | Serial Port Serial Clock.                      |  |  |  |  |  |  |  |  |
| SPORT_SDFS*                | 98             | 96   | 0   | Serial Port Serial Data Frame Synchronization. |  |  |  |  |  |  |  |  |
| SPORT_SDO*                 | 99             | 97   | 0   | Serial Port Serial Data Output.                |  |  |  |  |  |  |  |  |

#### **Miscellaneous Analog Pins**

| Pin Name           | PQFP | TQFP | I/O | Description                                                                                                                                                                                                                                       |  |  |  |
|--------------------|------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| V <sub>REF_X</sub> | 36   | 34   | 0   | Voltage Reference. Nominal 2.25 volt reference available for dc-coupling and level-shifting. $V_{REF_X}$ should not be used to sink or source signal current. $V_{REF_X}$ should be bypassed with 10 $\mu$ F and 0.1 $\mu$ F parallel capacitors. |  |  |  |
| V <sub>REF</sub>   | 35   | 33   | Ι   | Voltage Reference Filter. Voltage reference filter point for external bypassion only. $V_{REF}$ should be bypassed with 10 $\mu$ F and 0.1 $\mu$ F parallel capacitors.                                                                           |  |  |  |
| L_FILT             | 38   | 36   | Ι   | Left Channel Filter. Requires a 1.0 $\mu F$ to analog ground for proper operation.                                                                                                                                                                |  |  |  |
| R_FILT             | 37   | 35   | Ι   | Right Channel Filter. Requires a 1.0 $\mu F$ to analog ground for proper operation.                                                                                                                                                               |  |  |  |
| L_AAFILT           | 40   | 38   | Ι   | Left Channel Antialias Filter. This pin requires a 560 pF NPO capacitor to analog ground for proper operation.                                                                                                                                    |  |  |  |
| R_AAFILT           | 39   | 37   | Ι   | Right Channel Antialias Filter. This pin requires a 560 pF NPO capacitor to analog ground for proper operation.                                                                                                                                   |  |  |  |

| Crystal Pin | Crystal Pin |      |     |                                                                          |  |  |  |  |  |
|-------------|-------------|------|-----|--------------------------------------------------------------------------|--|--|--|--|--|
| Pin Name    | PQFP        | TQFP | I/O | Description                                                              |  |  |  |  |  |
| XTALO       | 64          | 62   | 0   | 33 MHz Crystal Output. If no Crystal is present leave XTALO unconnected. |  |  |  |  |  |
| XTALI       | 63          | 61   | Ι   | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                  |  |  |  |  |  |

#### **External Logical Devices**

|                 | <b>o</b> |      |     |                            |  |  |  |  |
|-----------------|----------|------|-----|----------------------------|--|--|--|--|
| Pin Name        | PQFP     | TQFP | I/O | Description                |  |  |  |  |
| LD_IRQ*         | 100      | 98   | Ι   | Logical Device IRQ.        |  |  |  |  |
| LD_DACK*        | 99       | 97   | 0   | Logical Device DACK.       |  |  |  |  |
| LD_DRQ*         | 98       | 96   | Ι   | Logical Device DRQ.        |  |  |  |  |
| LD_SEL*         | 97       | 95   | 0   | Logical Device Select.     |  |  |  |  |
| MDM_SEL*        | 83       | 81   | 0   | Modem Chip Set Select.     |  |  |  |  |
| MDM_IRQ*        | 82       | 82   | Ι   | Modem Chip Set IRQ.        |  |  |  |  |
| LD_SEL1*        | 69       | 67   | 0   | Logical Device (1) Select. |  |  |  |  |
| <b>PNPRST</b> * | 68       | 66   | 0   | Plug and Play Reset.       |  |  |  |  |

#### Hardware Volume Pins

| Pin Name | PQFP       | TQFP        | I/O | Description                                                                                                                                                                                                                                                                                                        |
|----------|------------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VOL_DN*  | 2, 99, 100 | 97, 98, 100 | I   | Master Volume Down. Modifies output level on pins L_OUT and R_OUT.<br>When asserted LO, decreases Master Volume by 1.5 dB/sec. Must be asserted at<br>least 25 ms to be recognized. When asserted simultaneously with VOL_UP, out-<br>put is muted. Output level modification reflected in indirect register [41]. |
| VOL_UP*  | 1, 98      | 96, 99      | I   | Master Volume Up. Modifies output level on pins L_OUT and R_OUT. When asserted LO, increases Master Volume by 1.5 dB/sec. Must be asserted at least 25 ms to be recognized. When asserted simultaneously with VOL_UP, output is muted. Output level modification reflected in indirect register [41].              |

#### **Control Pins**

| Pin Name | PQFP | TQFP | I/O | Description                                                                                                                                                                                                                                                                                             |
|----------|------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XCTL0*   | 68   | 66   | 0   | External Control 0. The state of this pin (TTL HI or LO) is reflected in codec indexed register. This pin is an open drain driver.                                                                                                                                                                      |
| PCLKO*   | 68   | 66   | 0   | Programmable Clock Output. This pin can be programmed to generate an output clock equal to $F_S$ , $8\times F_S$ , $16\times F_S$ , $32\times F_S$ , $64\times F_S$ , $128\times F_S$ or $256\times F_S$ . MPEG decoders typically require a master clock of $256\times F_S$ for audio synchronization. |
| XCTL1*   | 69   | 67   | 0   | External Control 1. The state of this pin (TTL HI or LO) is reflected in codec indexed register. Open drain, 8 mA active 0.5 mA pull-up resistor.                                                                                                                                                       |
| RING*    | 69   | 67   | Ι   | Ring Indicator. Used to accept the ring indicator flag from the DAA.                                                                                                                                                                                                                                    |

#### **Power Supplies**

| Pin Name        | PQFP                                        | TQFP                                       | I/O | Description                    |
|-----------------|---------------------------------------------|--------------------------------------------|-----|--------------------------------|
| V <sub>CC</sub> | 33                                          | 31                                         | Ι   | Analog Supply Voltage (+5 V).  |
| GNDA            | 34                                          | 32                                         | Ι   | Analog Ground.                 |
| V <sub>DD</sub> | 23, 62, 71,<br>89, 95                       | 21, 60, 69,<br>87, 93                      | Ι   | Digital Supply Voltage (+5 V). |
| GND             | 3*, 24, 65,<br>70, 84, 90,<br>96, 99*, 100* | 1*, 22, 63,<br>68, 82, 88,<br>94, 97*, 98* | Ι   | Digital Ground.                |

#### **Optional EEPROM Pins**

| Pin Name | PQFP | TQFP | I/O | Description                                                 |
|----------|------|------|-----|-------------------------------------------------------------|
| EE_CLK   | 58   | 56   | 0   | EEPROM Clock. Open drain output, requires external pull-up. |
| EE_DATA  | 57   | 55   | I/O | EEPROM Data. Open drain I/O, requires external pull-up.     |

\*The position of this pin location/function is dependent on the EEPROM data.

#### HOST INTERFACE

The AD1816A contains all necessary ISA bus interface logic on chip. This logic includes address decoding for all onboard resources, control and signal interpretation, DMA selection and control logic, IRQ selection and control logic, and all interface configuration logic.

The AD1816A supports a Type "F" DMA request/grant architecture for transferring data with the ISA bus through the 8-bit interface. The AD1816A also supports DACK preemption. Programmed I/O (PIO) mode is also supported for control register accesses and for applications lacking DMA control. The AD1816A includes dual DMA count registers for full-duplex operation enabling simultaneous capture and playback on separate DMA channels.

#### **Codec Functional Description**

The AD1816A's full-duplex stereo codec supports business audio and multimedia applications. The codec includes stereo audio converters, complete on-chip filtering, MPC Level-2 and Level-3 compliant analog mixing, programmable gain and attenuation, variable sample rate converters, extensive digital mixing and FIFOs buffering the Plug and Play ISA bus interface.

#### **Analog Inputs**

The codec contains a stereo pair of  $\Sigma \Delta$  analog-to-digital converters (ADC). Inputs to the ADC can be selected from the following analog signals: mono (PHONE\_IN), mono microphone (MIC), stereo line (LINE), external stereo synthesizer (SYNTH), stereo CD ROM (CD), stereo audio from a video source (VID) and post-mixed stereo or mono line output (OUT).

#### Analog Mixing

PHONE\_IN, MIC, LINE, SYNTH, CD and VID can be mixed in the analog domain with the stereo line OUT from the  $\Sigma\Delta$ digital-to-analog converters (DAC). Each channel of the stereo analog inputs can be independently gained or attenuated from +12 dB to -34.5 dB in 1.5 dB steps, except for PHONE\_IN, which has a range of 0 dB to -45 dB steps. The summing path for the mono inputs (MIC, and PHONE\_IN to line OUT) duplicates mono channel data on both the left and right line OUT, which can also be gained or attenuated from +12 dB to -34.5 dB in 1.5 dB steps for MIC, and +0 dB to -45.0 dB in 3 dB steps for PHONE\_IN. The left and right mono summing signals are always identical being gained or attenuated equally.

#### Analog-to-Digital Datapath

The selector sends left and right channel information to the programmable gain amplifier (PGA). The PGA following the selector allows independent gain for each channel entering the ADC from 0 dB to 22.5 dB in 1.5 dB steps.

For supporting time correlated I/O echo cancellation, the ADC is capable of sampling microphone data on the left channel and the mono summation of left and right OUT on the right channel.

The codec can operate in either a global stereo mode or a global mono mode with left channel inputs appearing at both channels of the 16-bit  $\Sigma\Delta$  converters. Data can be sampled at the programmed sampling frequency (from 4 kHz to 55.2 kHz with 1 Hz resolution).

#### **Digital Mixing and Sample Rates**

The audio ADC sample rate and the audio DAC sample rates are completely independent. The AD1816A includes a variable sample rate converter that lets the codec instantaneously change and process sample rates from 4 kHz to 55.2 kHz with a resolution of 1 Hz. The in-band integrated noise and distortion artifacts introduced by rate conversions are below -90 dB.

Up to four channels of digital data can be summed together and presented to the stereo DAC for conversion. Each digital channel pair can contain information encoded at a different sample rate. For example, 8 kHz .wav data received from the ISA interface, 48 kHz MPEG audio data received from  $I^2S(0)$ , digital 44.1 kHz CD data received from  $I^2S(1)$  and internally generated 22.05 kHz music data may be summed together and converted by the DACs.

#### Digital-to-Analog Datapath

The internally generated music synthesizer data, PCM data received from the ISA interface, data received from the  $I^2S(0)$  port and data received from the  $I^2S(1)$  port, and the DSP serial port passes through an attenuation mute stage. The attenuator allows independent control over each digital channel, which can be attenuated from 0 dB to -94.5 dB in 1.5 dB steps before being summed together and passed to the DAC, or the channel may be muted entirely.

#### Analog Outputs and Phat Stereo

The analog output of the DAC can be summed with any of the analog input signals. The summed analog signal enters the Master Volume stage where each channel L\_OUT, R\_OUT and PHONE\_OUT may be attenuated from 0 dB to -46.5 dB in 1.5 dB steps or muted.

#### Analog Outputs and Phat Stereo

The AD1816A includes ADI's proprietary Phat Stereo 3D phase enhancement technology, which creates an increased sense of spaciousness using two speakers. Our unique patented feedback technology enables superior control over the width and depth of the acoustic signals arriving at the human ear. The AD1816A employs an electrical model of the speaker-to-ear path allowing precise control over a signal's phase at the ear. The Phat Stereo circuitry expands apparent sound images beyond the angle of the speakers by exploiting phase information in the audio signal and creating a more immersive listening experience.

#### Digital Data Types

The codec can process 16-bit twos complement PCM linear digital data, 8-bit unsigned magnitude PCM linear data and 8-bit  $\mu$ -law or A-law companded digital data as specified in the control registers. The AD1816A also supports ADPCM encoded in the Creative SoundBlaster ADPCM formats.

#### **Host-Based Echo Cancellation Support**

The AD1816A supports time correlated I/O data format by presenting MIC data on the left channel of the ADC and the mono summation of left and right OUT on the right channel. The ADC sample rates are independent of the DAC sample rate allowing the AD1816A to support ADC time correlated I/O data at 8 kHz and DAC data at any other sample rate in the range of 4 kHz to 55.2 kHz simultaneously.

#### **Telephony Support**

The AD1816A contains a PHONE\_IN input and a PHONE\_OUT output. These pins are supplied so the AD1816A may be connected to a modem chip set, a telephone handset or down-line phone.

#### WSS and SoundBlaster Compatibility

Windows Sound System software audio compatibility is built into the AD1816A.

SoundBlaster emulation is provided through the SoundBlaster register set and the internal music synthesizer. SoundBlaster Pro version 3.02 functions are supported, including record and Creative SoundBlaster ADPCM.

Virtually all applications developed for SoundBlaster, Windows Sound System, AdLib and MIDI MPU-401 platforms run on the AD1816A SoundPort Controller. Follow the same development process for the controller as you would for these other devices.

As the AD1816A contains SoundBlaster (compatible) and Windows Sound System logical devices. You may find the following related development kits useful when developing AD1816A applications.

Developer Kit for SoundBlaster Series, 2nd ed. © 1993, Creative Labs, Inc., 1901 McCarthy Blvd., Milpitas, CA 95035 Microsoft Windows Sound System Driver Development Kit (CD), Version 2.0, © 1993, Microsoft Corp., One Microsoft Way, Redmond, WA 98052

The following reference texts can serve as additional sources of information on developing applications that run on the AD1816A.

S. De Furia & J. Scacciaferro, *The MIDI Implementation Book*, (© 1986, Third Earth, Pompton Lake)

C. Petzold, *Programming Windows: the Microsoft guide to writing applications for Windows 3.1*, 3rd. ed., (© 1992, Microsoft Press, Redmond)

K. Pohlmann, *Principles of Digital Audio*, (© 1989, Sams, Indianapolis)

A. Stolz, *The SoundBlaster Book*, (© 1993, Abacaus, Grand Rapids)

J. Strawn, *Digital Audio Engineering, An Anthology*, (© 1985, Kaufmann, Los Altos)

Yamamoto, *MIDI Guidebook*, 4th. ed., (© 1987, 1989, Roland Corp.)

#### **Multimedia PC Capabilities**

The AD1816A is MPC-2 and MPC-3 compliant. This compliance is achieved through the AD1816A's flexible mixer and the embedded chip resources.

#### Music Synthesis

The AD1816A includes an embedded music synthesizer that emulates industry standard OPL3 FM synthesizer chips and delivers 20 voice polyphony. The internal synthesizer generates digital music data at 22.05 kHz and is summed into the DACs digital data stream prior to conversion. To sum synthesizer data with the ADC output, the ADC must be programmed for a 22.05 kHz sample rate.



The synthesizer is a hardware implementation of Eusynth-1+ code that was developed by Euphonics, a research and development company that specializes in audio processing and electronic music synthesis.

#### Wavetable MIDI Inputs

The AD1816A has a dedicated analog input for receiving an analog wavetable synthesizer output. Alternatively, a wavetable synthesizer's I<sup>2</sup>S formatted digital output can be directly connected to one of the AD1816A's I<sup>2</sup>S serial ports. Digital wavetable data from the AD1816A's I<sup>2</sup>S port may be summed with other digital data streams being handled by the AD1816A and then sent to the 16-bit  $\Sigma\Delta$  DAC.

#### MIDI

The primary interface for communicating MIDI data to and from the host PC is the compatible MPU-401 interface that operates only in UART mode. The MPU-401 interface has two built-in FIFOs: a 64-byte receive FIFO and a 16-byte transmit FIFO.

#### Game Port

An IBM-compatible game port interface is provided on chip. The game port supports up to two joysticks via a 15-pin D-sub connector. Joystick registers supporting the Microsoft Direct Input standard are included as part of the codec register map. The AD1816A may be programmed to automatically sample the game port and save the value in the Joystick Position Data Register. When enabled, this feature saves up to 10% CPU MIPS by off-loading the host from constantly polling the joystick port.

#### **Volume Control**

The registers that control the Master Volume output stage are accessible through the ISA Bus. Master Volume output can also be controlled through a 2-pin hardware interface. One pin is used to increase the gain, the other pin attenuates the output and both pins together entirely mute the output. Once muted, any further activity on these pins will unmute the AD1816A's output.

#### Plug and Play Configuration

The AD1816A is fully Plug and Play configurable. For motherboard applications, the built-in Plug and Play protocol can be disabled with a software key providing a back door for the BIOS to configure the AD1816A's logical devices. For information on the Plug and Play mode configuration process, see the *Plug and Play ISA Specification Version 1.0a (May 5, 1994)*. All the AD1816A's logical devices comply with Plug and Play resource definitions described in the specification.

The AD1816A may alternatively be configured using an optional Plug and Play Resource ROM. When the EEPROM is present, some additional AD1816A muxed-pin features become available. For example, pins that control an external modem logical device are muxed with the DSP serial port. Some of these pin option combinations are mutually exclusive (see Appendix A for more information).

#### REFERENCES

The AD1816A also complies with the following related specifications; they can be used as an additional reference to AD1816A operations beyond the material in this data sheet.

Plug and Play ISA Specification, Version 1.0a, © 1993, 1994, Intel Corp. & Microsoft Corp., One Microsoft Way, Redmond, WA 98052

*Multimedia PC Level 2 Specification*, © 1993, Multimedia PC Marketing Council, 1730 M St. NW, Suite 707, Washington, DC 20036

MIDI 1.0 Detailed Specification & Standard MIDI Files 1.0, © 1994, MIDI Manufacturers Association, PO Box 3173 La Habra, CA 90632-3173

Recommendation G.711-Pulse Code Modulation (PCM) Of Voice Frequencies (µ-Law & A-Law Companding), The International Telegraph and Telephone Consultative Committee IX Plenary Assembly Blue Book, Volume III - Fascicle III.4, General Aspects Of Digital Transmission Systems; Terminal Equipment's, Recommendations G.700 - G.795, (Geneva, 1988), ISBN 92-61-03341-5

#### SERIAL INTERFACES

#### I<sup>2</sup>S Serial Ports

The two I<sup>2</sup>S serial ports on the AD1816A accept serial data in the following formats: Right-Justified, I<sup>2</sup>S-Justified and Left-Justified. Figure 9 shows the right-justified mode. LRCLK is HI for the left channel and LO for the right channel. Data is valid on the rising edge of the BCLK. The MSB is delayed 16-bit clock periods from an LRCLK transition, so that when there are 64 BCLK periods per LRCLK period, the LSB of the data will be right-justified to the next LRCLK transition.





Figure 10 shows the  $I^2S$ -justified mode. LRCLK is LO for the left channel and HI for the right channel. Data is valid on the rising edge of BCLK. The MSB is left-justified to an LRCLK transition, but with a single BCLK period delay.



*Figure 10. Serial Interface l<sup>2</sup>S-Justified Mode* 

Figure 11 shows the left-justified mode. LRCLK is HI for the left channel and LO for the right channel. Data is valid on the rising edge of BCLK. The MSB is left-justified to an LRCLK transition, with no MSB delay.



Figure 11. Serial Interface Left-Justified Mode

#### **Bidirectional DSP Serial Interface**

The AD1816A SoundPort Controller transmits and receives both data and control/status information through its DSP serial interface port (SPORT). The AD1816A is always the bus master and supplies the frame sync and the serial clock. The AD1816A has four pins assigned to the SPORT: SDI, SDO, SDFS and SCLK. The SPORT has two operating modes: monitor and intercept. The SPORT always monitors the various data streams being processed by the AD1816A. In intercept mode, any of the digital data streams can be manipulated by the DSP before reaching the final ADC or DAC stages.

The SDI and SDO pins handle the serial data input and output of the AD1816A. Communication in and out of the AD1816A requires that bits of data be transmitted after a rising edge of SCLK and sampled on the falling edge of SCLK. The SCLK frequency is always 11 MHz (or 1/3 or XTALI).

DSP Serial Port Interface time slots are mapped as shown in Table I.

| Time Slot | SDI Pin                                           | SDO Pin                                                                |
|-----------|---------------------------------------------------|------------------------------------------------------------------------|
| 0         | Control Word Input                                | Status Word Output                                                     |
| 1         | Control Register Data Input                       | Control Register Data Output                                           |
| 2         | * SS/SB ADC Right Input (to ISA)                  | SS/SB ADC Right Output (from Codec)                                    |
| 3         | * SS/SB ADC Left Input (to ISA)                   | SS/SB ADC Left Output (from Codec)                                     |
| 4         | * SS/SB DAC Right Input (to Codec)                | SS/SB DAC Right Output (from ISA)                                      |
| 5         | * SS/SB DAC Left Input (to Codec)                 | SS/SB DAC Left Output (from ISA)                                       |
| 6         | * FM DAC Right Input (to Codec)                   | FM DAC Right Output (from FM Synth Block)                              |
| 7         | * FM DAC Left Input (to Codec)                    | FM DAC Left Output (from FM Synth Block)                               |
| 8         | * I <sup>2</sup> S (1) DAC Right Input (to Codec) | I <sup>2</sup> S (1) DAC Right Output (from I <sup>2</sup> S Port (1)) |
| 9         | * I <sup>2</sup> S (1) DAC Left Input (to Codec)  | $I^2S$ (1) DAC Left Output (from $I^2S$ Port (1))                      |
| 10        | * I <sup>2</sup> S (0) DAC Right Input (to Codec) | I <sup>2</sup> S (0) DAC Right Output (from I <sup>2</sup> S Port (0)) |
| 11        | * I <sup>2</sup> S (0) DAC Left Input (to Codec)  | I <sup>2</sup> S (0) DAC Left Output (from I <sup>2</sup> S Port (0))  |

 Table I.
 DSP Port Time Slot Map

\*This data is ignored by the AD1816A unless the channel pair is in intercept mode (see below).

SS = Sound System Mode SB = SoundBlaster Mode

At start-up (after pin reset), there are exactly 12 time slots per frame. The frame rate will be 57,291 and 2/3 Hz (11 MHz sclk/ [16 bits  $\times$  12 slots]). Interfacing with an Analog Devices 21xx family DSP can be achieved by putting the ADSP-21xx in 24 slot per frame mode, where the first 12 and second 12 slots in the ADSP-21xx frame are identical.

The frame rate can be changed from its default by a write to the DFS(2:0) bits in register 33. Rate choices are: Maximum (57,291 and 2/3 Hz default), SS capture rate, SS playback rate, FM rate,  $I^2$ S Port (1) rate, or  $I^2$ S Port (0) rate. When the frame rate is less than 57,261 and 2/3 Hz, extra SCLK periods are added to fill up the time. The number of SCLK periods added will vary somewhat from frame to frame.

To control the sample data flow of each channel through the DSP Port, valid input, valid output and request bits are located in the control and status words. If the specified channel sample rate is equal to the frame rate, these bits may be ignored since they will always be set to "1."

By default, the DSP serial port allows only codec sample data I/O to be monitored. Intercept modes must be enabled to make substitutions in sample data flow to and from the codec. There are five bits in SS register 33, which enable intercept mode for SS capture, SS playback, FM playback, I<sup>2</sup>S Port (1) playback and I<sup>2</sup>S Port (0) playback.

#### **Control Word Input (Slot 0 SDI)**

| 15    | 14  | 13      | 12    | 11    | 10   | 9     | 8     |  |
|-------|-----|---------|-------|-------|------|-------|-------|--|
| FCLR  | RES | RES     | SSCVI | SSPVI | FMVI | IS1VI | ISOVI |  |
| 7     | 6   | 5       | 4     | 3     | 2    | 1     | 0     |  |
| ALIVE | R/W | IA[5:0] |       |       |      |       |       |  |

| IA [5:0] | Indirect Register Address. Sound System Indirect Register Address defines the address of indirect registers shown in Table VI.                                                                                                                                                                                                                                                                                                                                                                  |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/W      | Read/Write request. Either a read from or a write to an SS indirect register occurs every frame. Setting this bit initiates an SS indirect register read while clearing this bit initiates an SS indirect register write.                                                                                                                                                                                                                                                                       |
| ALIVE    | DSP port alive bit. When set, this bit indicates to the power-down timer that the DSP port is active. When cleared, this bit indicates that the DSP port is inactive.                                                                                                                                                                                                                                                                                                                           |
| ISOVI    | I <sup>2</sup> S Port 0 Substitution Data Input Valid Flag. This bit is ignored if: (1) Intercept mode is not enabled for the I <sup>2</sup> S port 0 channel pair, or (2) The AD1816A did not request data from the I <sup>2</sup> S port 0 channel pair in the previous frame. Otherwise, setting this bit indicates that slots 10 and 11 contain valid right and left I <sup>2</sup> S Port 0 substitution data. When this bit is cleared, data in slots 10 and 11 is ignored.               |
| IS1VI    | I <sup>2</sup> S Port 1 Substitution Data Input Valid Flag. This bit is ignored if: (1) Intercept mode is not enabled for I <sup>2</sup> S port 1 channel pair or (2) The AD1816A did not request data from the I <sup>2</sup> S port channel pair in the previous frame. Otherwise, setting this bit indicates that Slots 8 and 9 contain valid right and left I <sup>2</sup> S Port 1 substitution data. When this bit is cleared, data in slots 8 and 9 is ignored.                          |
| FMVI     | FM Synthesis Substitution Data Input Valid Flag. This bit is ignored if: (1) Intercept mode is not enabled for the FM synthesis channel pair or (2) The AD1816A did not request data from the FM synthesis channel pair in the previous frame (see the FMRQ Bit 9 in the status word output). Otherwise, setting this bit to 1 indicates that slots 6 and 7 contain valid right and left FM synthesis channel substitution data. When this bit is reset to 0, data in slots 6 and 7 is ignored. |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

- SSPVI SS/SB Playback Substitution Data Input Valid Flag. This bit is ignored if: (1) Intercept mode is not enabled for SS/SB playback or (2) The AD1816A did not request data for SS/SB playback in the previous frame (see the SSPRQ bit in the Status Word Output). Otherwise, setting this bit indicates that Slots 4 and 5 contain valid right and left SS/SB playback substitution data. If in "capture rate equal to playback rate" mode, setting this bit also indicates that valid capture substitution data is being sent to the AD1816A. If not in modem mode, right and left channel capture substitution data is accepted in Slots 2 and 3 respectively. If in modem mode, only mono capture substitution data is accepted in slots 2 and 3. When this bit is cleared, data in all slots controlled by this bit, as defined above, is ignored.
- SSCVI SS/SB Capture Substitution Data Input Valid Flag. This bit is ignored if: (1) Intercept mode is not enabled for SS/ SB capture or (2) The AD1816A did not request data for SS/SB capture in the previous frame (see the SSCRQ bit in the Status Word Output). Otherwise, setting this bit indicates that valid SS/SB capture substitution data is being sent to the AD1816A. If not in modem mode, or DSP port or ISA bus based, right and left channel capture data is accepted in Slots 2 and 3 respectively. If in modem mode, only mono capture substitution data is accepted in Slot 3, because Slot 2, which is mapped to the right capture channel, is being used for modem. This mono data will, however, be sent to both left and right ISA SS/SB capture channels. When this bit is cleared, data in Slots 3 and 2 is ignored.
- RES Reserved: To ensure future compatibility write "0" to all reserved bits.
- FCLR DSP Port Clear Status Flag. When this bit is set, (write 1), the PNPR and PDN flag bits in the status word (Bits 15 and 14 of slots 0 SDO) are cleared. When this bit is cleared, (writing a 0), it has no effect on PNPR and PDN and preserves them in the previous states.

#### Status Word Output (Slot 0 SDO)

| _   | 15  | 14   | 13  | 12    | 11    | 10   | 9     | 8     |
|-----|-----|------|-----|-------|-------|------|-------|-------|
| - [ | PDN | PNPR | RES | SSCVO | SSPVO | FMVO | IS1VO | IS0VO |
|     | 7   | 6    | 5   | 4     | 3     | 2    | 1     | 0     |
|     | MB1 | MB0  | RES | SSCRQ | SSPRQ | FMRQ | IS1RQ | ISORQ |

ISORQ  $I^2S$  Port (0) Input Request Flag. This bit is set if intercept mode is enabled for  $I^2S$  Port (0) and its four-word stereo input buffer is not full.

- $IS1RQ I^2S ext{ Port (1) Input Request Flag. This bit is set if intercept mode is enabled for I^2S ext{ Port (1) and its four-word stereo input buffer is not full.}$
- FMRQ FM Synthesis Input Request Flag. This bit is set if intercept mode is enabled for FM synthesis and its four-word stereo input buffer is not full.
- SSPRQ SS/SB Playback Input Request Flag. This bit is set if intercept mode is enabled for SS/SB playback and its fourword stereo input buffer is not full.
- SSCRQ SS/SB Capture Input Request Flag. This bit is set if intercept mode is enabled for SS/SB capture and its four-word stereo input buffer is not full.
- MB0 Mailbox 0 Status Flag. This bit is set if the most recent action to SS indirect register 42 (DSP port Mail Box 1) was a write, and is cleared if the most recent action was a read. The status of this bit is also reflected in SS indirect register 33. It may be used as a handshake bit to facilitate communication between a DSP on the DSP port and a host CPU on the ISA bus.
- MB1 Mailbox 1 Status Flag. This bit is set if the most recent action to SS indirect register 43 (DSP port Mail Box 1) was a write and is cleared if the most recent action was a read. The status of this bit is also reflected in SS indirect register 33. It may be used as a handshake bit to facilitate communication between a DSP on the DSP port and a host CPU on the ISA bus.
- ISOVO I<sup>2</sup>S Port 0 Valid Out. This bit is set if Slots 10 and 11 contain valid right and left I<sup>2</sup>S Port 0 data.
- IS1V1 I<sup>2</sup>S Port 1 Valid Out. This bit is set if Slots 8 and 9 contain valid right and left I<sup>2</sup>S Port 1 data.
- FMVO FM Synthesis Valid Out. This bit is set if Slots 6 and 7 contain valid left and right FM synthesis data.
- SSPVO SS/SB Playback Valid Out. This bit is set if Slots 4 and 5 contain valid right and left SS/SB playback data.
- SSCVO SS/SB Capture Valid Out. This bit is set if valid SS/SB capture data is being transmitted. If not in a modem mode, Slots 2 and 3 will contain valid right and left SS/SB capture data. If in modem mode, only Slot 3 will contain valid left SS/SB capture data as Slot 2 and the ADC right channel are used by the modem.

- PNPR Plug and Play Reset flag. This bit is set by an AD1816A reset (RESETB pin asserted LOW) or by a Plug and Play reset command. This bit is cleared by the assertion of the FCLR bit in the control word. While this bit is set, all attempts to write an SS indirect register via the DSP port will be ignored and fail. This is to ensure that Plug and Play resets are immediately applied to the application running on the DSP, without requiring them to continuously poll the Plug and Play reset status bit. During the frame in which this bit is cleared (by asserting FCLR), an attempt to write an SS indirect register will succeed. If the FCLR bit is continuously asserted, writes to indirect registers via the DSP port will always be enabled. A Plug and Play reset command will set this PNPR bit HIGH during at least one frame.
- PDN Power-Down flag. This bit is set by an AD1816A reset (RESETB pin asserted LOW), or by an AD1816A powerdown. Before an AD1816A power-down sequence shuts down the DSP port, at least one frame will be sent with this bit set. This bit can be cleared by the assertion of the FCLR (DSP port status clear) bit in the control word, providing the AD1816A is no longer in power-down.

The SDFS pin is used for the serial interface frame synchronization. New frames are marked by a one SCLK duration HI pulse, driven out on SDFS, one serial clock period before the frame begins. Upon initializing, there are exactly 12 time slots per frame and 16 bits per time slot. The frame rate is 57,291 and 2/3 Hz (11 MHz SCLK /(16 bits  $\times$  12 slots)). The frame rate can also be changed from the default value by reprogramming the rate in registers. The frame rate can run at the default rate or be programmed to match the modem sample rate, ADC capture rate, DAC playback rate, music sample rate,  $I^2S(1)$  sample rate or  $I^2S(0)$  sample rate. When the frame rate is not equivalent to the sample rate, Valid Out, Request In and Valid In bits are used to control the sample data flow. When the frame rate is equivalent to the sample rate, Valid and Request bits can be ignored.





Figure 14 illustrates the flexibility of the DSP Serial Port interface. This port can monitor or intercept any of the digital streams managed by the AD1816A. Any ADC or DAC data stream can be intercepted by the port, shipped to an external DSP or ASIC manipulated, and returned to any DAC summing path or to the ADC.



Figure 14. DSP Serial Port

#### ISA INTERFACE

#### **AD1816A Chip Registers**

Table II, Chip Register Diagram, details the AD1816A direct register set available from the ISA Bus. Prior to any accesses by the host, the PC I/O addressable ports must be configured using the Plug and Play Resources.

| Table II. | Chip | Register | Diagram |
|-----------|------|----------|---------|
|-----------|------|----------|---------|

| Register Type-Register Name                                                                                                                                                                                                                                        | Register PC I/O Address                                                                                                                                                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <i>Plug and Play</i><br>ADDRESS<br>WRITE_DATA<br>READ_DATA                                                                                                                                                                                                         | 0x279<br>0xA79<br>Relocatable in Range 0x203 – 0x3FF                                                                                                                                                                |
| Sound System Codec<br>CODEC REGISTERS                                                                                                                                                                                                                              | 0x(SS Base+0 - SS Base+15)<br>Relocatable in Range 0x100 - 0x3FF<br>See Table V                                                                                                                                     |
| SoundBlaster Pro<br>Music0: Address (w), Status (r)<br>Music0: Data (w)<br>Music1: Address (w)<br>Music1: Data (w)<br>Mixer Address (w)<br>Mixer Data (w)<br>Reset (w)<br>Music0: Address (w)<br>Music0: Data (w)<br>Input Data (r)<br>Status (r), Output Data (w) | (SB Base) Relocatable in Range 0x100 - 0x3F0<br>(SB Base+1)<br>(SB Base+2)<br>(SB Base+3)<br>(SB Base+4)<br>(SB Base+5)<br>(SB Base+6 or 7)<br>(SB Base+8)<br>(SB Base+9)<br>(SB Base+A or +B)<br>(SB Base+C or +D) |
| Status (r)                                                                                                                                                                                                                                                         | (SB Base+E or +F)                                                                                                                                                                                                   |

| Register Type-Register Name     | Register PC I/O Address                             |
|---------------------------------|-----------------------------------------------------|
| AdLib                           |                                                     |
| Music0: Address (w), Status (r) | (AdLib Base) Relocatable in Range 0x100 – 0x3F8     |
| Music0: Data (w)                | (AdLib Base+1)                                      |
| Music1: Address (w)             | (AdLib Base+2)                                      |
| Music1: Data (w)                | (AdLib Base+3)                                      |
| MIDI MPU-401                    |                                                     |
| MIDI Data (r/w)                 | (MIDI Base) Relocatable in Range 0x100 – 0x3FE      |
| MIDI Status (r), Command (w)    | (MIDI Base+1)                                       |
| Game Port                       |                                                     |
| Game Port I/O                   | (Game Base +0 to Game Base +7) Relocatable in Range |
| 0x100 – 0x3F8                   |                                                     |

#### AD1816A Plug and Play Device Configuration Registers

The AD1816A may be configured according to the Intel/Microsoft Plug and Play Specification using the internal ROM. Alternatively, the PnP configuration sequence may be bypassed using the "Alternate Key Sequence" described in Appendix A.

The operating system configures the AD1816A Plug and Play Logical Devices after system boot. There are no "boot-devices" among the Plug and Play Logical Devices in the AD1816A. Non-Plug and Play BIOS systems configure the AD1816A's Logical Devices after boot using drivers. Depending on BIOS implementations, Plug and Play BIOS systems may configure the AD1816A's Logical Devices before POST or after Boot. See the *Plug and Play ISA Specification Version 1.0a* for more information on configuration control. To complete this configuration, the system reads resource data from the AD1816A's on-chip resource ROM or optional EEPROM and from any other Plug and Play cards in the system, and then arbitrates the configuration of system resources with a heuristic algorithm. The algorithm maximizes the number of *active* devices and the *acceptability* of their configurations.

The system considers all Plug and Play logical device resource data at the same time and makes a conflict-free assignment of resources to the devices. If the system cannot assign a conflict-free resource to a device, the system does not configure or activate the device. All configured devices are activated.

The system's Plug and Play support selects all necessary drivers, starts them and maintains a list of system resources allocated to each logical device. As an option, system resources can be reassigned at runtime with a Plug and Play Resource Manager. The custom setup created using the manager can be saved and used automatically on subsequent system boots.

Plug and Play Device IDs (embedded in the logical device's resource data) provide the system with the information required to find and load the correct device drivers. One custom driver, the AD1816A Sound System driver from Analog Devices, is required for correct operation. In the other cases (MIDI, Game Port), the system can use generic drivers. Table III lists the AD1816A's Logical Devices and compatible Plug and Play device drivers.

| Logical Device Number | Emulated Device                        | Compatible (Device ID) | Device ID          |
|-----------------------|----------------------------------------|------------------------|--------------------|
| 0<br>1                | Sound System<br>MIDI MPU401 Compatible | –<br>PNPB006           | ADS7180<br>ADS7181 |
| 2                     | Game/Joystick Port                     | PNPB02F                | ADS7182            |

#### Table III. Logical Devices and Compatible Plug and Play Device Drivers

The configuration process for the logical devices on the AD1816A is described in the *Plug and Play ISA Specification Version 1.0a* (*May 5, 1994*). The specification describes how to transfer the logical devices from their start-up *Wait For Key* state to the *Config* state and how to assign I/O ranges, interrupt channels and DMA channels. See Appendix A for an example setup program and specific Plug and Play resource data.

Table IV describes in detail the I/O Port Address Descriptors, DMA Channels, Interrupts for the functions required for the AD1816A Logical Device groups.

| LDN | PnP Function                               | Description                                                                                                                                                                                                                                                           |
|-----|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | I/O Port Address Descriptor (0x60-0x61)    | The SoundBlaster Pro address range is from 0x100 to 0x3F0. The typical address is 0x220. The range is 16 bytes long and must be aligned to a 16 byte memory boundary.                                                                                                 |
| 0   | I/O Port Address Descriptor (0x62-0x63)    | The AdLib address range is from 0x100 to 0x3F8. The typical address is 0x388. The range is 4 bytes long and must be aligned to an 8 byte memory boundary.                                                                                                             |
| 0   | I/O Port Address Descriptor (0x64-0x65)    | The Codec address range is from 0x100 to 0x3F8. The range is 16 bytes long and must be aligned to a 16 byte memory boundary.                                                                                                                                          |
| 0   | Interrupt Request Level Select (0x70-0x71) | This IRQ is shared between the SB Pro device and the Codec. These devices require one of the following IRQ channels: 5, 7, 9, 11, 12 or 15. Typically, the IRQ is set to 5 or 7 for this device.                                                                      |
| 0   | DMA Playback Channel Select (0x74)         | This 8-bit channel is shared between the SB Pro device and the Codec for playback. These devices require one of the following DMA channels: 0, 1, 3. Typically, DMA channel 1 is set.                                                                                 |
| 0   | DMA Capture Channel Select (0x75)          | This the DMA channel used for capturing Codec data. The Codec operates in single channel mode if a separate DMA channel for capture and playback is not assigned. The following DMA channels may be programmed: 0, 1, 3. DMA Channel 4 indicates single channel mode. |
| 1   | I/O Port Address Descriptor (0x60-0x61)    | The MPU-401 compatible device address range is 0x100 to 0x3FE.<br>Typical configurations use 0x330. The range is 2 bytes long and must<br>be aligned to a 2 byte memory boundary.                                                                                     |
| 1   | Interrupt Request Level Select (0x70-0x71) | The MIDI device requires one of the following IRQ channels: 5, 7, 9, 11, 12 or 15.                                                                                                                                                                                    |
| 2   | I/O Port Address Descriptor (0x60-0x61)    | The Game Port address range is from 0x100 to 0x3F8. The typical address is 0x200. The range is 8 bytes long and must be aligned to an 8 byte memory boundary.                                                                                                         |

Table IV. Internal Logical Device Configuration

NOTE

DMA channel 4 indicates single-channel mode.

#### Sound System Direct Registers

The AD1816A has a set of 16 programmable Sound System Direct Registers and 36 Indirect Registers. This section describes all the AD1816A registers and gives their address, name and initialization state/reset value. Following each register table is a list (in ascending order) of the full register name, its usage and its type: (RO) Read Only, (WO) Write Only, (STKY) Sticky, (RW) Read Write and Reserved (res). Table V is a map of the AD1816A direct registers.

|             |                                 |       |            | U               | U             |        |       |           |  |
|-------------|---------------------------------|-------|------------|-----------------|---------------|--------|-------|-----------|--|
| Direct      |                                 |       |            |                 |               |        |       |           |  |
| Address     | Bit 7                           | Bit 6 | Bit 5      | Bit 4           | Bit 3         | Bit 2  | Bit 1 | Bit 0     |  |
| SSBASE + 0  | CRDY                            | VBL   |            |                 | INADE         | 2[5:0] |       |           |  |
| SSBASE + 1  | PI                              | CI    | TI         | VI              | DI            | RI     | GI    | SI        |  |
| SSBASE + 2  |                                 |       |            | Indirect SS Dat | a [7:0]       |        |       |           |  |
| SSBASE + 3  |                                 |       |            | Indirect SS Dat | a [15:8]      |        |       |           |  |
| SSBASE + 4  | RI                              | ES    | PUR        | COR             | ORR           | [1:0]  | (     | ORL [1:0] |  |
| SSBASE + 5  | PFH                             | PDR   | PLR        | PUL             | CFH           | CDR    | CLR   | CUL       |  |
| SSBASE + 6  |                                 |       |            | PIO Playback/C  | Capture [7:0] | -      |       |           |  |
| SSBASE + 7  |                                 |       |            | RESERVI         | ED            |        |       |           |  |
| SSBASE + 8  | TRD                             | DAZ   | PFMT [1:0] |                 | PC/L          | PST    | PIO   | PEN       |  |
| SSBASE + 9  | RES                             |       | CFM        | T [1:0]         | CC/L          | CST    | CIO   | CEN       |  |
| SSBASE + 10 |                                 |       |            | RESE            | RVED          |        |       |           |  |
| SSBASE + 11 |                                 |       |            | RESE            | RVED          |        |       |           |  |
| SSBASE + 12 |                                 |       |            | JOYSTICK DA     | TA [7:0]      |        |       |           |  |
| SSBASE + 13 | JRDY JWRP JSEL [1:0] JMSK [3:0] |       |            |                 |               |        |       |           |  |
| SSBASE + 14 |                                 |       |            | JAXIS           | 5 [7:0]       |        |       |           |  |
| SSBASE + 15 |                                 |       |            | JAXIS           | 5 [15:8]      |        |       |           |  |

| Table ' | V.         | Sound | System | Direct  | Registers |
|---------|------------|-------|--------|---------|-----------|
| I abic  | <b>v</b> • | Sound | System | Diffett | registers |

| [Base+0]                   | Chip Status/Indirect Address |                                                                                                                                                                                                                                                                                                                                                                      |                                             |                                                        |                                      |                                        |                           |                  |                   |                   |                  |                                                               |  |
|----------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------|--------------------------------------|----------------------------------------|---------------------------|------------------|-------------------|-------------------|------------------|---------------------------------------------------------------|--|
| F                          | 7                            |                                                                                                                                                                                                                                                                                                                                                                      | 6                                           | 5                                                      | 4                                    | 3                                      | 2                         |                  | 1                 | 0                 |                  |                                                               |  |
|                            | CRDY                         |                                                                                                                                                                                                                                                                                                                                                                      | /BL                                         |                                                        |                                      | INADR                                  | 5:0]                      |                  |                   |                   |                  | RESET = [0x00]                                                |  |
| INADR [5:0]                | (RW)                         | Indire<br>All re<br>Regist                                                                                                                                                                                                                                                                                                                                           | ct Addi<br>gisters c<br>ters, (Ba           | ress for Sour<br>lata must be<br>ase +2) and           | nd Syster<br>e written<br>(Base +    | n (SS). The<br>in pairs, lo<br>3).     | se bits are<br>w byte fol | used t<br>lowed  | o acces<br>by hig | ss the Ingh byte, | direct<br>by loa | Registers shown in Table VIII.<br>ading the Indirect SS Data  |  |
| VBL                        |                              | Volume Button Location. When using an EEPROM to configure the PnP state of the AD1816A, this bit determines whether PQFP Pins 1 and 2 (TQFP Pins 99 and 100) are used for VOL_UP and VOL_DN or I <sup>2</sup> S0_DATA and I <sup>2</sup> S0_LRCLK respectively.         0       I <sup>2</sup> S0_DATA and I <sup>2</sup> S0_LRCLK         1       VOL_UP and VOL_DN |                                             |                                                        |                                      |                                        |                           |                  |                   |                   |                  |                                                               |  |
| CRDY                       | (RO)                         | <ul> <li>(RO) AD1816A Ready. The AD1816A asserts this bit when AD1816A can accept data.</li> <li>0 AD1816A not ready</li> <li>1 AD1816A ready</li> </ul>                                                                                                                                                                                                             |                                             |                                                        |                                      |                                        |                           |                  |                   |                   |                  |                                                               |  |
| [Base+1]                   | Interi                       | rupt St                                                                                                                                                                                                                                                                                                                                                              | atus                                        |                                                        |                                      |                                        |                           |                  |                   |                   |                  |                                                               |  |
|                            | 7 6 5 4 3 2 1 0              |                                                                                                                                                                                                                                                                                                                                                                      |                                             |                                                        |                                      |                                        |                           |                  |                   |                   |                  |                                                               |  |
|                            | PI                           |                                                                                                                                                                                                                                                                                                                                                                      | CI                                          | TI                                                     | VI                                   | DI                                     | RI                        |                  | GI                | SI                |                  | RESET = [0x00]                                                |  |
| SI                         | (RO)                         | Sound<br>0<br>1                                                                                                                                                                                                                                                                                                                                                      | lBlaster<br>No inte<br>SoundI               | r generated<br>errupt<br>Blaster inter                 | Interrup<br>rupt pen                 | t.<br>Iding                            |                           |                  |                   |                   |                  |                                                               |  |
| GI                         | (RW)                         | Game<br>0<br>1                                                                                                                                                                                                                                                                                                                                                       | Interru<br>No inte<br>An inte               | ıpt (Sticky,<br>errupt<br>rrupt is pen                 | Write "(<br>ding due                 | )" to Clear)<br>e to Digital           | Game Por                  | t data           | ı ready           |                   |                  |                                                               |  |
| RI                         | (RW)                         | Ring<br>0<br>1                                                                                                                                                                                                                                                                                                                                                       | Interru<br>No inte<br>An inte               | pt (Sticky, V<br>errupt<br>rrupt is pen                | Write "0<br>ding due                 | " to Clear).<br>e to a Hardy           | ware Ring                 | pin b            | eing as           | serted            |                  |                                                               |  |
| DI                         | (RW)                         | DSP 1<br>0<br>1                                                                                                                                                                                                                                                                                                                                                      | lnterruj<br>No inte<br>An inte              | ot (Sticky, V<br>errupt<br>rrupt is pen                | Vrite "O"<br>ding due                | ' to Clear).<br>e to a write           | to the DIT                | Г bit i          | n indir           | ect regis         | ster [3          | 33] bit <13>                                                  |  |
| VI                         | (RW)                         | Volun<br>0<br>1                                                                                                                                                                                                                                                                                                                                                      | ne Inte<br>No inte<br>An inte               | rrupt (Stick<br>errupt<br>rrupt is pen                 | y, Write                             | "0" to Clea                            | ar).<br>are Volum         | e But            | ton bei           | ng press          | sed              |                                                               |  |
| TI                         | (RW)                         | Timer<br>Write<br>0<br>1                                                                                                                                                                                                                                                                                                                                             | r Interro<br>"0" to<br>No inte<br>Interru   | upt. This bi<br>Clear).<br>errupt<br>pt is pendin      | t indicate                           | es there is a<br>he timer co           | n interrup<br>unt registe | t pen            | ding fr           | om the            | timer            | count registers. (Sticky,                                     |  |
| CI                         | (RW)                         | Captu<br>(Stick<br>0<br>1                                                                                                                                                                                                                                                                                                                                            | ire Inte<br>y, Writ<br>No inte<br>Interru   | errupt. This<br>e "0" to Cle<br>errupt<br>pt is pendin | bit indicear).<br>g from t           | cates that th<br>he capture 1          | ere is an i<br>DMA cou    | nterru<br>nt reg | ıpt pen<br>ister  | iding fro         | om the           | e capture DMA count register.                                 |  |
| PI                         | (RW)                         | Playba<br>registe<br>0<br>1                                                                                                                                                                                                                                                                                                                                          | ack Int<br>er. (Stic<br>No inte<br>Interruj | errupt. Thi<br>ky, Write "<br>errupt<br>pt is pendin   | is bit ind<br>0" to Cle<br>g from ti | licates that (<br>ear).<br>he playback | there is an<br>DMA co     | intern<br>unt re | rupt pe<br>gister | ending fi         | rom tl           | he playback DMA count                                         |  |
| [Base+2]                   | Indire                       | ect SS                                                                                                                                                                                                                                                                                                                                                               | Data L                                      | ow Byte                                                |                                      |                                        |                           |                  |                   |                   |                  |                                                               |  |
|                            | 7                            | 6                                                                                                                                                                                                                                                                                                                                                                    |                                             | 5                                                      | 4                                    | 3                                      | 2                         | 1                | l                 | 0                 | _                |                                                               |  |
|                            |                              |                                                                                                                                                                                                                                                                                                                                                                      |                                             | Indi                                                   | rect SS I                            | Data [7:0]                             |                           |                  |                   |                   |                  | RESET = [0xXX]                                                |  |
| [Base+3]                   | Indire                       | ect SS                                                                                                                                                                                                                                                                                                                                                               | Data H                                      | ligh Byte                                              |                                      |                                        |                           |                  |                   |                   |                  |                                                               |  |
|                            | 7                            | 6                                                                                                                                                                                                                                                                                                                                                                    |                                             | 5                                                      | 4                                    | 3                                      | 2                         | 1                | 1                 | 0                 | _                |                                                               |  |
|                            |                              |                                                                                                                                                                                                                                                                                                                                                                      |                                             | Indirec                                                | t SS Dat                             | a [15:8]                               |                           |                  |                   |                   |                  | RESET = [0xXX]                                                |  |
| Indirect SS<br>Data [15:0] | Indire<br>addre<br>Data      | ect Sou<br>ss cont<br>High B                                                                                                                                                                                                                                                                                                                                         | nd Syst<br>ained ii<br>Syte valu            | em Data. E<br>n INDAR [:<br>ue is loaded               | 0ata in th<br>5:0], Sou              | nis register i<br>Ind System           | s written t<br>Direct Re  | o the<br>gister  | Sound<br>[Base    | System<br>+0]. Da | Indir<br>ta is v | ect Register specified by the<br>written when the Indirect SS |  |

|                  |             |                                                      |                                                          |                                                                   |                                                                           |                                                  |                                                         |                                            | AD1                                                                      | 816A                                       |
|------------------|-------------|------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------|
| [Base+4]         | PIO Del     | bug                                                  |                                                          |                                                                   |                                                                           |                                                  |                                                         |                                            |                                                                          |                                            |
| г                | 7           | 6                                                    | 5                                                        | 4                                                                 | 3                                                                         | 2                                                | 1                                                       | 0                                          |                                                                          |                                            |
| L                | ł           | <u>RES</u>                                           |                                                          | COR                                                               | ORR[1:0                                                                   | )] [                                             | ORL[1:                                                  | :0]                                        | RESET = [0x00]                                                           |                                            |
| All bits in      | this regist | er are sticky                                        | v until any                                              | write that cl                                                     | ears all bits to                                                          | 0.                                               |                                                         |                                            |                                                                          |                                            |
| ORL/ORR<br>[1:0] | 2 (RO)      | Overrange<br>channels a<br>"sticky," i<br>cleared. T | E Left/Righ<br>and are cle<br>.e., the lar<br>hey are al | at detect. The<br>ared to 00 at<br>gest output a<br>so cleared by | ese bits record<br>fter any write to<br>magnitude reco<br>powering dow    | the large<br>o this reg<br>orded by<br>yn the ch | est output ma<br>gister. The p<br>these bits wi<br>iip. | agnitude o<br>eak amplit<br>ill persist u  | n the ADC right and<br>ude as recorded by th<br>intil these bits are exp | left<br>ese bits is<br>licitly             |
|                  |             |                                                      |                                                          | ORL/ORR                                                           | Over/Under                                                                | Range                                            | Detection                                               |                                            |                                                                          |                                            |
|                  |             |                                                      |                                                          | 00                                                                | Less than -1                                                              | dB Und                                           | errange                                                 |                                            |                                                                          |                                            |
|                  |             |                                                      |                                                          | 01                                                                | Between -1 d                                                              | B and 0                                          | dB Underra                                              | nge                                        |                                                                          |                                            |
|                  |             |                                                      |                                                          | 10                                                                | Between 0 dE                                                              | 3 and 1 o                                        | dB Overrange                                            | e e e e e e e e e e e e e e e e e e e      |                                                                          |                                            |
|                  |             |                                                      |                                                          | 11                                                                | Greater than                                                              | 1 dB O                                           | verrange                                                |                                            |                                                                          |                                            |
| COR              | (RO)        | Capture C<br>capture F<br>codec clea                 | over Run.<br>IFO fills.<br>Irs this bit                  | The codec so<br>When COR i<br>immediately                         | ets (1) this bit<br>s set, the FIFC<br>after a 4 byte                     | when caj<br>) is full a<br>capture :             | pture data is<br>and the codec<br>sample is rea         | not read v<br>c discards<br>d.             | vithin one sample per<br>any new data generate                           | riod after the<br>ed. The                  |
| PUR              | (RO)        | Playback<br>ter the pla<br>ten. Wher<br>repeats th   | Under Ru:<br>yback FIF<br>PUR is s<br>e last sam         | n. The codec<br>O empties. '<br>et, the playba<br>ple.            | c sets (1) this b<br>The codec clea<br>ack channel ha                     | it when j<br>rs (0) th<br>s "run o               | playback dat<br>is bit immed<br>ut" of data a           | a is not wr<br>iately after<br>nd either p | itten within one samp<br>a 4 byte playback san<br>plays back a midscale  | le period af-<br>nple is writ-<br>value or |
| [Base+5]         | PIO Sta     | atus                                                 |                                                          |                                                                   |                                                                           |                                                  |                                                         |                                            |                                                                          |                                            |
|                  | 7           | 6                                                    | 5                                                        | 4                                                                 | 3                                                                         | 2                                                | 1                                                       | 0                                          |                                                                          |                                            |
|                  | PFF         | I PDR                                                | PLI                                                      | R PUL                                                             | CFH                                                                       | CDR                                              | CLR                                                     | CUL                                        | RESET = $[0x00]$                                                         |                                            |
| CUL              | (RO)        | Capture U<br>or lower b<br>0 Low<br>1 Upp            | Jpper/Low<br>yte of the<br>er byte re<br>er byte re      | ver Sample. 7<br>channel.<br>ady<br>ady or any 8-                 | This bit indicat<br>bit mode                                              | es wheth                                         | ner the PIO c                                           | apture dat                                 | a ready is for the upp                                                   | er                                         |
| CLR              | (RO)        | Capture L<br>or the righ<br>0 Righ<br>1 Left         | eft/Right<br>at channel<br>at channel<br>channel c       | Sample. This<br>ADC.<br>or mono                                   | s bit indicates v                                                         | whether                                          | the PIO capt                                            | ure data w                                 | vaiting is for the left c                                                | hannel ADC                                 |
| CDR              | (RO)        | Capture D<br>used only<br>0 ADO<br>1 ADO             | oata Ready<br>when dire<br>C is stale.<br>C data is f    | . The PIO Ca<br>ct programm<br>Do not rerea<br>resh. Ready f      | apture Data reg<br>ned I/O data tra<br>d the informat<br>for next host da | ister con<br>ansfers a<br>ion<br>ata read        | tains data rea<br>re desired (F                         | dy for read<br>IFO has a                   | ling by the host. This t<br>t least 4 bytes before                       | oit should be<br>full).                    |
| CFH              | (RO)        | Capture F                                            | 'IFO Half                                                | Full. (FIFO                                                       | has at least 32                                                           | bytes be                                         | efore full.)                                            |                                            |                                                                          |                                            |
| PUL              | (RO)        | Playback<br>lower byte<br>0 Low<br>1 Upp             | Upper/Lov<br>of the ch<br>er byte ne<br>er byte ne       | wer Sample.<br>annel.<br>eded<br>eded or any                      | This bit indica<br>8-bit mode                                             | tes whet                                         | her the PIO                                             | playback d                                 | ata needed is for the                                                    | upper or                                   |
| PLR              | (RO)        | Playback DAC or t<br>DAC or t<br>0 Righ<br>1 Left    | Left/Right<br>he right c<br>at channel<br>channel c      | Sample. Thi<br>hannel DAC<br>needed<br>or mono                    | is bit indicates                                                          | whether                                          | the PIO play                                            | yback data                                 | needed is or the left                                                    | channel                                    |
| PDR              | (RO)        | Playback I<br>when dire<br>0 DAC<br>1 DAC            | Data Read<br>ct progran<br>C data is s<br>C data is s    | y. The PIO<br>nmed I/O da<br>till valid. Do<br>tale. Ready f      | Playback data<br>ta transfers are<br>not overwrite<br>or next host da     | register i<br>desired<br>ita write               | s ready for m<br>(FIFO can t<br>value                   | nore data.<br>ake at leas                  | This bit should only t<br>t 4 bytes).                                    | be used                                    |
| PFH              | (RO)        | Playback F                                           | 'IFO Half                                                | Empty. FIFC                                                       | can take at leas                                                          | st 32 byt                                        | es, eight grou                                          | ps of 4 byt                                | es.                                                                      |                                            |

| [Base+6]                    | PIO Da                                                                                                                                                                                                                                                                                                                                                  | Ita                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                             | 7                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|                             |                                                                                                                                                                                                                                                                                                                                                         | PIO Playback/Capture [7:0] RESE I = [0x00]                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| PIO Playbac<br>Capture [7:0 | k/<br>)]                                                                                                                                                                                                                                                                                                                                                | The Programmed I/O (PIO) Data Registers for capture and playback are mapped to the same address. Writes send data to the Playback Register and reads will receive data from the Capture Register.                                                                                                                                                                    |  |  |  |  |  |
|                             |                                                                                                                                                                                                                                                                                                                                                         | Reading this register will increment the capture byte state machine so that the following read will be from the next appropriate byte in the sample. The exact byte may be determined by reading the PIO Status Register. Once all relevant bytes have been read, the state machine will stay pointed to the last byte of the sample until a new sample is received. |  |  |  |  |  |
|                             |                                                                                                                                                                                                                                                                                                                                                         | Writing data to this register will increment the playback byte tracking state machine so that the following write will be to the correct byte of the sample. Once all bytes have been written, subsequent byte writes will be ignored. The state machine is reset when the current sample is transferred.                                                            |  |  |  |  |  |
| Note: All wr                | ites to the                                                                                                                                                                                                                                                                                                                                             | FIFO "MUST" contain 4 bytes of data.<br>* 1 sample of 16-bit stereo<br>* 2 samples of 16-bit mono<br>* 2 samples of 8-bit stereo (Linear PCM, μ-law PCM, A-Law PCM)<br>* 4 samples of 8-bit mono (Linear PCM, μ-law PCM, A-Law PCM)                                                                                                                                  |  |  |  |  |  |
| [Base+7]                    | Reserve                                                                                                                                                                                                                                                                                                                                                 | d                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|                             | 7                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|                             |                                                                                                                                                                                                                                                                                                                                                         | Reserved [7:0] RESET = [0xXX]                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| [Base+8]                    | Playbac<br>7                                                                                                                                                                                                                                                                                                                                            | k Configuration                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|                             | TRD                                                                                                                                                                                                                                                                                                                                                     | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| PEN                         | (RW)                                                                                                                                                                                                                                                                                                                                                    | <ul> <li>Playback Enable. This bit enables or disables programmed I/O data playback.</li> <li>0 Disable</li> <li>1 Enable</li> </ul>                                                                                                                                                                                                                                 |  |  |  |  |  |
| PIO                         | (RW)                                                                                                                                                                                                                                                                                                                                                    | <ul> <li>Programmed Input/Output. This bit determines whether the playback data is transferred via DMA or PIO.</li> <li>0 DMA transfers only</li> <li>1 PIO transfers only</li> </ul>                                                                                                                                                                                |  |  |  |  |  |
| PST                         | (RW)                                                                                                                                                                                                                                                                                                                                                    | Playback Stereo/Mono select. These bits select stereo or mono formatting for the input audio data streams. In stereo, the Codec alternates samples between channels to provide left and right channel input. For mono, the Codec captures samples on the left channel stereo. 0 Mono 1 Stereo                                                                        |  |  |  |  |  |
| PC/L                        | (RW)                                                                                                                                                                                                                                                                                                                                                    | <ul> <li>Playback Companded/Linear Select. This bit selects between a linear digital representation of the audio signal or a nonlinear companded format for all output data. The type of linear PCM or the type of companded format is defined by PFMT [1:0].</li> <li>Linear PCM</li> <li>Companded</li> </ul>                                                      |  |  |  |  |  |
| PFMT [1:0]                  | (RW)                                                                                                                                                                                                                                                                                                                                                    | Playback Format. Use these bits to select the playback data format for output data according to Table VI and Figure 15.                                                                                                                                                                                                                                              |  |  |  |  |  |
| DAZ                         | (RW)                                                                                                                                                                                                                                                                                                                                                    | <ul> <li>DAC zero. This bit forces the DAC to zero.</li> <li>0 Repeat last sample</li> <li>1 Force DAC to ZERO</li> </ul>                                                                                                                                                                                                                                            |  |  |  |  |  |
| TRD                         | <ul> <li>(RW) Transfer Request Disable. This bit enables or disables Codec DMA transfers during a Codec interrupt (ind cated by the SS Codec Status register's INT bit being set [1]). This assumes Codec DMA transfers were enabled and the PEN or CEN bits are set.</li> <li>0 Transfer Request Enable</li> <li>1 Transfer Request Disable</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |

After setting format bits, sample data into the AD1816A must be ordered according to Figure 15, Table VI.



| ST | FMT1 FMT0 C/L | Format                                   | Byte 3<br>MSB LSB                         | Byte 2<br>MSB LSB                         | Byte 1<br>MSB LSB                        | Byte 0<br>MSB LSB                        |
|----|---------------|------------------------------------------|-------------------------------------------|-------------------------------------------|------------------------------------------|------------------------------------------|
| 0  | 000           | Mono<br>Linear, 8-Bit<br>Unsigned        | Sample 3<br>8 Bits<br>Left Channel        | Sample 2<br>8 Bits<br>Left Channel        | Sample 1<br>8 Bits<br>Left Channel       | Sample 0<br>8 Bits<br>Left Channel       |
| 1  | 000           | Stereo<br>Linear, 8-Bit<br>Unsigned      | Sample 1<br>8 Bits<br>Right Channel       | Sample 1<br>8 Bits<br>Left Channel        | Sample 0<br>8 Bits<br>Right Channel      | Sample 0<br>8 Bits<br>Left Channel       |
| 0  | 001           | Mono<br>µ-Law, 8-Bit<br>Companded        | Sample 3<br>8 Bits<br>Left Channel        | Sample 2<br>8 Bits<br>Left Channel        | Sample 1<br>8 Bits<br>Left Channel       | Sample 0<br>8 Bits<br>Left Channel       |
| 1  | 001           | Stereo<br>μ-Law, 8-Bit<br>Companded      | Sample 1<br>8 Bits<br>Right Channel       | Sample 1<br>8 Bits<br>Left Channel        | Sample 0<br>8 Bits<br>Right Channel      | Sample 0<br>8 Bits<br>Left Channel       |
| 0  | 010           | Mono<br>Linear 16-Bit<br>Little Endian   | Sample 1<br>Upper 8 Bits<br>Left Channel  | Sample 1<br>Lower 8 Bits<br>Left Channel  | Sample 0<br>Upper 8 Bits<br>Left Channel | Sample 0<br>Lower 8 Bits<br>Left Channel |
| 1  | 010           | Stereo<br>Linear 16-Bit<br>Little Endian | Sample 0<br>Upper 8 Bits<br>Right Channel | Sample 0<br>Lower 8 Bits<br>Right Channel | Sample 0<br>Upper 8 Bits<br>Left Channel | Sample 0<br>Lower 8 Bits<br>Left Channel |
| 0  | 011           | Mono<br>A-Law, 8-Bit<br>Companded        | Sample 3<br>8 Bits<br>Left Channel        | Sample 2<br>8 Bits<br>Left Channel        | Sample 1<br>8 Bits<br>Left Channel       | Sample 0<br>8 Bits<br>Left Channel       |
| 1  | 011           | Stereo<br>A-Law, 8-Bit<br>Companded      | Sample 1<br>8 Bits<br>Right Channel       | Sample 1<br>8 Bits<br>Left Channel        | Sample 0<br>8 Bits<br>Right Channel      | Sample 0<br>8 Bits<br>Left Channel       |
| 0  | 100           | Reserved                                 |                                           |                                           |                                          |                                          |
| 1  | 100           | Reserved                                 |                                           |                                           |                                          |                                          |
| 0  | 101           | Reserved                                 |                                           |                                           |                                          |                                          |
| 1  | 101           | Reserved                                 |                                           |                                           |                                          |                                          |
| 0  | 110           | Mono<br>Linear, 16-Bit<br>Big Endian     | Sample 1<br>Lower 8 Bits<br>Left Channel  | Sample 1<br>Upper 8 Bits<br>Left Channel  | Sample 0<br>Lower 8 Bits<br>Left Channel | Sample 0<br>Upper 8 Bits<br>Left Channel |
| 0  | 110           | Stereo<br>Linear, 16-Bit<br>Big Endian   | Sample 0<br>Lower 8 Bits<br>Right Channel | Sample 0<br>Upper 8 Bits<br>Left Channel  | Sample 0<br>Lower 8 Bits<br>Left Channel | Sample 0<br>Upper 8 Bits<br>Left Channel |
| 0  | 111           | Reserved                                 |                                           |                                           |                                          |                                          |
| 1  | 111           | Reserved                                 |                                           |                                           |                                          |                                          |

#### Table VI. Codec Transfers

| [Base+9             | ]                       | Captu           | re Config                                           | uration                                                      |                                                |                                                  |                                        |                                |                                   |                                                              |
|---------------------|-------------------------|-----------------|-----------------------------------------------------|--------------------------------------------------------------|------------------------------------------------|--------------------------------------------------|----------------------------------------|--------------------------------|-----------------------------------|--------------------------------------------------------------|
|                     | 7                       |                 | 6                                                   | 5                                                            | 4                                              | 3                                                | 2                                      | 1                              | 0                                 |                                                              |
|                     |                         | RES             |                                                     | CFM                                                          | T [1:0]                                        | CC/L                                             | CST                                    | CIO                            | CEN                               | RESET = [0x00]                                               |
| CEN<br>0 Di<br>1 Er | (RW)<br>isable<br>nable |                 | С                                                   | apture En                                                    | able. This b                                   | oit enables or                                   | disables dat                           | ta capture.                    |                                   |                                                              |
| CIO                 |                         | (RW)            | Capture<br>0 DM<br>1 PI                             | Programn<br>MA<br>O                                          | ned I/O. Th                                    | is bit determ                                    | ines whethe                            | r the capture                  | e data is tran                    | sferred via DMA or PIO.                                      |
| CST                 |                         | (RW)            | Capture<br>In stereo<br>the Code<br>0 Mo<br>1 Ste   | Stereo/Me<br>o, the Code<br>ec capture<br>ono<br>ereo        | ono Select. '<br>ec alternates<br>s samples or | This bit selects<br>samples be<br>n the left cha | cts stereo or<br>tween chann<br>innel. | mono forma<br>aels to provid   | atting for the<br>le left and rig | input audio data streams.<br>ght channel input. For mono,    |
| CC/L                |                         | (RW)            | Capture<br>nal or a f<br>format is<br>0 Lin<br>1 Co | Compand<br>nonlinear,<br>s defined b<br>near PCM<br>ompanded | led/Linear S<br>compandec<br>by CFMT [1        | elect. This b<br>l format for a<br>l:0].         | it selects be<br>all output da         | tween a linea<br>ita. The type | ar digital rep<br>of linear PC    | resentation of the audio sig-<br>CM or the type of companded |
| CFMT                | [1:0]                   | (RW)            | Capture<br>Figure 1                                 | Format. U<br>5.                                              | Jse these bit                                  | ts to select th                                  | ne format for                          | r capture dat                  | a according                       | to the following Table VI and                                |
| [Base+1             | 0]                      | Reserv          | ved                                                 |                                                              |                                                |                                                  |                                        |                                |                                   |                                                              |
|                     | 7                       |                 | 6                                                   | 5                                                            | 4                                              | 3                                                | 2                                      | 1                              | 0                                 |                                                              |
|                     |                         |                 |                                                     |                                                              | RESE                                           | ERVED                                            |                                        |                                |                                   | RESET = [0xXX]                                               |
| [Base+1             | 1]                      | Reserv          | ved                                                 |                                                              |                                                |                                                  |                                        |                                |                                   |                                                              |
|                     | 7                       |                 | 6                                                   | 5                                                            | 4<br>RESE                                      | 3<br>ERVED                                       | 2                                      | 1                              | 0                                 | RESET = $[0xXX]$                                             |
| [Base+1             | 2]                      | Joystic         | k RAW D                                             | DATA                                                         |                                                |                                                  |                                        |                                |                                   |                                                              |
|                     | 7                       |                 | 6                                                   | 5                                                            | 4                                              | 3                                                | 2                                      | 1                              | 0                                 |                                                              |
|                     |                         |                 |                                                     | Jo                                                           | ystick Data [                                  | 7:0]                                             |                                        |                                |                                   | RESET = [0xF0]                                               |
| Joystick<br>[Base+1 | Data<br>3]              | (RO)<br>Joystic | Joystick<br><b>k Contro</b>                         | Data. Joy<br>I                                               | stick Data                                     | (identical to                                    | LDN 2): Wi                             | rites to this r                | egister are ig                    | gnored.                                                      |
| -                   | 7                       | v               | 6                                                   | 5                                                            | 4                                              | 3                                                | 2                                      | 1                              | 0                                 |                                                              |
|                     | JRD                     | Y               | JWRP                                                | JSEI                                                         | [1:0]                                          |                                                  | JMSK                                   | [3:0]                          |                                   | RESET = [0xF0]                                               |
| JMSK [              | 3:0]                    | (RW)            | Joystick                                            | Axis Mask                                                    | . JRDY bit                                     | calculated b                                     | ased on axes                           | selected by                    | JMSK only.                        |                                                              |
|                     |                         |                 |                                                     |                                                              | x                                              | xx1                                              | Enable AX                              | 1                              |                                   |                                                              |
|                     |                         |                 |                                                     |                                                              | x                                              | x1x                                              | Enable AY                              | 1                              |                                   |                                                              |
|                     |                         |                 |                                                     |                                                              | х                                              | x1xx                                             | Enable BX                              | 1                              |                                   |                                                              |
|                     |                         |                 |                                                     |                                                              | 1                                              | xxx                                              | Enable BY                              |                                |                                   |                                                              |
| JSEL [1             | :0]                     | (RW)            | Joystick                                            | Select. Sel                                                  | ects one of                                    | four joystick                                    | axis register                          | sets accordi                   | ing to the fo                     | llowing table:                                               |
|                     |                         |                 |                                                     | 00                                                           | Road AV                                        | (16 Bite) from                                   | n [Basa   14]                          | & Basa 15                      | 1                                 |                                                              |
|                     |                         |                 |                                                     | 01                                                           | Read AV (                                      | (10  Bits) from $(16  Bits)$ from $(16  Bits)$   | n [Base+14]                            | & [Base+15]                    | 5]                                |                                                              |
|                     |                         |                 |                                                     | 10                                                           | Read BX                                        | (16 Bits) from                                   | n [Base+14]                            | & [Base+1!                     | 5]                                |                                                              |
|                     |                         |                 |                                                     | 11                                                           | Read BY (                                      | (16 Bits) from                                   | n [Base+14]                            | & [Base+15                     | 5]                                |                                                              |

JWRP (RW) Joystick Wrapmode. Continuous Joystick sampling mode—sampling automatically restarted every ~16 ms.

JRDY (RO) Joystick Ready. Sampling complete, joystick data ready for reading.

Note: Sampling must be started manually if JWRP is set before any sampling cycles are run. To start sampling after setting the JWRP bit, write to the joystick port [Base+14].



JAXIS [15:8] (RO) Joystick Axis High Byte.

Note: Axis to be read through this register is selected by the JSEL bits in the control register. A write to this register starts a sampling cycle

#### Sound System Indirect Registers

#### Writing Indirect Registers

All Indirect Registers must be written in pairs: low byte followed by high byte. The Indirect Address Register [SSBASE+0] holds the address for a register pair, the Indirect Low Data Byte [SSBASE+2] is used to write low data byte and the Indirect High Data Byte [SSBASE+3] is used to write the high data byte. The low data byte is held in the temporary register until the upper byte is written.

#### **Programming Example**

"Write Sample Rate for Voice Playback at 11,000 Hz (0x2AF8)"

- 1) Write [SSBASE+0] with 0x02 ; indirect register for voice playback sample rate
- 2) Write [SSBASE+2] with 0xF8
- ; low byte of 16-bit sample rate register
- 3) Write [SSBASE+3] with 0x2A
- ; high byte of 16-bit sample rate register

#### **Reading Indirect Registers**

All indirect registers can be individually read. The Sound System Indirect Address Register [SSBASE+0] holds the address for a register pair, the Indirect Low Data Byte [SSBASE+2] is used to read low data byte and Indirect High Data Byte [SSBASE+3] is used to read the High data byte.

#### **Programming Example**

"Read Sample Rate for Voice Playback set to 11,000 Hz (0x2AF8)" 1) Write [SSBASE+0] with 0x02 ; indirect register for voice

- ; indirect register for voice playback sample rate
- Read [SSBASE+2]
   Read [SSBASE+3]
- ; low byte of 16-bit sample rate register set to 0xF8 ; high byte of 16-bit sample rate register set to 0x2A

#### ISR Saves and Restores

For Interrupt Service Routines, ISRs, it is necessary to save and restore the Indirect Address and the Low Byte Temporary Data holding registers inside the ISR.

; save Indirect Address register to TMP\_IA

; indirect Register for Low Byte Temporary Data

; save Low Byte Temporary data to TMP\_LBT

; restore Low Byte Temporary data TMP\_LBT

#### Programming Example

"Save/Restore during an ISR"

- Beginning of ISR:
- 1) Read [SSBASE+0]
- 2) Write [SSBASE+0] with 0x00;
- 3) Read [SSBASE+2]
- 4) ISR Code
- 5) Write [SSBASE+2] with TMP\_LBT
- 6) Write [SSBASE+0] with TMP\_IA
- ; restore Indirect Address Register to TMP\_IA
- 7) Return from Interrupt
- ; return from ISR

; ISR routine

| Address | Register Name                                     | Reset/<br>Default State |
|---------|---------------------------------------------------|-------------------------|
| 00      | Low Byte TMP                                      | 0xXX                    |
| 01      | Interrupt Enable and External Control             | 0x0102                  |
| 02      | Voice Playback Sample Rate                        | 0x1F40                  |
| 03      | Voice Capture Sample Rate                         | 0x1F40                  |
| 04      | Voice Attenuation                                 | 0x8080                  |
| 05      | FM Attenuation                                    | 0x8080                  |
| 06      | I <sup>2</sup> S(1) Attenuation                   | 0x8080                  |
| 07      | I <sup>2</sup> S(0) Attenuation                   | 0x8080                  |
| 08      | Playback Base Count                               | 0x0000                  |
| 09      | Playback Current Count                            | 0x0000                  |
| 10      | Capture Base Count                                | 0x0000                  |
| 11      | Capture Current Count                             | 0x0000                  |
| 12      | Timer Base Count                                  | 0x0000                  |
| 13      | Timer Current Count                               | 0x0000                  |
| 14      | Master Volume Attenuation                         | 0x0000                  |
| 15      | CD Gain/Attenuation                               | 0x8888                  |
| 16      | Synth Gain/Attenuation                            | 0x8888                  |
| 17      | Video Gain/Attenuation                            | 0x8888                  |
| 18      | Line Gain/Attenuation                             | 0x8888                  |
| 19      | Mic/PHONE_IN Gain/Attenuation                     | 0x8888                  |
| 20      | ADC Source Select and ADC PGA                     | 0x0000                  |
| 32      | Chip Configuration                                | 0x00F0                  |
| 33      | DSP Configuration                                 | 0x0000                  |
| 34      | FM Sample Rate                                    | 0x5622                  |
| 35      | I <sup>2</sup> S(1) Sample Rate                   | 0xAC44                  |
| 36      | I <sup>2</sup> S(0) Sample Rate                   | 0xAC44                  |
| 37      | Reserved                                          | 0x0000                  |
| 38      | Programmable Clock Rate                           | 0xAC44                  |
| 39      | 3D Phat Stereo Control/PHONE_OUT Gain Attenuation | 0x8000                  |
| 40      | Reserved                                          | 0x0000                  |
| 41      | Hardware Volume Button Modifier                   | 0xXX1B                  |
| 42      | DSP Mailbox 0                                     | 0x0000                  |
| 43      | DSP Mailbox 1                                     | 0x0000                  |
| 44      | Power-Down and Timer Control                      | 0x0000                  |
| 45      | Version ID                                        | 0xXXXX                  |
| 46      | Reserved                                          | 0x0000                  |

Table VII. Indirect Register Map and Reset/Default States

|           |      |     | (High     | Byte)      |        |            |       |     |      |      |           | (Low | Byte)   |           |           |         |
|-----------|------|-----|-----------|------------|--------|------------|-------|-----|------|------|-----------|------|---------|-----------|-----------|---------|
| ADDRESS   | 7    | 6   | 5         | 4          | 3      | 2          | 1     | 0   | 7    | 6    | 5         | 4    | 3       | 2         | 1         | 0       |
| 00 (0x00) |      |     |           | R          | ES     |            |       |     |      |      |           | LBTI | D [7:0] |           |           |         |
| 01 (0x01) | PIE  | CIE | TIE       | VIE        | DIE    | RIE        | JIE   | SIE | TE   |      |           |      |         |           | XC1       | XC0     |
| 02 (0x02) |      |     |           | VPSR       | [15.8] |            |       |     |      |      |           | VPSF | R [7:0] |           |           |         |
| 03 (0x03) |      |     |           | VCSR       | [15:8] |            |       |     |      |      |           | VCSI | R [7:0] |           |           |         |
| 04 (0x04) | LVM  | RES |           |            | LVA    | [5:0]      |       |     | RVM  | RES  |           |      | RV      | A [5:0]   |           |         |
| 05 (0x05) | LFMM | RES |           |            | LFM.   | A [5:0]    |       |     | RFMM | RES  |           |      | RFN     | 1A [5:0]  |           |         |
| 06 (0x06) | LS1M | RES |           |            | LS1/   | A [5:0]    |       |     | RS1M | RES  |           |      | RS1     | A [5:0]   |           |         |
| 07 (0x07) | LS0M | RES |           |            | LS0A   | A [5:0]    |       |     | RS0M | RES  |           |      | RS0     | A [5:0]   |           |         |
| 08 (0x08) |      |     |           | PBC        | [15:8] |            |       |     |      |      |           | PBC  | [7:0]   |           |           |         |
| 09 (0x09) |      |     |           | PCC        | [15:8] |            |       |     |      |      |           | PCC  | [7:0]   |           |           |         |
| 10 (0x0A) |      |     |           | CBC        | [15:8] |            |       |     |      |      |           | CBC  | [7:0]   |           |           |         |
| 11 (0x0B) |      |     |           | CCC        | [15:8] |            |       |     |      |      |           | CCC  | C [7:0] |           |           |         |
| 12 (0x0C) |      |     |           | TBC        | [15:8] |            |       |     |      |      |           | TBC  | [7:0]   |           |           |         |
| 13 (0x0D) |      |     |           | TCC        | [15:8] |            |       |     |      | _    |           | TCC  | [7:0]   |           |           |         |
| 14 (0x0E) | LMVM | RI  | ES        |            |        | LMVA [4:0  | ]     |     | RMVM | R    | ES        |      |         | RMVA [4:0 | )]        |         |
| 15 (0x0F) | LCDM | RI  | ES        |            |        | LCDA [4:0  | ]     |     | RCDM | R    | ES        |      |         | RCDA [4:0 | )]        |         |
| 16 (0x10) | LSYM | RI  | ES        |            |        | LSYA [4:0] |       |     | RSYM | R    | ES        |      |         | RSYA [4:0 | ]         |         |
| 17 (0x11) | LVDM | RI  | ES        |            |        | LVDA [4:0  | ]     |     | RVDM | R    | ES        |      |         | RVDA [4:0 | )]        |         |
| 18 (0x12) | LLM  | RI  | ES        |            |        | LLA [4:0]  |       |     | RLM  | R    | ES        |      |         | RLA [4:0] |           |         |
| 19 (0x13) | MCM  | M20 | RES       |            | -      | MCA [4:0]  |       |     | PIM  | R    | ES        |      |         | PIA [3:0] |           | RES     |
| 20 (0x14) | LAGC |     | LAS [2:0] |            |        | LAG        | [3:0] |     | RAGC |      | RAS [2:0] |      |         | RAC       | G [3:0]   |         |
| 32 (0x20) | WSE  | CDE | RES       | CNP        |        | R          | ES    |     |      | COF  | [3:0]     |      | I2SF    | 71 [1:0]  | I2SF0     | ) [1:0] |
| 33 (0x21) | DS1  | DS0 | DIT       | R          | ES     | ADR        | I1T   | I0T | CPI  | PBI  | FMI       | I1I  | I01     |           | DFS [2:0] |         |
| 34 (0x22) |      |     |           | FSMR       | [15:8] |            |       |     |      |      |           | FMSI | R [7:0] |           |           |         |
| 35 (0x23) |      |     |           | S1SR       | [15:8] |            |       |     |      |      |           | S1SR | 2 [7:0] |           |           |         |
| 36 (0x24) |      |     |           | SOSR       | [15:8] |            |       |     |      |      |           | SOSR | 2 [7:0] |           |           |         |
| 37 (0x25) |      |     |           | R          | ES     |            |       |     |      |      |           | R    | ES      |           |           |         |
| 38 (0x26) |      |     |           | PCR        | [15:8] |            |       |     |      | •    |           | PCR  | [7:0]   |           |           |         |
| 39 (0x27) | 3DDM | RI  | ES        |            | 3DE    | [3:0]      |       | RES | POM  | R    | ES        |      |         | POA [4:0] |           |         |
| 40 (0x28) |      |     |           | R          | ES     |            |       |     |      | -    |           | R    | ES      |           |           |         |
| 41 (0x29) |      |     |           | RI         | ES     |            |       |     | VMU  | VUP  | VDN       |      |         | BM [4:0]  |           |         |
| 42 (0x2A) |      |     |           | MB0R       | [15:8] |            |       |     |      |      |           | MB0I | R [7:0] |           |           |         |
| 43 (0x2B) |      |     |           | MB1R       | [15:8] |            |       |     |      |      |           | MB1I | R [7:0] |           |           |         |
| 44 (0x2C) | CPD  | RES | PIW       | PIR        | PAA    | PDA        | PDP   | PTB | 3D   | PD3D | GPSP      | RES  | DM      |           | RES       |         |
| 45 (0x2D) |      |     |           | VER [15:8] |        |            |       |     |      |      |           | VER  | [7:0]   |           |           |         |
| 46 (0x2E) |      |     |           | RES        |        |            |       |     |      |      |           | R    | ES      |           |           |         |

| [00] I | NDIRE | CT LO | N BYTI | Е ТМР |   |   |   |   |   |   |      |                | DEFAU | ULT = | [0xXX] |
|--------|-------|-------|--------|-------|---|---|---|---|---|---|------|----------------|-------|-------|--------|
| 7      | 6     | 5     | 4      | 3     | 2 | 1 | 0 | 7 | 6 | 5 | 4    | 3              | 2     | 1     | 0      |
|        |       | RI    | ŦS     |       |   |   |   |   |   |   | LBTE | <b>)</b> [7:0] |       |       |        |

LBTD [7:0] Low Byte Temporary Data holding latch for register pair writes; Written on any write to [SSBase + 2], Read from [SSBase + 2] when the indirect address is 0x00.

| [01] I | NTERR | UPT E | NABLE           | AND I                                                                                                                                                                                                   | EXTER                           | NAL CO                             | ONTRO                               | L                           |                   |               |                      |                        | DEFA                       | ULT =    | [0x0102] |  |
|--------|-------|-------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------------------------|-------------------------------------|-----------------------------|-------------------|---------------|----------------------|------------------------|----------------------------|----------|----------|--|
| 7      | 6     | 5     | 4               | 3                                                                                                                                                                                                       | 2                               | 1                                  | 0                                   | 7                           | 6                 | 5             | 4                    | 3                      | 2                          | 1        | 0        |  |
| PIE    | CIE   | TIE   | VIE             | DIE                                                                                                                                                                                                     | RIE                             | JIE                                | SIE                                 | TE                          |                   |               | RE                   | S                      |                            | XC1      | XC0      |  |
| XC0    | F     | RM    | Exte<br>PCL     | rnal Cor<br>KO. CC                                                                                                                                                                                      | ntrol 0. ′<br>)F must           | Гhe state<br>be great              | e of this<br>ter than               | bit is re<br>0x1011         | flected<br>for PC | on the<br>LKO | e XCTL(<br>to be dis | ) pin. Tl<br>abled, se | his pin is a<br>ee SS [32] | ılso mux | ed with  |  |
| XC1    | F     | RM    | Exter<br>Ring   | ernal Control 1. The state of this bit is reflected on the XCTL1 pin. XCTL1 may also be used for g-In Interrupt. Open drain output, contains internal pull-up ~ 0.5 mA.                                 |                                 |                                    |                                     |                             |                   |               |                      |                        |                            |          |          |  |
| TE     | F     | RM    | Time            | er Enabl                                                                                                                                                                                                | e Bit.                          |                                    |                                     |                             |                   |               |                      |                        |                            |          |          |  |
| SIE    | F     | RM    | Sour<br>0<br>1  | ndBlaster<br>So<br>So                                                                                                                                                                                   | r Interru<br>oundBla<br>oundBla | ıpt Enab<br>ster Inte<br>ster Inte | ole; This<br>errupt di<br>errupt er | bit mus<br>sabled<br>nabled | st be se          | t to er       | nable Cur            | rrent Co               | unt Timei                  |          |          |  |
| JIE    | F     | RM    | Joyst<br>0<br>1 | 1       SoundBlaster Interrupt disabled         1       SoundBlaster Interrupt enabled         Joystick Interrupt disabled       Joystick Interrupt disabled         1       Joystick Interrupt enabled |                                 |                                    |                                     |                             |                   |               |                      |                        |                            |          |          |  |

| RIE  | RW       |      | Ring I  | nterrup    | t Enable  | ;              |            |          |          |         |          |           |           |         |           |
|------|----------|------|---------|------------|-----------|----------------|------------|----------|----------|---------|----------|-----------|-----------|---------|-----------|
|      |          |      | 0       | Rin        | g Interr  | upt disa       | abled      |          |          |         |          |           |           |         |           |
|      |          |      | 1       | Rin        | g Interr  | upt ena        | bled       |          |          |         |          |           |           |         |           |
| DIE  | RW       |      | DSP I   | nterrup    | t Enable  | ;              |            |          |          |         |          |           |           |         |           |
|      |          |      | 0       | DS         | P Interr  | upt disa       | abled      |          |          |         |          |           |           |         |           |
|      |          |      | 1       | DS         | P Interr  | upt ena        | bled       |          |          |         |          |           |           |         |           |
| VIE  | RW       |      | Volum   | e Inter    | rupt En   | able. If       | enabled,   | softwar  | e increm | ents/de | crements | BUTT      | 'ON MC    | DIFIE   | ER via    |
|      |          |      | interru | ipt routi  | ine and   | pushing        | g buttons  | only set | s VUP, ' | VDN, V  | /MU bits | s. It doe | es not ch | ange th | ne volume |
|      |          |      | 0       | Vol<br>Vol | ume Int   | errupt         | disabled   |          |          |         |          |           |           |         |           |
| TIE  | שת       |      | 1<br>T: | V 01       | unie mu   | errupt         | enableu    |          |          |         |          |           |           |         |           |
| TIE  | RW       |      | 1 Imer  | Interru    | pt Enab   | le;<br>munt di | icablad    |          |          |         |          |           |           |         |           |
|      |          |      | 1       | Tin        | ner Inter | rupt a         | nabled     |          |          |         |          |           |           |         |           |
| CIF  | PW       |      | Cantu   | ro Intor   | runt En   | hlo.           | lubicu     |          |          |         |          |           |           |         |           |
| CIL  | 10.00    |      | 0       |            | nture Int | erriint        | disabled   |          |          |         |          |           |           |         |           |
|      |          |      | 1       | Car        | oture In  | errupt         | enabled    |          |          |         |          |           |           |         |           |
| PIE  | RW       |      | Playba  | ick Inter  | rupt En   | able;          |            |          |          |         |          |           |           |         |           |
|      |          |      | 0       | Pla        | yback Ir  | terrupt        | t disabled |          |          |         |          |           |           |         |           |
|      |          |      | 1       | Pla        | yback Ir  | terrupt        | t enabled  |          |          |         |          |           |           |         |           |
| [02] | VOICE PI | LAYB | ACK SA  | AMPLE      | RATE      |                |            |          |          |         |          | I         | DEFAU     | LT =    | [0x1F40]  |
| 7    | 6        | 5    | 4       | 3          | 2         | 1              | 0          | 7        | 6        | 5       | 4        | 3         | 2         | 1       |           |
|      |          |      | VPSR    | [15.8]     |           |                |            |          |          |         | VPSR     | 2 [7.0]   |           |         |           |

VPSR [15:0] Voice Playback Sample Rate. The sample rate can be programmed from 4 kHz to 55.2 kHz in 1 hertz increments. The default playback sample rate is 8 kHz.

| [03] V | OICE | САРТІ | IRE SAM | MPLE I | RATE |   |   |   |   |   |      | D       | EFAUL | T = [0x] | x1F40] |
|--------|------|-------|---------|--------|------|---|---|---|---|---|------|---------|-------|----------|--------|
| 7      | 6    | 5     | 4       | 3      | 2    | 1 | 0 | 7 | 6 | 5 | 4    | 3       | 2     | 1        | 0      |
|        |      |       | VCSR    | [15:8] |      |   |   |   |   |   | VCSF | R [7:0] |       |          |        |

VCSR [15:0] Voice Capture Sample Rate. The sample rate can be programmed from 4 kHz to 55.2 kHz in 1 hertz increments. Ignored if CNP bit in SS [32] = 0 in which case VPSR [15:0] controls capture rate. The default capture sample rate is 8 kHz.

| [04] \ | VOICE             | E ATTEN                 | UATIC               | DN                    |                 |             |          |          |           |          |          | J        | DEFAU     | LT = [(   | )x8080]    |
|--------|-------------------|-------------------------|---------------------|-----------------------|-----------------|-------------|----------|----------|-----------|----------|----------|----------|-----------|-----------|------------|
| 7      | 6                 | 5                       | 4                   | 3                     | 2               | 1           | 0        | 7        | 6         | 5        | 4        | 3        | 2         | 1         | 0          |
| LVM    | RES               |                         |                     | LVA                   | [5:0]           |             |          | RVM      | RES       |          |          | F        | RVA [5:0  | ·]        |            |
| RVA [5 | :0]               | Right Vo<br>range is (  | ice Atte<br>) dB to | nuation f<br>-94.5 dB | for Play        | back cha    | annel. T | he LSB   | represer  | nts –1.5 | dB, 000  | 000 =    | 0 dB and  | 1 the     |            |
| RVM    |                   | Right Vo                | ice Mut             | e. $0 = 1$            | Jnmute          | ed, $1 = N$ | Auted.   |          |           |          |          |          |           |           |            |
| LVA [5 | :0]               | Left Void<br>range is ( | e Atten<br>dB to    | uation fo<br>–94.5 dB | r Playb         | ack char    | nnel. Th | e LSB re | epresent  | s –1.5 d | B, 0000  | 00 = 0   | dB and    | the       |            |
| LVM    |                   | Left Void               | e Mute              | $0 = U_1$             | nmuted          | $1 = M^2$   | uted.    |          |           |          |          |          |           |           |            |
| [05]   | FM A              | <b>FTENUA</b>           | TION                |                       |                 |             |          |          |           |          |          | ]        | DEFAU     | LT = [(   | 0x8080]    |
| 7      | 6                 | 5                       | 4                   | 3                     | 2               | 1           | 0        | 7        | 6         | 5        | 4        | 3        | 2         | 1         | 0          |
| LFMM   | RES               |                         |                     | LFMA                  | [5:0]           |             |          | RFMM     | RES       |          |          | F        | RFMA [5:0 | 0]        |            |
| RFMA   | [5:0]             | Right F I<br>the range  | Music A<br>is 0 dB  | ttenuatio<br>to –94.5 | n for tl<br>dB. | ne intern   | al Musi  | c Synthe | sizer. T  | he LSB   | represen | nts –1.5 | dB, 0000  | 000 = 000 | dB and     |
| RFMM   | [                 | Right F I               | Music N             | 1ute. 0 =             | Unm             | uted, 1 =   | = Muted  | l.       |           |          |          |          |           |           |            |
| LFMA   | [5:0]             | Left F M<br>range is (  | usic Att<br>dB to - | tenuation<br>-94.5 dB | for the         | e interna   | l Music  | Synthes  | izer. The | e LSB ro | epresent | s –1.5 d | B, 00000  | 00 = 00   | lB and the |
| LFMM   | [                 | Left F M                | usic Mu             | ute. $0 =$            | Unmu            | ted, 1 =    | Muted.   |          |           |          |          |          |           |           |            |
| [06] I | <sup>2</sup> S(1) | ATTENU                  | ATION               | J                     |                 |             |          |          |           |          |          |          | DEFAU     | LT = [(   | 0x8080]    |
| 7      | 6                 | 5                       | 4                   | 3                     | 2               | 1           | 0        | 7        | 6         | 5        | 4        | 3        | 2         | 1         | 0          |
| LS1M   | RES               |                         |                     | LS1A                  | [5:0]           |             |          | RS1M     | RES       |          |          | F        | RS1A [5:  | 0]        |            |

RS1A [5:0] Right  $I^2S(1)$  Attenuation register. The LSB represents -1.5 dB, 000000 = 0 dB and the range is 0 dB to -94.5 dB.

|                                          |                                                                                                          |                                                                                   |                                                                                                |                                                                                |                                                                                      |                                                                         |                                                                                          |                                                                                |                                                                                |                                                                                  |                                                                            |                                                                            | AD1                                                             | 816A                                                                                 |
|------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------|
| RS1M<br>LS1A [5:0]<br>LS1M               | Right I <sup>2</sup> S<br>Left I <sup>2</sup> S(1<br>Left I <sup>2</sup> S(1                             | (1) Mute<br>) Attenu<br>) Mute.                                                   | $\begin{array}{l} e. \ 0 \ = \ 0 \\ uation re \\ 0 \ = \ U \end{array}$                        | Unmute<br>gister. T<br>nmuted                                                  | d, 1 = N<br>The LSE<br>, 1 = M                                                       | /luted.<br>3 repres<br>uted.                                            | sents –1.                                                                                | 5 dB, 00                                                                       | 0000 =                                                                         | 0 dB an                                                                          | d the r                                                                    | ange is 0                                                                  | dB to                                                           | –94.5 dB.                                                                            |
| [07] I <sup>2</sup> S(0)                 | ATTENU                                                                                                   | ATION                                                                             |                                                                                                |                                                                                |                                                                                      |                                                                         |                                                                                          |                                                                                |                                                                                |                                                                                  |                                                                            | DEFAU                                                                      | JLT =                                                           | [0x8080]                                                                             |
| 7 6                                      | 5                                                                                                        | 4                                                                                 | 3                                                                                              | 2                                                                              | 1                                                                                    | 0                                                                       | 7                                                                                        | 6                                                                              | 5                                                                              | 4                                                                                | 3                                                                          | 2                                                                          | 1                                                               | 0                                                                                    |
| LS0M RES                                 |                                                                                                          |                                                                                   | LS0A                                                                                           | [5:0]                                                                          |                                                                                      |                                                                         | RS0M                                                                                     | RES                                                                            |                                                                                |                                                                                  |                                                                            | RS0A [5:                                                                   | :0]                                                             |                                                                                      |
| RSOA [5:0]<br>RSOM<br>LSOA [5:0]<br>LSOM | Right I <sup>2</sup> S(<br>Right I <sup>2</sup> S(<br>Left I <sup>2</sup> S(0<br>Left I <sup>2</sup> S(0 | (0) Atter<br>(0) Mute<br>)) Attenu<br>)) Mute.                                    | $\begin{array}{l} \text{nuation} \\ \text{e. } 0 = U \\ \text{uation re} \\ 0 = U \end{array}$ | register.<br>nmuted<br>gister. 7<br>nmuted                                     | The LS<br>, 1 = Μ<br>Γhe LSE<br>, 1 = Μ                                              | B repr<br>uted.<br>B repres<br>uted.                                    | esents –1<br>sents –1.                                                                   | .5 dB, 00<br>5 dB, 00                                                          | = 00000 =<br>00000 =                                                           | 0 dB an<br>0 dB an                                                               | d the ra<br>d the ra                                                       | ange is 0<br>ange is 0                                                     | dB to -<br>dB to                                                | 94.5 dB.<br>-94.5 dB.                                                                |
| [08] PLAY                                | ВАСК ВА                                                                                                  | SE CO                                                                             | UNT                                                                                            |                                                                                |                                                                                      |                                                                         |                                                                                          |                                                                                |                                                                                |                                                                                  |                                                                            | DEFAU                                                                      | JLT =                                                           | [0x0000]                                                                             |
| 7 6                                      | 5                                                                                                        | 4                                                                                 | 3                                                                                              | 2                                                                              | 1                                                                                    | 0                                                                       | 7                                                                                        | 6                                                                              | 5                                                                              | 4                                                                                | 3                                                                          | 2                                                                          | 1                                                               | 0                                                                                    |
|                                          |                                                                                                          | PBC [                                                                             | 15:8]                                                                                          |                                                                                |                                                                                      |                                                                         |                                                                                          |                                                                                |                                                                                | PBC                                                                              | [7:0]                                                                      |                                                                            |                                                                 |                                                                                      |
| PBC [15:0]                               | Playback<br>loads the<br>(PEN) is<br>transferre<br>an interru<br>Count sho<br>circular so                | Base Co<br>same da<br>deassert<br>d via a I<br>upt and r<br>ould alw<br>oftware 1 | ount. Th<br>ta into t<br>ed. Whe<br>DMA cy<br>reload th<br>rays be p<br>DMA bu                 | is regist<br>he Playl<br>n PEN<br>vcle. Th<br>e Playb<br>rogram<br>uffer mu    | er is for<br>back Cu<br>is assert<br>e next tr<br>ack Curr<br>med to I<br>ust be div | loading<br>rrent C<br>ed, the<br>ransfer,<br>rent C<br>Numbe<br>visible | g the Play<br>Count reg<br>Playback<br>after zer<br>Dunt with<br>r Bytes d<br>Dy four to | back D<br>ister. Yo<br>Currer<br>o is reac<br>the valu<br>ivided b<br>o ensure | MA Con<br>ou must<br>at Coun<br>ched in t<br>de in the<br>by four, a<br>proper | unt. Wri<br>load thi<br>t decrem<br>he Playh<br>e Playba<br>minus of<br>operatio | ting a v<br>s regist<br>nents of<br>oack Cu<br>oack Base<br>ne ((Nu<br>on. | value to t<br>er when<br>nce for ev<br>urrent Co<br>e Count.<br>umber By   | his reg<br>Playba<br>very fo<br>ount, v<br>The P<br>ytes/4)     | ister also<br>ck Enable<br>ur bytes<br>/ill generate<br>layback Base<br>–1). The     |
| [09] PLAY                                | BACK CU                                                                                                  | RRENT                                                                             | Г COUN                                                                                         | т                                                                              |                                                                                      |                                                                         | Ū                                                                                        |                                                                                |                                                                                | •                                                                                |                                                                            | DEFAU                                                                      | LT =                                                            | [0x0000]                                                                             |
| 7 6                                      | 5                                                                                                        | 4                                                                                 | 3                                                                                              | 2                                                                              | 1                                                                                    | 0                                                                       | 7                                                                                        | 6                                                                              | 5                                                                              | 4                                                                                | 3                                                                          | 2                                                                          | 1                                                               | 0                                                                                    |
|                                          |                                                                                                          | PCC [                                                                             | 15:8]                                                                                          |                                                                                |                                                                                      |                                                                         |                                                                                          |                                                                                |                                                                                | PCC                                                                              | [7:0]                                                                      |                                                                            |                                                                 |                                                                                      |
| PCC [15:0]<br>[10] CAPT<br>7 6           | Playback<br>when PEI<br>T <b>URE BAS</b><br>5                                                            | Current<br>N is deas<br>SE COU<br>4                                               | Count i<br>sserted.<br>I <b>NT</b><br>3                                                        | register.<br>2                                                                 | Contair<br>1                                                                         | ns the c                                                                | eurrent P                                                                                | layback<br>6                                                                   | DMA C                                                                          | Count. R<br>4                                                                    | eads ar<br>3                                                               | nd Writes<br><b>DEFAU</b><br>2                                             | s must<br>J <b>LT =</b><br>1                                    | be done<br>[ <b>0x0000]</b><br>0                                                     |
|                                          |                                                                                                          | CBC [                                                                             | [15:8]                                                                                         |                                                                                |                                                                                      |                                                                         |                                                                                          |                                                                                |                                                                                | CBC                                                                              | [7:0]                                                                      |                                                                            |                                                                 |                                                                                      |
| CBC [15:0]                               | Capture H<br>loads the<br>is deasser<br>via a DM<br>and reload<br>always be<br>DMA buf                   | Base Cou<br>same da<br>ted. Wh<br>A cycle.<br>d the Ca<br>program<br>ffer must    | unt. Thia<br>ta into t<br>en CEN<br>The new<br>opture C<br>nmed to<br>t be divis               | s registe<br>he Capt<br>is asser<br>at transf<br>urrent C<br>Numbe<br>sible by | er is for l<br>ture Cur<br>ted, the<br>fer, after<br>Count we<br>four to o           | oading<br>rent Co<br>Captur<br>zero is<br>ith the<br>divideo<br>ensure  | the Cap<br>ount regi<br>re Curren<br>reached<br>value in<br>l by four<br>proper o        | ture DN<br>ster. Lo<br>nt Coun<br>in the C<br>the Cap<br>, minus<br>peration   | IA Cour<br>bading n<br>t decren<br>Capture<br>ture Bas<br>one ((N              | nt. Writi<br>nust be c<br>nents on<br>Current<br>se Count<br>umber F             | ng a va<br>lone wl<br>ce for c<br>Count<br>t. The (<br>Bytes/4)            | lue to th<br>hen Capt<br>every fou<br>, will gen<br>Capture 1<br>) –1). Th | is regis<br>cure Er<br>r bytes<br>lerate a<br>Base C<br>e circu | ter also<br>able (CEN)<br>transferred<br>in interrupt<br>ount should<br>lar software |
| [11] CAPT                                | URE CUE                                                                                                  | RENT                                                                              | COUN                                                                                           | ľ                                                                              | 1                                                                                    | 0                                                                       | ~                                                                                        | C                                                                              | ٣                                                                              | 4                                                                                | 0                                                                          | DEFAU                                                                      | LT =                                                            |                                                                                      |
| / 0                                      | Э                                                                                                        |                                                                                   | ა<br>15·81                                                                                     | ۵                                                                              | 1                                                                                    | U                                                                       | /                                                                                        | 0                                                                              | Э                                                                              | 4                                                                                | 3<br>[7·0]                                                                 | ۵                                                                          | 1                                                               | 0                                                                                    |
| CCC [15:0]                               | Capture (<br>when CE                                                                                     | Current<br>N is dea                                                               | Count reserved.                                                                                | egister.                                                                       | Contain                                                                              | s the cu                                                                | ırrent C                                                                                 | apture I                                                                       | DMA Co                                                                         | ount. Re                                                                         | eading a                                                                   | and Writ                                                                   | ing mu                                                          | st be done                                                                           |
| $\begin{bmatrix} 12 \end{bmatrix} TIME$  | K BASE (                                                                                                 |                                                                                   | Q                                                                                              | 9                                                                              | 1                                                                                    | 0                                                                       | 7                                                                                        | ß                                                                              | Ę                                                                              | А                                                                                | 9                                                                          | DEFAU<br>9                                                                 | 1 I I                                                           |                                                                                      |
| / 0                                      | 3                                                                                                        | 4<br>TBC I                                                                        | ।15:8।                                                                                         | ۵                                                                              | 1                                                                                    | U                                                                       | /                                                                                        | U                                                                              | Э                                                                              | 4<br>TRC                                                                         | 3<br>[7·0]                                                                 | ۵                                                                          | 1                                                               |                                                                                      |
| L                                        |                                                                                                          | 100                                                                               | 10.0]                                                                                          |                                                                                |                                                                                      |                                                                         | <u> </u>                                                                                 |                                                                                |                                                                                | 100                                                                              | [1.0]                                                                      |                                                                            |                                                                 | ]                                                                                    |
| TBC [15:0]                               | Timer Ba<br>be done v<br>ments one                                                                       | se Coun<br>vhen Tir<br>ce for ev                                                  | t. Writin<br>ner Ena<br>ery spec                                                               | ng a valu<br>ble (TE<br>ified tin                                              | ue to thi<br>) is deas<br>ne perioo<br>Timor C                                       | s regist<br>serted.<br>d. The                                           | er loads<br>When T<br>time per                                                           | data into<br>E is asso<br>od (10 µ                                             | o the Tin<br>erted, th<br>us or 100                                            | mer Cur<br>le Timer<br>) ms) is p                                                | rent Co<br>Current<br>Corogram                                             | ount regi<br>nt Count<br>1med via                                          | ster. L<br>registe<br>the PT                                    | oading must<br>er decre-<br>B bit in                                                 |

SS [44]. When TE is asserted, the Timer Current Count decrements once every time period. The next count, after zero is reached in the Timer Current Count register, will generate an interrupt and reload the Timer Current Count register with the value in the Timer Base Count register.

| [13]                                      | TIM                                       | ER CURR                                                                          | ENT CO                                                                            | JUNT                                                                             |                                                                                           |                                                                     |                                                                           |                                                                                        |                                                                 |                                                              |                                                                                   |                                                              | DEFAUL                                                                                      | T = [0                                     | <b>k0000</b> ]                        |
|-------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------|
| 7                                         | 6                                         | 5                                                                                | 4                                                                                 | 3                                                                                | 2                                                                                         | 1                                                                   | 0                                                                         | 7                                                                                      | 6                                                               | 5                                                            | 4                                                                                 | 3                                                            | 2                                                                                           | 1                                          | 0                                     |
|                                           |                                           |                                                                                  | TCC                                                                               | [15:8]                                                                           |                                                                                           |                                                                     |                                                                           |                                                                                        |                                                                 |                                                              | TCC                                                                               | [7:0]                                                        |                                                                                             |                                            |                                       |
| TCC [1                                    | 5:0]                                      | Timer D<br>TE is de                                                              | MA Cur<br>asserted                                                                | rrent Co                                                                         | unt registe                                                                               | er. Co                                                              | ntains t                                                                  | he curren                                                                              | t timer                                                         | count.                                                       | Reading a                                                                         | nd Wr                                                        | iting must                                                                                  | be don                                     | e when                                |
| [14]                                      | MAS                                       | TER VOL                                                                          | UME                                                                               | ATTEN                                                                            | UATION                                                                                    |                                                                     |                                                                           |                                                                                        |                                                                 |                                                              |                                                                                   | ]                                                            | DEFAULT                                                                                     | Γ = <b>[0x</b>                             | 0000]                                 |
| 7                                         | 6                                         | 5                                                                                | 4                                                                                 | 3                                                                                | 2                                                                                         | 1                                                                   | 0                                                                         | 7                                                                                      | 6                                                               | 5                                                            | 4                                                                                 | 3                                                            | 2                                                                                           | 1                                          | 0                                     |
| LMVM                                      |                                           | RES                                                                              |                                                                                   |                                                                                  | MVA [4:0]                                                                                 |                                                                     |                                                                           | RMVM                                                                                   | R                                                               | ES                                                           |                                                                                   | R                                                            | 2MVA [4:0]                                                                                  |                                            |                                       |
| RMVA<br>RMVN<br>LMVA                      | (4:0)<br>(1<br>(4:0)                      | Right Ma<br>-46.5 dE<br>Volume a<br>Right Ma<br>Left Mas<br>-46.5 dE<br>Volume a | aster Vol<br>3. This re<br>attenuation<br>aster Volu<br>3. This re<br>attenuation | ume Att<br>gister is<br>on level.<br>ume Mu<br>me Atte<br>gister is<br>on level. | tenuation.<br>added wit<br>See Hardy<br>Ite. 0 = U<br>nuation.<br>added with<br>See Hardy | The I<br>h the F<br>ware V<br>Inmute<br>The LS<br>h the F<br>ware V | LSB rep<br>Hardwar<br>olume l<br>ed, 1 =<br>SB repr<br>Hardwar<br>olume l | resents –1<br>re Volume<br>Button Mc<br>Muted.<br>esents –1.<br>re Volume<br>Button Mc | .5 dB,<br>Button<br>odifier F<br>5 dB, 0<br>Button<br>odifier F | 00000<br>Modifi<br>Register<br>00000 =<br>Modifi<br>Register | = 0 dB ar<br>er value to<br>descriptio<br>= 0 dB and<br>er value to<br>descriptio | nd the r<br>produ<br>n for m<br>l the ra<br>produ<br>n for m | range is 0 c<br>ce the final<br>ore details.<br>nge is 0 dE<br>ce the final<br>ore details. | lB to<br>DAC M<br>3 to<br>DAC M            | √laster<br>√laster                    |
| LMVN                                      | 1                                         | Left Mas                                                                         | ter Volu                                                                          | me Mut                                                                           | te. $0 = Un$                                                                              | mutec                                                               | 1, 1 = N                                                                  | luted.                                                                                 |                                                                 |                                                              |                                                                                   |                                                              |                                                                                             |                                            |                                       |
| [15]                                      | CD G                                      | AIN/ATT                                                                          | ENUAT                                                                             | ION                                                                              |                                                                                           |                                                                     |                                                                           |                                                                                        |                                                                 |                                                              |                                                                                   | ]                                                            | DEFAULT                                                                                     | Γ = <b>[0</b> x                            | 8888]                                 |
| 7                                         | 6                                         | 5                                                                                | 4                                                                                 | 3                                                                                | 2                                                                                         | 1                                                                   | 0                                                                         | 7                                                                                      | 6                                                               | 5                                                            | 4                                                                                 | 3                                                            | 2                                                                                           | 1                                          | 0                                     |
| LCDM                                      |                                           | RES                                                                              |                                                                                   | LO                                                                               | CDA [4:0]                                                                                 |                                                                     |                                                                           | RCDM                                                                                   | RI                                                              | ES                                                           |                                                                                   | R                                                            | 2CDA [4:0]                                                                                  |                                            |                                       |
| LCDN<br>LCDN<br>[16]<br>7                 | 1<br>SYN7<br>6                            | Left CD<br>Left CD                                                               | Mute. 0<br>ATTEN                                                                  | = Unm $UATIO$ 3                                                                  | uted, $1 = \frac{1}{2}$                                                                   | Muteo                                                               | d.<br>0                                                                   | а <u>р</u> , 0000                                                                      | 6                                                               | 2 uD ul                                                      | 4                                                                                 | 3                                                            | DEFAULT                                                                                     | Γ = <b>[0x</b><br>1                        | ,.<br>[8888]<br>0                     |
| LSYM                                      |                                           | RES                                                                              |                                                                                   |                                                                                  | SYA [4:0]                                                                                 | 1                                                                   | 0                                                                         | RSYM                                                                                   | R                                                               | ES                                                           |                                                                                   | F                                                            | 2<br>RSYA [4:0]                                                                             | 1                                          |                                       |
| RSYA<br>RSYM<br>LSYA<br>LSYM<br>[17]<br>7 | [4:0]<br>[4:0]<br><b>VID</b>              | Right SY<br>Right SY<br>Left SYN<br>Left SYN<br>GAIN/ATT<br>5                    | NTH A<br>NTH M<br>NTH Att<br>NTH Mu<br>F <b>ENUA</b><br>4                         | ttenuation<br>fute. $0 =$<br>tenuation<br>ite. $0 =$<br><b>FION</b><br>3         | on. The L<br>Unmuted<br>n. The LS<br>Unmuted,<br>2                                        | SB rep<br>d, 1 =<br>B repr<br>, 1 = 1                               | oresents<br>Muteo<br>resents<br>Muted.<br>0                               | s –1.5 dB,<br>l.<br>–1.5 dB, 0<br>7                                                    | 00000<br>00000 =<br>6                                           | = +12<br>= +12 d                                             | dB and th<br>B and the<br>4                                                       | e range<br>range<br>J<br>3                                   | e is +12 dE<br>is +12 dB<br><b>DEFAUL</b> T<br>2                                            | 3 to -34<br>to -34.<br>Γ = <b>[0x</b><br>1 | 4.5 dB.<br>5 dB.<br><b>8888]</b><br>0 |
| LVDM                                      |                                           | RES                                                                              |                                                                                   |                                                                                  | VDA [4:0]                                                                                 |                                                                     | -                                                                         | RVDM                                                                                   | R                                                               | ES                                                           |                                                                                   | R                                                            | 2VDA [4:0]                                                                                  |                                            |                                       |
| RVDA<br>RVDM<br>LVDA<br>LVDM<br>[18]<br>7 | [4:0]<br>[4:0]<br>[4:0]<br>[<br>LINE<br>6 | Right VI<br>Right VI<br>Left VII<br>Left VID<br>GAIN/AT                          | D Atten<br>D Mute<br>D Attenu<br>Mute.<br>T <b>TENU</b> A                         | uation. 7<br>0 = Un<br>uation. T<br>0 = Unm<br>ATION<br>3                        | The LSB r<br>mute, 1 =<br>The LSB ro<br>nuted, 1 =<br>2                                   | represe<br>Mute<br>eprese<br>= Mut                                  | ents –1.<br>ed.<br>nts –1.5<br>ed.                                        | 5 dB, 000<br>5 dB, 0000                                                                | 00 = +<br>00 = +1                                               | 12 dB a<br>12 dB a                                           | nd the rand the rand the rand the rand                                            | nge is -<br>nge is +<br>1                                    | +12 dB to<br>-12 dB to -<br>DEFAULT<br>2                                                    | -34.5 d<br>-34.5 d<br>Γ = <b>[0x</b>       | IB.<br>B.<br><b>88888]</b>            |
|                                           | 0                                         | D<br>RES                                                                         | 4                                                                                 | <u> </u>                                                                         | ۲<br>۲.Α [4·0]                                                                            | 1                                                                   | U                                                                         |                                                                                        | 0<br>19                                                         | D<br>ES                                                      | 4                                                                                 | <u>ა</u>                                                     | د<br>RLA [4·0]                                                                              | 1                                          | 0                                     |
| RLA<br>RLM<br>LLA<br>LLM                  | [4:0]<br>[4:0]                            | Right LII<br>Right Lin<br>Left LIN<br>Left Line                                  | NE Atter<br>ne Mute<br>E Attern<br>e Mute.                                        | 1000 1000 1000 1000 1000 1000 1000 100                                           | The LSB muted, 1<br>he LSB renuted, 1 =                                                   | represe<br>= Mu<br>epresen<br>= Mute                                | ents –1.5<br>uted.<br>uts –1.5<br>ed.                                     | dB, 00000                                                                              | 00 = +1<br>0 = +12                                              | 2 dB ar                                                      | l<br>nd the rang<br>l the range                                                   | ge is +1<br>e is +12                                         | 2 dB to -3                                                                                  | 4.5 dB.<br>.5 dB.                          |                                       |

|                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                |                                    |                                       |                                             |                                           | AD1816A                                     |
|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------|---------------------------------------|---------------------------------------------|-------------------------------------------|---------------------------------------------|
| [19] MIC/PH                                          | IONE_IN GAIN/ATTENUATIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | N                                              |                                    |                                       |                                             | DEFA                                      | ULT = [0x8888]                              |
| 7 6                                                  | 5 4 3 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1 0                                            | 7                                  | 6                                     | 5 4                                         | 3 2                                       | 1 0                                         |
| MCM M20                                              | RES MCA [4:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                | PIM                                | RES                                   |                                             | PIA [3:0]                                 | RES                                         |
| PIA [3:0]<br>PIM<br>MCA [4:0]<br>M20<br>MCM          | PHONE_IN Attenuation. The LS<br>PHONE_IN Mute.<br>Microphone Attenuation. The LS<br>Microphone 20 dB Gain. The M2<br>Microphone Mute.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | B represents<br>B represents<br>O-bit enables  | –3 dB, 0<br>–1.5 dB,<br>s the Micr | 000 = 0 dB<br>00000 = +<br>rophone +2 | and the ran<br>12 dB and tl<br>0 dB gain st | ge is 0 dB to –<br>ne range is±12<br>age. | 45 dB.<br>2 dB to -34.5 dB.                 |
| [20] ADC SO                                          | URCE SELECT AND ADC PGA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1 0                                            | 7                                  | 6                                     | 5 4                                         | DEFA                                      | ULT = [0x0000]                              |
|                                                      | $\frac{1}{1} \frac{1}{1} \frac{1}$ | 1 0<br>3·01                                    | RAGC                               | RAS                                   | [2·0]                                       |                                           | G [3:0]                                     |
| Lilde                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                | na la c                            | 10/10                                 | [2.0]                                       | 101                                       |                                             |
| RAG [3:0]                                            | Right ADC Gain Control ADC sou<br>and the range is 0 dB to +22.5 dE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | urce select and<br>3.                          | l Gain. Fo                         | or Gain, LS                           | B represents                                | +1.5 dB, 0000                             | 0 = 0  dB                                   |
| RAGC                                                 | Right Automatic Gain Control (A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | GC) Enable,                                    | 1 = Enal                           | bled, $0 = D$                         | isabled.                                    |                                           |                                             |
| LAG [3:0]                                            | Left ADC Gain Control ADC sour<br>and the range is 0 dB to +22.5 dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ce select and (<br>3.                          | Gain. Foi                          | Gain, LSB                             | represents +                                | -1.5 dB, 0000                             | = 0  dB                                     |
| LAGC                                                 | Left Automatic Gain Control (AC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | C) Enable, 1                                   | l = Enabl                          | ed, $0 = Dis$                         | abled.                                      |                                           |                                             |
| RAS [2:0]                                            | ADC Right Input Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                | L                                  | AS [2:0]                              | ADC Left                                    | Input Source                              |                                             |
| 000                                                  | R_LINE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                | 0                                  | 00                                    | L_LINE                                      |                                           |                                             |
| 001                                                  | R_OUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                | 0                                  | 01                                    | L_OUT                                       |                                           |                                             |
| 010                                                  | R_CD<br>R_SVNTH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                | 0                                  | 10<br>11                              | L_CD                                        | I                                         |                                             |
| 100                                                  | R VID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                | 1                                  | 00                                    | L VID                                       | 1                                         |                                             |
| 101                                                  | Mono Mix                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                | 1                                  | 01                                    | MIC                                         |                                           |                                             |
| 110                                                  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                | 1                                  | 10                                    | PHONE_I                                     | N                                         |                                             |
| 111                                                  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                | 1                                  | 11                                    | Reserved                                    |                                           |                                             |
| Note: When the                                       | he AGC is enabled, gain control set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ttings for the                                 | ADC PG                             | A are over                            | idden for all                               | inputs.                                   |                                             |
| [32] CHIP (                                          | CONFIGURATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                |                                    |                                       |                                             | DEFA                                      | $\mathbf{ULT} = [0\mathbf{x}00\mathbf{F}0]$ |
| 7 6                                                  | 5 4 3 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1 0                                            | 7                                  | 6                                     | 5 4                                         | 3 2                                       | 1 0                                         |
| WSE   CDE                                            | RES CNP RES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                |                                    | COF [3:                               | 0]                                          | I <sup>2</sup> SF1 [1:0]                  | I <sup>2</sup> SF0 [1:0]                    |
| I <sup>2</sup> SF0 [1:0]<br>I <sup>2</sup> SF1 [1:0] | I <sup>2</sup> S Port Configuration for serial of<br>00 Disabled<br>01 Right Justifie<br>10 I <sup>2</sup> S Justified<br>11 Left Justified                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | lata type.<br>d                                |                                    |                                       |                                             |                                           |                                             |
| COF [3:0]                                            | Clock Output Frequency. Program<br>PCLKO = $256 \times PCR/2^{COF}$ where<br>SS [38]. If COF > 11, then PCLH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | nmable clock<br>e COF = 0:11<br>XO is disable  | output o<br>l and PC<br>d.         | on PCLKO<br>R is the val              | pin is deterr<br>ue of the Pro              | nined using th<br>ogrammable C            | e following formula<br>lock Rate Register,  |
| CNP                                                  | Capture not equal to Playback.<br>0 = Capture equals Playback. The<br>1 = Capture not equal to Playback                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | e capture sam<br>k.                            | ple rate i                         | s determine                           | ed by the pla                               | yback sample                              | rate in SS [02].                            |
| CDE                                                  | CD Enable, Set to "1" when a CI the analog CD attenuator inputs t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | D player is co<br>to I <sup>2</sup> S (0) seri | nnected t<br>al port.              | to I <sup>2</sup> S (0), n            | naps SoundI                                 | Blaster CD mix                            | ker controls from                           |
| WSE                                                  | Sound System Enable.<br>0 = SoundBlaster Mode.<br>1 = Sound System Mode under V<br>Note: When in SoundBlaster Mod<br>SoundBlaster data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Vindows.<br>de, the Codec                      | e ADC ar                           | nd DAC cha                            | annels will b                               | e used solely fo                          | or converting                               |

| [33]             | DSP C                                              | ONFIGU                                                                                                    | RATION                                                                                            | I                                                                       |                                                            |                                    |                                   |                                 |                                 |                             |                      |                                     | DEFA                 | ULT = [07                  | <b>k0000]</b>     |
|------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------|-----------------------------------|---------------------------------|---------------------------------|-----------------------------|----------------------|-------------------------------------|----------------------|----------------------------|-------------------|
| 7                | 6                                                  | 5                                                                                                         | 4                                                                                                 | 3                                                                       | 2                                                          | 1                                  | 0                                 | 7                               | 6                               | 5                           | 4                    | 3                                   | 2                    | 1                          | 0                 |
| DS1              | DS0                                                | DIT                                                                                                       | RE                                                                                                | S                                                                       | ADR                                                        | I1T                                | I0T                               | CPI                             | PBI                             | FMI                         | I1I                  | I0I                                 |                      | DFS [2:0                   | ]                 |
| DFS [2           | 2:0]                                               | DSP Fra<br>000—Ma<br>001—I <sup>2</sup> S<br>010—I <sup>2</sup> S<br>011—Ma<br>100—So<br>101—So<br>111—Re | ame Sync<br>aximum F<br>S(0) Samp<br>S(1) Samp<br>usic Synth<br>und Syste<br>und Syste<br>eserved | Source<br>Frame 1<br>ole Rat<br>ole Rat<br>nesizer<br>em Play<br>em Cap | e. Sets th<br>Rate<br>e<br>Sample<br>yback Sa<br>oture San | Rate<br>Rate<br>mple Ra<br>mple Ra | Port Fra<br>ate<br>te             | me Syno                         | e accord                        | ing to th                   | e follow             | ring sou                            | rce.                 |                            |                   |
| IOI              |                                                    | $I^{2}S(0) D$                                                                                             | ata Interc                                                                                        | ept. 0                                                                  | = Disab                                                    | le, 1 = I                          | ntercept                          | $I^{2}S(0)$                     | Data En                         | abled.                      |                      |                                     |                      |                            |                   |
| I1I              |                                                    | I <sup>2</sup> S(1) D                                                                                     | ata Interc                                                                                        | ept. 0                                                                  | = Disab                                                    | le, 1 = I                          | ntercept                          | $I^{2}S(1)$ I                   | Data En                         | abled.                      |                      |                                     |                      |                            |                   |
| FMI              |                                                    | FM Mus                                                                                                    | sic Synthe                                                                                        | sizer D                                                                 | Data Inte                                                  | rcept. 0                           | = Disal                           | ole, $1 = 1$                    | Intercep                        | t FM M                      | usic Da              | ta Enab                             | led.                 |                            |                   |
| PBI              |                                                    | Playback                                                                                                  | Data Int                                                                                          | ercept.                                                                 | 0 = Dis                                                    | able, 1                            | = Interc                          | ept Play                        | back Da                         | ta Enab                     | led.                 |                                     |                      |                            |                   |
| CPI              |                                                    | Capture                                                                                                   | Data Int                                                                                          | ercept.                                                                 | 0 = Dis                                                    | able, 1 :                          | = Interc                          | ept Capt                        | ture Dat                        | ta Enabl                    | ed.                  |                                     |                      |                            |                   |
| I0T              |                                                    | $I^{2}S(0) T$                                                                                             | akeover D                                                                                         | ata. 0                                                                  | = Disab                                                    | le, $1 = 1$                        | Enabled.                          |                                 |                                 |                             |                      |                                     |                      |                            |                   |
| I1T              |                                                    | $I^{2}S(1) T$                                                                                             | akeover D                                                                                         | ata. 0                                                                  | = Disab                                                    | le, $1 = 1$                        | Enabled.                          |                                 |                                 |                             |                      |                                     |                      |                            |                   |
| ADR              |                                                    | Audio R                                                                                                   | esync. Wr                                                                                         | iting "                                                                 | 1" cause                                                   | s all FII                          | FOs in t                          | he DSP                          | port to                         | be re-ini                   | tialized.            |                                     |                      |                            |                   |
| DIT              |                                                    | DSP Inte                                                                                                  | errupt. A                                                                                         | write t                                                                 | o this bi                                                  | t causes                           | an ISA                            | interrup                        | t if DIE                        | is assert                   | ed.                  |                                     |                      |                            |                   |
| DS0              |                                                    | DSP Ma                                                                                                    | ilbox 0 St                                                                                        | atus. (                                                                 | ) = last a                                                 | ccess in                           | dicates                           | read, 1 =                       | alast ac                        | cess indi                   | cates wr             | rite.                               |                      |                            |                   |
| DS1              |                                                    | DSP Ma                                                                                                    | ilbox 1 St                                                                                        | atus. (                                                                 | ) = last a                                                 | iccess in                          | dicates                           | read, 1 =                       | = last ac                       | cess indi                   | cates wi             | rite.                               |                      |                            |                   |
| [34]             | FM SA                                              | MPLE R                                                                                                    | ATE                                                                                               |                                                                         |                                                            |                                    |                                   |                                 |                                 |                             |                      |                                     | DEFAU                | J <b>LT</b> = [ <b>0</b> x | 5622]             |
| 7                | 6                                                  | 5                                                                                                         | 4                                                                                                 | 3                                                                       | 2                                                          | 1                                  | 0                                 | 7                               | 6                               | 5                           | 4                    | 3                                   | 2                    | 1                          | 0                 |
|                  |                                                    | FN                                                                                                        | MSR [15:8                                                                                         | 8]                                                                      |                                                            |                                    |                                   |                                 |                                 |                             | FMSI                 | R [7:0]                             |                      |                            |                   |
| [35] I           | [ <sup>1</sup> 3.0]<br>[ <sup>2</sup> S(1) \$<br>6 | SAMPLE                                                                                                    | <b>RATE</b> 4 ISB [15:5                                                                           | 3                                                                       | 2                                                          | <u>1</u>                           | 0                                 | 7                               | <u>6</u>                        | 5                           | 4<br>515F            | $\frac{10 \ \text{L}7.0}{\text{L}}$ | <b>DEFAU</b>         | LT = [0xA]                 | <b>C44]</b>       |
| L                |                                                    | 0                                                                                                         | 1510 [15.0                                                                                        | <u>,</u>                                                                |                                                            |                                    |                                   |                                 |                                 |                             | 5151                 | c [7.0]                             |                      |                            |                   |
| S1SR [           | [15:0]                                             | I <sup>2</sup> S(1) Sa<br>Program                                                                         | ample Rat<br>ming this                                                                            | e regis<br>registe                                                      | ter. The<br>er has no                                      | sample<br>effect u                 | rate can<br>inless I <sup>2</sup> | i be prog<br>SF1 [1:0           | gramme<br>] is ena              | d from 4<br>bled.           | kHz to               | 55.2 kH                             | Hz in 1              | hertz incre                | ments.            |
| [36]             | I <sup>z</sup> S(0) S                              | SAMPLE                                                                                                    | RATE                                                                                              |                                                                         |                                                            |                                    |                                   | -                               |                                 | _                           |                      | ]                                   | DEFAU                | JLT = [0x]                 | AC44]             |
| 7                | 6                                                  | 5                                                                                                         | 4                                                                                                 | 3                                                                       | 2                                                          | 1                                  | 0                                 | 7                               | 6                               | 5                           | 4                    | 3                                   | 2                    | 1                          | 0                 |
|                  |                                                    | S                                                                                                         | JSR [15:8                                                                                         | 8]                                                                      |                                                            |                                    |                                   |                                 |                                 |                             | SOSR                 | 2 [7:0]                             |                      |                            |                   |
| SOSR [           | [15:0]                                             | I <sup>2</sup> S(0) Sa<br>Program                                                                         | ample Rat<br>ing this re                                                                          | e regis<br>gister                                                       | ter. The<br>has no e                                       | sample<br>ffect un                 | rate can<br>less I²SF             | be progr<br>70 [1:0]            | ammed<br>is enable              | from 4 k<br>ed.             | Hz to 55             | 5.2 kHz                             | in 1 he              | rtz increm                 | ents.             |
| [37]             | RESE                                               | RVED                                                                                                      |                                                                                                   | 6                                                                       | -                                                          |                                    | -                                 | ~                               | ~                               | _                           |                      | -                                   | DEFA                 | ULT = [0                   | x0000]            |
| 7                | 6                                                  | 5                                                                                                         | 4                                                                                                 | 3                                                                       | 2                                                          | 1                                  | 0                                 | 7                               | 6                               | 5                           | 4                    | 3                                   | 2                    | 1                          | 0                 |
|                  |                                                    | RES                                                                                                       |                                                                                                   |                                                                         |                                                            |                                    |                                   |                                 |                                 |                             | RES                  |                                     |                      |                            |                   |
| <b>[38]</b><br>7 | PROG<br>6                                          | <b>RAMMA</b><br>5                                                                                         | BLE CLO                                                                                           | о <b>ск і</b><br>3                                                      | RATE<br>2                                                  | 1                                  | 0                                 | 7                               | 6                               | 5                           | 4                    | 1<br>3                              | DEFAU<br>2           | LT = [0x/<br>1             | <b>AC44]</b><br>0 |
|                  |                                                    | Р                                                                                                         | PCR [15:8                                                                                         | ]                                                                       |                                                            |                                    |                                   |                                 |                                 |                             | PCR                  | [7:0]                               |                      |                            |                   |
| PCR [1           | 15:0]<br>3D Ph                                     | Progra<br>increm<br>256 ×                                                                                 | ummable (<br>nents. Thi<br>PCR/2 <sup>COI</sup>                                                   | Clock I<br>s regis<br>F. See I                                          | Rate regi<br>ter is on<br>SS [32]                          | ister. Th<br>ly valid<br>for deter | ne clock<br>when the<br>rmining   | rate can<br>e COF b<br>the valu | be prog<br>oits in S<br>e of CO | grammed<br>S [32] ar<br>IF. | from 2<br>re set for | 5 kHz t<br>the mu                   | o 50 kH<br>ultiplier | Iz in 1 her<br>factor. PC  | tz<br>CLKO =      |
| [33]<br>7        | ורד שני<br>ה                                       | 11 510100<br>5                                                                                            | 4                                                                                                 | 3 anu r                                                                 | 9                                                          | _ <b>JUL</b> A                     | n n                               | 7                               | 6                               | 5                           | 4                    | ૧                                   | 9 DEFA               | 1<br>1                     | 0                 |
| ,<br>3DDM        | 1                                                  | RES                                                                                                       | 1                                                                                                 |                                                                         | [3:0]                                                      | 1                                  | RFS                               | POM                             | R                               | ES                          | т<br>                | 5                                   | ~<br>POA ۲4          | :0]                        |                   |
| 022011           | -1                                                 |                                                                                                           | 1                                                                                                 |                                                                         | [0.0]                                                      |                                    |                                   | 1 . 0.01                        |                                 | ~                           | 1                    | _                                   | [ ]                  |                            |                   |

POA [4:0] PHONE-OUT Attenuation. The LSB represents -1.5 dB, 0000 = 0 dB and the range is 0 dB to -46.5 dB.

|                                                                                         |                                                                     |                                                                            |                                                                                              |                                                                     |                                                         |                                                           |                                                                                    |                                                        |                                                              |                                                              |                                                    |                                                         |                                                           | AD18                                                 | 16A                                                        |
|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------|
| POM<br>3DD [3<br>3DDM                                                                   | 3:0]<br>[                                                           | PHON<br>3D De<br>the rar<br>3D De<br>the Ph                                | NE-OUT<br>opth Pha<br>oge is 0%<br>opth Mu<br>at 3D St                                       | <sup>°</sup> Mute.<br>t Stereo<br>6 to 100<br>te. Writi<br>tereo En | 0 = Uni<br>Enhanc<br>%.<br>ing a "1<br>ihancem          | muted, 1<br>cement C<br>" to this<br>cent to be           | = Mut<br>Control.<br>bit has<br>e turnec                                           | ed.<br>The LS<br>the same<br>l off. 0 =                | B repres<br>affect a<br>Phat St                              | ents 6 2<br>s writing<br>ereo is c                           | /3% pha<br>g 0s to 3<br>on, 1 = I                  | se expanse<br>SDD [3:0<br>Phat Ste                      | nsion, 00<br>)] bits, a<br>reo is off                     | $000 = 0^{\circ}$                                    | % and<br>es                                                |
| [40] I                                                                                  | RESER                                                               | VED                                                                        |                                                                                              |                                                                     |                                                         |                                                           |                                                                                    |                                                        |                                                              |                                                              |                                                    |                                                         | DEFAU                                                     | LT = [                                               | 0x0000]                                                    |
| 7                                                                                       | 6                                                                   | 5                                                                          | 4                                                                                            | 3                                                                   | 2                                                       | 1                                                         | 0                                                                                  | 7                                                      | 6                                                            | 5                                                            | 4                                                  | 3                                                       | 2                                                         | 1                                                    | 0                                                          |
|                                                                                         |                                                                     |                                                                            | R                                                                                            | ES                                                                  |                                                         |                                                           |                                                                                    |                                                        |                                                              |                                                              | R                                                  | ES                                                      |                                                           |                                                      |                                                            |
| [41] ]                                                                                  | пурли                                                               | WADE V                                                                     |                                                                                              | г ріт                                                               | TON M                                                   | ODIFI                                                     | TD                                                                                 |                                                        |                                                              |                                                              |                                                    | Ы                                                       | се а I I I ч                                              | · _ [0_v]                                            | VID]                                                       |
| [41] 1<br>7                                                                             | 6                                                                   | 5                                                                          | 4                                                                                            | 3                                                                   | 2                                                       | 1                                                         | - <b>K</b>                                                                         | 7                                                      | 6                                                            | 5                                                            | 4                                                  | 3                                                       | 2<br>2                                                    | . <b>- [UX</b> 2<br>1                                | 0                                                          |
|                                                                                         |                                                                     | 0                                                                          | R                                                                                            | ES                                                                  | ~                                                       | -                                                         | 0                                                                                  | VMU                                                    | VUP                                                          | VDN                                                          | -                                                  |                                                         |                                                           | -                                                    |                                                            |
| VDM<br>VUP<br>VMU<br>This reg<br>Pins. Tl<br>mentary<br>Holding<br>ing of th<br>ment to | gister co<br>his regis<br>7 ground<br>8 the pin<br>ne VOL<br>0ccur. | Volum<br>Volum<br>ntains a<br>ter is sur<br>ling of gr<br>LO for<br>DN pin | e Down<br>e Up<br>we Mute<br>Master V<br>nmed wi<br>reater that<br>greater that<br>greater t | Volume<br>ith the N<br>an 50 m<br>han 200<br>nentary g              | attenuat<br>Aaster V<br>s on the<br>ms will<br>groundin | tion offse<br>(olume a<br>VOL_U<br>l cause a<br>ng of bot | et, whic<br>ttenuati<br>$\overline{DP}$ pin w<br>n auto-o<br>th the $\overline{V}$ | h can be<br>on to pr<br>vill cause<br>decreme<br>OL_UP | increme<br>oduce th<br>a decre<br>nt ev <u>ery</u><br>and VO | ented or<br>ne actual<br>ment (do<br>200 ms.<br>L_DN c       | decreme<br>Master<br>ecrease<br>This is<br>auses a | ented via<br>Volume<br>in Atten<br>also true<br>mute an | a the Ha<br>e DAC a<br>uation) i<br>e for a m<br>d no inc | rdware<br>ttenuati<br>n this ro<br>nomenta<br>rement | Volume<br>on. A mo-<br>egister.<br>ry ground-<br>or decre- |
| When N<br>tary grou<br>decrease                                                         | futed, a<br>unding<br>e) or a v                                     | n unmute<br>of VOL_<br>vrite of "                                          | e is possi<br>UP (this<br>0" to the                                                          | ble by a<br>also cau<br>e VI bit i                                  | moment<br>uses a ve<br>in SS [E                         | ary grou<br>olume in<br>BASE+1]                           | nding of<br>crease),<br>].                                                         | both the<br>a mome                                     | e VOL_U<br>entary gr                                         | $\overline{\mathrm{VP}}$ and $\overline{\mathrm{V}}$ ounding | OL_DN<br>5 of VOI                                  | <u>v</u> pins to<br>L_DN (t                             | gether, a<br>his also                                     | momen<br>causes a                                    | volume                                                     |
| [42] I                                                                                  | DSP MA                                                              | AILBOX                                                                     | 0                                                                                            |                                                                     |                                                         |                                                           |                                                                                    |                                                        |                                                              |                                                              |                                                    | Ι                                                       | DEFAUI                                                    | LT = [0                                              | x0000]                                                     |
| 7                                                                                       | 6                                                                   | 5                                                                          | 4                                                                                            | 3                                                                   | 2                                                       | 1                                                         | 0                                                                                  | 7                                                      | 6                                                            | 5                                                            | 4                                                  | 3                                                       | 2                                                         | 1                                                    | 0                                                          |
|                                                                                         |                                                                     |                                                                            | MB0R                                                                                         | [15:8]                                                              |                                                         |                                                           |                                                                                    |                                                        |                                                              |                                                              | MB0F                                               | R [7:0]                                                 |                                                           |                                                      |                                                            |
| MB0R                                                                                    | [15:0]                                                              | This re                                                                    | egister is                                                                                   | used to                                                             | send da                                                 | ata and o                                                 | control i                                                                          | nformat                                                | ion to ar                                                    | nd from                                                      | the DSF                                            | P.                                                      |                                                           |                                                      |                                                            |
| [43] I                                                                                  | DSP MA                                                              | AILBOX                                                                     | 1                                                                                            |                                                                     |                                                         |                                                           |                                                                                    |                                                        |                                                              |                                                              |                                                    | ]                                                       | DEFAU                                                     | LT = [0                                              | x0000]                                                     |
| 7                                                                                       | 6                                                                   | 5                                                                          | 4                                                                                            | 3                                                                   | 2                                                       | 1                                                         | 0                                                                                  | 7                                                      | 6                                                            | 5                                                            | 4                                                  | 3                                                       | 2                                                         | 1                                                    | 0                                                          |

MB1R [15:0] This register is used to send data and control information to and from the DSP.

| [44] POWERDOWN AND TIMER CONTROL DEFAULT = [0. |     |     |     |     |     |     |     |    |      |      | [0x0000] |    |   |     |   |
|------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|----|------|------|----------|----|---|-----|---|
| 7                                              | 6   | 5   | 4   | 3   | 2   | 1   | 0   | 7  | 6    | 5    | 4        | 3  | 2 | 1   | 0 |
| CPD                                            | RES | PIW | PIR | PAA | PDA | PDP | PTB | 3D | PD3D | GPSP | RES      | DM |   | RES |   |

MB1R [7:0]

The AD1816A supports a timeout mechanism used in conjunction with the Timer Base Count and Timer Current Count registers to generate a power-down interrupt. This interrupt allows software to power down the entire chip by setting the CPD bit. This power-down control feature lets users program a time interval from 1 ms to approximately 1.8 hours in 1 ms increments. Five power-down count reload enable bits are used to reload the Timer Current Count from the Timer Base Count when activity is seen on that particular channel.

Programming Example: Generate Interrupt if No ISA Reads or Writes occur within 15 Minutes.

1) Write [SSBASE+0] with 0x0C ; Write Indirect address for TIMER BASE COUNT "register 12"

- 2) Write [SSBASE+2] with 0x28 ; Write TIMER BASE COUNT with ( $15 \min \times 60 \text{ sec/min} \times 100 \text{ ms}$ ) = 0x2328; Note: PTB = 1, timer decrements every 100 ms
- 3) Write [SSBASE+3] with 0x23 ; Write High byte of TIMER BASE COUNT
- 4) Write [SSBASE+0] with 0x2C ; Write Indirect address for POWER-DOWN and TIMER CONTROL register
  5) Write [SSBASE+2] with 0x00 ; Write Low byte of POWER-DOWN and TIMER CONTROL register

- 6) Write [SSBASE+3] with 0x31 ; Set Enable bits for PIW and PIR
- 7) Write [SSBASE+0] with 0x01 ; Write Indirect address for INTERRUPT CONFIG register

8) Write [SSBASE+2] with 0x82 ; Set the TE (Timer Enable) bit

MB1R [15:8]

9) Write [SSBASE+3] with 0x20; Set the TIE (Timer Interrupt Enable) bit

| DM         | DAC                                                                                                                                                                                                                                                              | Mute. 7                                   | This bit n                                   | nutes the                         | e digital                      | DAC o                        | utput en                     | tering tl          | ne analo  | g mixer.              |                         |                   |                     |                        |                  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------|-----------------------------------|--------------------------------|------------------------------|------------------------------|--------------------|-----------|-----------------------|-------------------------|-------------------|---------------------|------------------------|------------------|
| GPSP       | Game Port Speed Select. Selects the operating speed of the game port.0Slow Game Port1Fast Game Port                                                                                                                                                              |                                           |                                              |                                   |                                |                              |                              |                    |           |                       |                         |                   |                     |                        |                  |
| PD3D       | Powe<br>0<br>1                                                                                                                                                                                                                                                   | r-Down<br>On<br>Off                       | 3D. Tur                                      | ns off in                         | ternal P                       | 'hat Stei                    | reo circu                    | itry.              |           |                       |                         |                   |                     |                        |                  |
| 3D         | 3D A<br>ultima<br>the D<br>0                                                                                                                                                                                                                                     | nalog M<br>ate flexil<br>AC outj<br>3D Ph | ixer Bypa<br>bility for<br>but.<br>at Stereo | ass. Allo<br>mixing a<br>) Enable | ws the a<br>and any<br>d for D | analog o<br>combin<br>AC Out | output of<br>ation of<br>put | the D/A<br>3D enha | anced an  | ters to t<br>alog sig | oypass th<br>gnals or 1 | ne Phat<br>non-3D | Stereo C<br>enhance | ircuit. E<br>ed signal | nables<br>s with |
|            | 1                                                                                                                                                                                                                                                                | 3D Ph                                     | at Stereo                                    | o Bypass                          | ed for I                       | DAC Ou                       | ıtput                        |                    |           |                       |                         |                   |                     |                        |                  |
| PTB<br>PDP | Power-Down Time Base. 1 = timer set to 100 ms, 0 = timer set to 10 $\mu$ s.<br>Power-down count reload on DSP Port enabled; "1" = Reload count if DSP Port enabled. DSP Port is enabled when<br>Slot 0 of SDI of the DSP Serial Port Input is Alive (Bit 7 = 1). |                                           |                                              |                                   |                                |                              |                              |                    |           |                       |                         |                   |                     |                        |                  |
| PDA        | Power-down count reload on Digital Activity; "1" = Reload count on Digital Activity. Digital Activity is defined as any activity on ( $I^2S0$ , $I^2S1$ , FM or PLAYBACK).                                                                                       |                                           |                                              |                                   |                                |                              |                              |                    |           |                       |                         |                   |                     |                        |                  |
| PAA        | Power-down count reload on Analog Activity; "1" = Reload count on Analog Activity. Analog Activity is defined as any analog input unmuted (LINE, CD, SYNTH, MIC, PHONE_IN) or MASTER VOLUME unmuting.                                                            |                                           |                                              |                                   |                                |                              |                              |                    |           |                       |                         |                   |                     |                        |                  |
| PIR        | Powe:<br>logica                                                                                                                                                                                                                                                  | r-down o<br>l device                      | count rele<br>inside th                      | oad on I<br>e AD18                | SA Rea<br>16A.                 | d; "1" =                     | = Reload                     | count o            | on ISA re | ead. ISA              | A Read is               | s define          | d as a rea          | ad from                | any active       |
| PIW        | Powe<br>logica                                                                                                                                                                                                                                                   | r-down o<br>l device                      | count rele<br>inside th                      | oad on I<br>e AD18                | SA Wri<br>16A.                 | te; "1" :                    | = Reload                     | l count o          | on ISA v  | vrite. IS             | A Write                 | defined           | l as a wri          | ite to an              | y active         |
| CPD        | Chip<br>1<br>0                                                                                                                                                                                                                                                   | Power-c<br>Power<br>Power                 | lown<br>-Down;<br>-Up                        |                                   |                                |                              |                              |                    |           |                       |                         |                   |                     |                        |                  |
| For Pow    | er-up, s                                                                                                                                                                                                                                                         | oftware                                   | should p                                     | oll the [                         | SSBAS                          | E+0] CI                      | RY bit fo                    | or "1" b           | efore wr  | iting or              | reading                 | any logi          | ical devic          | ce.                    |                  |
| [45] V     | ERSIO                                                                                                                                                                                                                                                            | N ID                                      |                                              |                                   |                                |                              |                              |                    |           |                       |                         | D                 | EFAUL               | T = [0x                | XXXX]            |
| 7          | 6                                                                                                                                                                                                                                                                | 5                                         | 4                                            | 3                                 | 2                              | 1                            | 0                            | 7                  | 6         | 5                     | 4                       | 3                 | 2                   | 1                      | 0                |
|            |                                                                                                                                                                                                                                                                  | V                                         | ER [15:8                                     | 8]                                |                                |                              |                              |                    |           | ١                     | /ER [7:0                | )]                |                     |                        |                  |
| [46] R     | ESER                                                                                                                                                                                                                                                             | VED                                       |                                              |                                   |                                |                              |                              |                    |           |                       |                         |                   | DEFAU               | LT = [0                | x0000]           |
| 7          | 6                                                                                                                                                                                                                                                                | 5                                         | 4                                            | 3                                 | 2                              | 1                            | 0                            | 7                  | 6         | 5                     | 4                       | 3                 | 2                   | 1                      | 0                |

Test register. Should never be written or read under normal operation.

RES

#### SB Pro; AdLib Registers

The AD1816A contains sets of ISA Bus registers (ports) that correspond to those used by the SoundBlaster Pro audio card from Creative Labs and the AdLib audio card from AdLib Multimedia. Table IX lists the ISA Bus SoundBlaster Pro registers. Table X lists the ISA Bus AdLib registers. Because the AdLib registers are a subset of those in the SoundBlaster card, you can find complete information on using both of these registers in the *Developer Kit for SoundBlaster Series, 2nd ed.* © 1993, Creative Labs, Inc., 1901 McCarthy Blvd., Milpitas, CA 95035.

RES

| Table IX. | SoundBlaster | Pro | ISA | Bus | Registers |
|-----------|--------------|-----|-----|-----|-----------|
|-----------|--------------|-----|-----|-----|-----------|

| Register Name                   | ISA Bus Address                              |
|---------------------------------|----------------------------------------------|
| Music0: Address (w), Status (r) | (SB Base) Relocatable in range 0x100 – 0x3F0 |
| Music0: Data (w)                | (SB Base+1)                                  |
| Music1: Address (w)             | (SB Base+2)                                  |
| Music1: Data (w)                | (SB Base+3)                                  |
| Mixer Address (w)               | (SB Base+4)                                  |
| Mixer Data (w)                  | (SB Base+5)                                  |
| Reset (w)                       | (SB Base+6)                                  |
| Music0: Address (w)             | (SB Base+8)                                  |
| Music0: Data (w)                | (SB Base+9)                                  |
| Input Data (r)                  | (SB Base+A)                                  |
| Status (r), Output Data (w)     | (SB Base+C)                                  |
| Status (r)                      | (SB Base+E)                                  |

| Register Name                   | ISA Bus Address                                 |
|---------------------------------|-------------------------------------------------|
| Music0: Address (w), Status (r) | (AdLib Base) Relocatable in range 0x100 – 0x3F8 |
| Music0: Data (w)                | (AdLib Base+1)                                  |
| Music1: Address (w)             | (AdLib Base+2)                                  |
| Music1: Data (w)                | (AdLib Base+3)                                  |

Table X. AdLib ISA Bus Registers

#### **MPU-401 Registers**

The AD1816A contains a set of ISA Bus registers (ports) that correspond to those used by the ISA bus MIDI audio interface cards. Table XI lists the ISA Bus MIDI registers. These registers support commands and data transfers described in *MIDI 1.0 Detailed Specification and Standard MIDI Files 1.0,* © 1994, MIDI Manufacturers Association, PO Box 3173 La Habra, CA 90632-3173.

| Table XI. | <b>MPU-401 IS</b> A | A Bus Registers |
|-----------|---------------------|-----------------|
|-----------|---------------------|-----------------|

| Register Name                | Address                                         |
|------------------------------|-------------------------------------------------|
| MIDI Data (r/w)              | (MIDI Base) Relocatable in range 0x100 to 0x3FE |
| MIDI Status (r), Command (w) | (MIDI Base+1)                                   |

#### 0x(MIDI Base+1)

|       | ase+1) |     |          |   |   |   |   |   |
|-------|--------|-----|----------|---|---|---|---|---|
| BIT   | 7      | 6   | 5        | 4 | 3 | 2 | 1 | 0 |
| STATE | 1      | 0   | 0        | 0 | 0 | 0 | 0 | 0 |
| NAME  | DRR    | DSR | RESERVED |   |   |   |   |   |
|       |        |     |          |   |   |   | - |   |

| DSR (R)       | Data Send Ready. When read, this bit indicates that you can $(0)$ or cannot $(1)$ write to the MIDI Data register. (Full = 1, Empty = 0)         |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| DRR (R)       | Data Receive Ready. When read, this bit indicates that you can (0) or cannot (1) read from the MIDI Data register (Unreadable = 1, Readable = 0) |
| CMD [7:0] (W) | MIDI Command. Write MPU-401 commands to bits [7:0] of this register.                                                                             |

#### NOTES

The AD1816A supports *only* the MPU-401 0xFF (reset) and 0x3F (UART) commands. The controller powers setup for Smart mode, but must be put in pass-through mode. To start MIDI operations, send a reset command (0xFF) and then send a UART mode command (0x3F). The MPU-401 data register contains an acknowledge byte (0xFE) after each command transfer unless it is in UART mode..

All commands return an ACK byte in "smart" mode.

Status commands (0xAx) return ACK and a data byte; all other commands return ACK.

All commands except reset (0xFF) are ignored in UART mode. No ACK bytes are returned.

"Smart" mode data transfers are not supported.

#### **Game Port Registers**

The AD1816A contains a Game Port ISA Bus Register that is compatible with the IBM joystick standard.

| Register Name | Address                                                                           |
|---------------|-----------------------------------------------------------------------------------|
| Game Port I/O | (Game Port Base+0 to Game Port Base+7)<br>Relocatable in the range 0x100 to 0x3F8 |

| Table XII. | Game | Port | ISA | Bus | Registers |
|------------|------|------|-----|-----|-----------|
|------------|------|------|-----|-----|-----------|

#### **APPENDIX A**

#### PLUG AND PLAY INTERNAL ROM

Note: All addresses are depicted in hexadecimal notation. Vendor ID: ADS7181 Serial Number: FFFFFFF Checksum: 2F PNP Version: 1.0, vendor version: 20 ASCII string: "Analog Devices AD1816A" Logical Device ID: ADS7180 not a boot device, implements PNP register(s) 31 Start dependent function, best config IRQ: channel(s) 5 7 type(s) active-high, edge-triggered DMA: channel(s) 1 Type F, count-by-byte, nonbus-mastering, 8-bit only DMA: channel(s) 0 1 3 Type F, count-by-byte, nonbus-mastering, 8-bit only I/O: 16-bit decode, range [0220,0240] mod 20, length 10 I/O: 16-bit decode, range [0388,0388] mod 08, length 04 I/O: 16-bit decode, range [0500,0560] mod 10, length 10 Start dependent function, acceptable config IRQ: channel(s) 5 7 10 type(s) active-high, edge-triggered DMA: channel(s) 0 1 3 Type F, count-by-byte, nonbus-mastering, 8-bit only DMA: channel(s) 0 1 3 Type F, count-by-byte, nonbus-mastering, 8-bit only I/O: 16-bit decode, range [0220,0240] mod 20, length 10 I/O: 16-bit decode, range [0388,0388] mod 08, length 04 I/O: 16-bit decode, range [0500,0560] mod 10, length 10 Start dependent function, acceptable config IRQ: channel(s) 5 7 9 10 11 15 type(s) active-high, edge-triggered DMA: channel(s) 0 1 3 Type F, count-by-byte, nonbus-mastering, 8-bit only DMA: channel(s) 0 1 3 Type F, count-by-byte, nonbus-mastering, 8-bit only

I/O: 16-bit decode, range [0220,02E0] mod 20, length 10

I/O: 16-bit decode, range [0388,03B8] mod 08, length 04

I/O: 16-bit decode, range [0500,0560] mod 10, length 10

Start dependent function, suboptimal config IRQ: channel(s) 5 7 9 10 11 15 type(s) active-high, edge-triggered DMA: channel(s) 0 1 3 Type F, count-by-byte, nonbus-mastering, 8-bit only DMA: NULL I/O: 16-bit decode, range [0220,02E0] mod 20, length 10 I/O: 16-bit decode, range [0388,03B8] mod 08, length 04 I/O: 16-bit decode, range [0500,0560] mod 10, length 10 End all dependent functions Logical Device ID: ADS7181 not a boot device, implements PNP register(s) 31 Compatible Device ID: PNPB006 Start dependent function, best config IRQ: channel(s) 5 7 9 11 type(s) active-high, edge-triggered I/O: 16-bit decode, range [0300,0330] mod 30, length 02 Start dependent function, acceptable config IRQ: channel(s) 5 7 9 10 11 15 type(s) active-high, edge-triggered I/O: 16-bit decode, range [0300,0420] mod 30, length 02 End all dependent functions Logical Device ID: ADS7182

not a boot device, implements PNP register(s) 31

Compatible Device ID: PNPB02F

Start dependent function, best config I/O: 16-bit decode, range [0200,0200] mod 08, length 08 Start dependent function, acceptable config

I/O: 16-bit decode, range [0200,0208] mod 08, length 08 End all dependent functions

End:

#### PLUG AND PLAY KEY AND "ALTERNATE KEY" SEQUENCES

One additional feature of the AD1816A is an alternate programming method used, for example, if a BIOS wants to assume control of the AD1816A and present DEVNODES to the OS (rather than having the device participate in Plug and Play enumeration). The following technique may be used.

Instead of the normal 32 byte Plug and Play key sequence, an alternate 126 byte key is used. After the 126 byte key, the AD1816A device will transition to the Plug and Play "sleep" state. It can then be programmed as usual using the standard Plug and Play ports. After programming, the AD1816A should be sent to the Plug and Play "WFK" (wait for key) state. Once the AD1816A has seen the alternate key, it will no longer parse for the Plug and Play key (and therefore never participate in Plug and Play enumeration). It can be reprogrammed by reissuing the alternate key again.

Both the Plug and Play key and the alternate key are sequences of writes to the Plug and Play address register, 0x279. Below are the ISA data values of both keys.

This is the standard Plug and Play sequence:

| 6a<br>b0       | b5<br>58              | da<br>2c                | ed<br>16                  | f6<br>8b               | fb<br>45                | 7d<br>a2             | be<br>d1                 | df<br>e8        | 6f<br>74 | 37<br>3a | 1b<br>9d | 0d<br>ce | 86<br>e7 | c3<br>73 | 61<br>39 |
|----------------|-----------------------|-------------------------|---------------------------|------------------------|-------------------------|----------------------|--------------------------|-----------------|----------|----------|----------|----------|----------|----------|----------|
| This is f[n+1] | the long<br>= (f[n] > | er, 126-l<br>>> 1)   (( | byte alter<br>((f[n] ^ (i | rnate key<br>f[n] >> 1 | . It is gen<br>)) & 0x0 | nerated 1<br>1) << 6 | oy the fun<br>) f[0] = 0 | nction:<br>)x01 |          |          |          |          |          |          |          |
| 01             | 40                    | 20                      | 10                        | 08                     | 04                      | 02                   | 41                       | 60              | 30       | 18       | 0c       | 06       | 43       | 21       | 50       |
| 28             | 14                    | 0a                      | 45                        | 62                     | 71                      | 78                   | 3c                       | 1e              | 4f       | 27       | 13       | 09       | 44       | 22       | 51       |
| 68             | 34                    | 1a                      | 4d                        | 66                     | 73                      | 39                   | 5c                       | 2e              | 57       | 2b       | 15       | 4a       | 65       | 72       | 79       |
| 7c             | 3e                    | 5f                      | 2f                        | 17                     | 0b                      | 05                   | 42                       | 61              | 70       | 38       | 1c       | 0e       | 47       | 23       | 11       |
| 48             | 24                    | 12                      | 49                        | 64                     | 32                      | 59                   | 6c                       | 36              | 5b       | 2d       | 56       | 6b       | 35       | 5a       | 6d       |
| 76             | 7b                    | 3d                      | 5e                        | 6f                     | 37                      | 1b                   | 0d                       | 46              | 63       | 31       | 58       | 2c       | 16       | 4b       | 25       |
| 52             | 69                    | 74                      | 3a                        | 5d                     | 6e                      | 77                   | 3b                       | 1d              | 4e       | 67       | 33       | 19       | 4c       | 26       | 53       |
| 29             | 54                    | 2a                      | 55                        | 6a                     | 75                      | 7a                   | 7d                       | 7e              | 7f       | 3f       | 1f       | 0f       | 07       |          |          |

#### AD1816 AND AD1816A COMPATIBILITY

The AD1816 and AD1816A are pin for pin and functionally compatible. The AD1816A may be dropped directly into an existing AD1816 design. However, the AD1816A has greater pin assignment flexibility to accommodate a wider range of applications and for controlling extra logical devices such as a modem chip set or an Enhanced IDE controller. Pin assignments are controlled by the external EEPROM. Consequently, the optional EEPROM must be reprogrammed to configure the AD1816A.

#### USING AN EEPROM WITH THE AD1816 OR AD1816A

The AD1816 and AD1816A support an optional Plug and Play resource ROM. If present, the ROM must be a two-wire serial device (e.g. Xicor X24C02) and the clock and data lines should be wired to EE\_CLK and EE\_DATA pins; pull-up resistors are required on both signals. The EEPROM's A2 and A1 pins (also A0 for 256-byte EEPROMs) must all be tied to ground. The write control pin (WC\*) must be tied to power if you wish to program the EEPROM in place; otherwise, we recommend tying it to ground to prevent accidental writes.

The EEPROM interface logic examines the state of the EE\_CLK pin shortly after RESET is deasserted and whenever the Plug and Play reset register (02h) is written with a value X such that ( $[X \& 1] \neq 0$ ). If an EEPROM is connected, EE\_CLK is pulled high and the EEPROM logic attempts to read the first ROM byte (page 0, byte 0). If EE\_CLK is tied low, the internal ROM is used; in this case EE\_DATA is used to set the state of VOL\_EN, and should also be tied high or low. EE\_CLK is not used as an input at any other time.

The initial part of the ROM is not part of the Plug and Play resource data. It consists of a number of flags that enable optional functionality. The number of flag bytes and the purpose of each bit depend on whether an AD1816 or an AD1816A is being used.

#### AD1816 FLAG BYTE

The AD1816 has a single flag byte that is used as shown below:

| 7 | 6 | 5 | 4                    | 3      | 2        | 1       | 0        |
|---|---|---|----------------------|--------|----------|---------|----------|
| 1 | 0 | 0 | XTRA_SIZE<br>VOL_SEL | VOL_EN | XTRA_IRQ | XTRA_EN | MODEM_EN |

MODEM\_EN Program to one to enable the modem logical device. This logical device has an I/O range and an IRQ. The I/O range has the following requirements:

- Length of eight bytes

- Alignment of eight bytes
- 16-bit address decode

Program to zero to enable I<sup>2</sup>S Port 1.

- XTRA\_EN Program to one to enable the XTRA logical device. This logical device has an I/O range, an optional IRQ, and an optional DMA. The I/O range has the following requirements:
  - Length of eight bytes or 16 bytes, selectable by XTRA\_SIZE
  - Alignment of eight bytes or 16 bytes, matches length
  - 16-bit address decode

Program to zero to enable the DSP serial port.

- XTRA\_IRQ Program to one to include an IRQ in the XTRA logical device. When enabled, the IRQ level and type are programmed through PnP registers 0x70 and 0x71. (Note: For the 1816, the IRQ type is hard coded and rising edge triggered.)
- VOL\_EN Program to one to enable hardware volume control.
- XTRA\_SIZE/ VOL\_SEL The function of this bit depends on XTRA\_EN. If XTRA\_EN is one, this bit selects the size of the XTRA device's I/O range. Program to one to make the XTRA logical device I/O length 16 bytes. Program to zero to set the XTRA logical device I/O length to eight bytes. The alignment specified in the resource data must be an integer multiple of the length. If XTRA\_EN is zero (and VOL\_EN is one), then this bit selects the location of the hardware volume control pins. Program to zero to replace I<sup>2</sup>S0 with the volume control pins; program to one to replace the SPORT.

The three MSBs in the first byte of the AD1816 EEPROM are used to verify that the EEPROM data is valid. The bits are compared to the values shown; if a mismatch is found, then the EEPROM will be ignored. The internal ROM will be used to perform PnP enumeration, and the MODEM and XTRA logical devices will not be available. Hardware volume will be enabled on the I<sup>2</sup>S0 port. The SPORT is disabled.

#### USING THE AD1816 WITHOUT AN EEPROM

If the EEPROM is absent (EE\_CLK pin = GND), the flags are set as shown below:

 $MODEM_EN = XTRA_EN = XTRA_IRQ = VOL_SEL = 0$ 

VOL\_EN = EE\_DATA pin

#### **AD1816A FLAG BYTES**

The AD1816A has four flag bytes that are used as shown below: (\*) AD1816-compatible setting.

#### Byte 0

| 7 | 6 | 5 | 4       | 3                    | 2        | 1       | 0        |
|---|---|---|---------|----------------------|----------|---------|----------|
| 1 | 0 | 0 | XTRA_HV | I <sup>2</sup> S0_HV | SUPER_EN | XTRA_EN | MODEM_EN |

| MODEM_EN             | Program to one to enable the modem logical device. This logical device has an I/O range and an IRQ. The I/O range has the following requirements:                                                                                                                                                                                                                                                                                                       |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | <ul> <li>Length of eight bytes</li> <li>Alignment of eight bytes</li> <li>16-bit address decode</li> <li>Program to zero to enable I<sup>2</sup>S Port 1 (SUPER_EN and IRQ_EN must also be zero).</li> </ul>                                                                                                                                                                                                                                            |
| XTRA_EN              | Program to one to enable the XTRA logical device. This logical device has an I/O range, an optional IRQ, and an optional DMA. The I/O range has the following requirements:                                                                                                                                                                                                                                                                             |
|                      | <ul> <li>Length of 1 to 16 bytes, selectable by XTRASZ0[3:0]</li> <li>Alignment of 1 to 16 bytes, matches length</li> <li>16-bit address decode</li> <li>A second I/O range is available (see XTRA_CS). Program to zero to enable the DSP serial port (XTRA_HV must also be zero).</li> </ul>                                                                                                                                                           |
| SUPER_EN             | Program to one to merge the XTRA and modem logical devices. If this bit is set to one, XTRA_EN and IRQ_EN must be set to one and MODEM_EN must be set to zero. The combined device has up to two I/O ranges, two IRQs and one DMA. The two I/O ranges are both taken from the XTRA device; the modem I/O range is disabled. The first IRQ is the XTRA device IRQ, the second is the modem IRQ. Program to zero for distinct modem and XTRA devices. (*) |
| I <sup>2</sup> S0_HV | Program to one to enable hardware volume inputs on the I <sup>2</sup> S port 0 pins.                                                                                                                                                                                                                                                                                                                                                                    |
| XTRA_HV              | Program to one to enable hardware volume inputs on the DSP serial port pins. Do not enable both XTRA_HV and I <sup>2</sup> S0_HV. Program to zero to enable the XTRA device DMA or the DSP serial port.                                                                                                                                                                                                                                                 |

The three MSBs in the first byte of the AD1816A EEPROM are used to verify that the EEPROM data is valid. The bits are compared to the values shown; if a mismatch is found, the EEPROM will be ignored. The internal ROM will be used to perform PnP enumeration, and the MODEM and XTRA logical devices will not be available. Hardware volume will be enabled on the I<sup>2</sup>S0 port. The SPORT is disabled.

#### Byte 1

| 7 | 6        | 5 | 4 | 3 | 2       | 1         | 0           |
|---|----------|---|---|---|---------|-----------|-------------|
|   | RESERVED |   | 0 | 0 | RSTB_EN | IRQSEL3_9 | IRQSEL12_13 |

| IRQSEL12_13 | Program to one to enable IRQ 13.<br>Program to zero to enable IRQ 12.<br>IRQ_EN must be one and MODEM_EN must be zero, or this bit has no effect. |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| IRQSEL3_9   | Program to one to enable IRQ 9.<br>Program to zero to enable IRQ 3. (*)<br>MODEM_EN or IRQ_EN must be one, or this bit has no effect.             |
| RSTB_EN     | Program to one to enable an active-low RESET output on the XCTRLO pin.<br>Program to zero to enable XCTRL0/PCLKO. (*)                             |

#### Byte 2

| 7            | 6          | 5           | 4          | 3 | 2     | 1       | 0 |
|--------------|------------|-------------|------------|---|-------|---------|---|
| IRQSEL4_9_11 | IRQSEL9_14 | IRQSEL11_15 | IRQSEL4_10 |   | XTRAS | Z0[3:0] |   |

XTRASZ0[3:0] Sets the XTRA device I/O range 0 length. The XTRASZ0 bits set the length of the first XTRA device I/O range as follows:

| XTRASZ0 | I/O Range Length |
|---------|------------------|
| 0000    | 16               |
| 1000    | 8                |
| 1100    | 4                |
| 1110    | 2                |
| 1111    | 1                |

All other combinations should be avoided.

| 7            | 6                                                                                                                            | 5                                                                                                                     | 4 | 3 | 2 | 1 | 0 |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|--|
| Byte 3       |                                                                                                                              |                                                                                                                       |   |   |   |   |   |  |
| IRQSEL4_9_11 | Program to one to enable IRQ 11. (*)<br>Program to zero to enable IRQ 4 (if MODEM_EN is one) or IRQ 9 (if MODEM_EN is zero). |                                                                                                                       |   |   |   |   |   |  |
| IRQSEL9_14   | Program to or<br>Program to ze                                                                                               | Program to one to enable IRQ 14.<br>Program to zero to enable IRQ 9. (*)                                              |   |   |   |   |   |  |
| IRQSEL11_15  | Program to or<br>Program to ze                                                                                               | Program to one to enable IRQ 15. (*)<br>Program to zero to enable IRQ 11.                                             |   |   |   |   |   |  |
| IRQSEL4_10   | Program to or<br>Program to ze                                                                                               | Program to one to enable IRQ 10. (*, if MODEM_EN is zero)<br>Program to zero to enable IRQ 4. (*, if MODEM_EN is one) |   |   |   |   |   |  |
|              |                                                                                                                              |                                                                                                                       |   |   |   |   |   |  |

| 7 | 6     | 5        | 4 | 3       | 2      | 1       | 0       |
|---|-------|----------|---|---------|--------|---------|---------|
|   | XTRAS | SZ1[3:0] |   | XTRA_CS | IRQ_EN | MIRQINV | XIRQINV |

| XIRQINV | Program to one to make LD_IRQ active-low.       |
|---------|-------------------------------------------------|
|         | Program to zero to make LD_IRQ active-high. (*) |

Program to one to make MDM\_IRQ active-low. MIRQINV

Program to zero to make MDM\_IRQ active-high. (\*)

Program to one to enable additional IRQ options on the ISA bus. If MODEM\_EN is zero, then two IRQs are IRQ\_EN added; if MODEM\_EN is one, this bit is ignored. Program to zero to enable I<sup>2</sup>S port 1 (SUPER\_EN and MODEM\_EN must also be zero). (\*)

Program to one to enable a second I/O range for the XTRA or SUPER logical devices. It is identical to XTRA\_CS the first I/O range, except its size is controlled by XTRASZ1[3:0]. Program to zero to enable the XCTR1/ RING\_IN pin. (\*) Always considered to be zero if XTRA\_EN is zero.

Sets the XTRA device I/O range one length. The XTRASZ1 bits set the length of the second XTRA device I/O XTRASZ1[3:0] range as follows:

| XTRASZ1 | I/O Range Length |
|---------|------------------|
| 0000    | 16               |
| 1000    | 8                |
| 1100    | 4                |
| 1110    | 2                |
| 1111    | 1                |

All other combinations should be avoided.

#### **USING THE AD1816A WITHOUT AN EEPROM**

If the EEPROM is absent (EE\_CLK pin = GND), then the flags are set as shown below:

MODEM\_EN = XTRA\_EN = SUPER\_EN = XTRA\_HV = RSTB\_EN = IRQ\_EN = 0 IRQSEL9\_14 = MIRQINV = XIRQINV = 0

 $IRQSEL4_{10} = IRQSEL11_{15} = IRQSEL4_{9_{11}} = 1$ 

 $I^2S0_HV = EE_DATA pin$ 

#### MAPPING THE AD1816 EEPROM INTO THE AD1816A EEPROM

The equations below map AD1816 flags onto AD1816A flags:

MODEM\_EN = MODEM\_EN  $XTRA_EN = XTRA_EN$  $SUPER_EN = 0$  $I^2S0_HV = VOL_EN * \overline{VOL_SEL}$ XTRA\_HV = VOL\_EN \* VOL\_SEL  $IRQSEL12_{13} = X$  (don't care)  $IRQSEL3_9 = 0$  $RSTB_EN = 0$  $XTRASZ0[3] = \overline{XTRA\_SIZE}$ XTRASZ0[2:0] = 000  $IRQSEL4_{10} = \overline{MODEM_EN}$  $IRQSEL11_{15} = 1$ IRQSEL9\_14 = 0 $IRQSEL4_9_{11} = 1$ XIRQINV = 0MIRQINV = 0IRQ EN = 0 $XTRA_CS = 0$ XTRASZ1[3:0] = XXXX (don't care)

#### PIN MUXING IN THE AD1816 AND AD1816A

Some AD1816 and AD1816A options are mutually exclusive because there are a limited number of pins on the device to support them all. The tables below map functions to pin, and show how the flags must be set to assign functions to pins. For each pin, the first function listed is the default; that function is used if the EEPROM is absent or invalid.

| PQFP | TQFP | Pin Function                         | I/O              | Flags Required                                                                               |
|------|------|--------------------------------------|------------------|----------------------------------------------------------------------------------------------|
| 1    | 99   | $\frac{I^2S0\_DATA}{VOL\_UP}$        | I<br>I           | VOL_EN       + (XTRA_EN * VOL_SEL)         VOL_EN * (XTRA_EN + VOL_SEL)                      |
| 2    | 100  | I <sup>2</sup> S0_LRCLK<br>VOL_DN    | I<br>I           | VOL_EN + (XTRA_EN *VOL_SEL)<br>VOL_EN * (XTRA_EN + VOL_SEL)                                  |
| 3    | 1    | I <sup>2</sup> S0_BCLK<br>GND        | I<br>I           | VOL_EN + (XTRA_EN * VOL_SEL)<br>VOL_EN * (XTRA_EN + VOL_SEL)                                 |
| 77   | 75   | IRQ(10)<br>IRQ(4)                    | O (1)<br>O (1)   | MODEM_EN<br>MODEM EN                                                                         |
| 81   | 79   | I <sup>2</sup> S1_DATA<br>IRQ(3)     | I<br>O (1)       | MODEM_EN                                                                                     |
| 82   | 80   | I <sup>2</sup> S1_BCLK               | I                | MODEM_EN<br>MODEM_EN                                                                         |
| 83   | 81   | I <sup>2</sup> S1_LRCLK              | I<br>O(2)        | MODEM_EN<br>MODEM_EN<br>MODEM_FN                                                             |
| 97   | 95   | SPORT_SCLK<br>LD_SEL<br>No Connect   |                  | XTRA_EN * (VOL_EN * VOL_SEL)<br>XTRA_EN<br>XTRA_EN * VOL_EN * VOL_SEL                        |
| 98   | 96   | SPORT_SDFS<br>LD_DRQ<br>VOL UP       | O (2)<br>I<br>I  | XTRA_EN * (VOL_EN * VOL_SEL)<br>XTRA_EN<br>XTRA_EN * (VOL_EN * VOL_SEL)                      |
| 99   | 97   | SPORT_SDO<br>LD_DACK<br>No Connect   | 0<br>0<br>0      | XTRA_EN * (VOL_EN * VOL_SEL)         XTRA_EN         XTRA EN * VOL EN * VOL SEL              |
| 100  | 98   | SPORT_SDI<br>LD_IRQ<br>VOL_DN<br>GND | I<br>I<br>I<br>I | XTRA_EN * (VOL_EN * VOL_SEL)XTRA_EN * XTRA_IRQXTRA_EN * (VOL_EN * VOL_SEL)XTRA_EN * XTRA_IRQ |

#### Table XIII. AD1816 Pin Muxing

(1) IRQ pins are three-stated if not assigned to a logical device.

(2) A pull-up or pull-down resistor may be required if EEPROM is used, because this pin is three-stated while EEPROM is read.

Table XIV. AD1816A Pin Muxing

| PQFP | TQFP | Pin Function                                  | I/O                      | Flags Required                                                                                                                  |
|------|------|-----------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 1    | 99   | I <sup>2</sup> S0_DATA<br>VOL_UP              | I<br>I                   | I <sup>2</sup> S0_HV<br>I <sup>2</sup> S0_HV                                                                                    |
| 2    | 100  | I <sup>2</sup> S0_LRCLK<br>VOL_DN             | I<br>I                   | I <sup>2</sup> S0_HV<br>I <sup>2</sup> S0_HV                                                                                    |
| 3    | 1    | I <sup>2</sup> S0_BCLK<br>GND                 | I<br>I                   | I <sup>2</sup> S0_HV<br>I <sup>2</sup> S0_HV                                                                                    |
| 68   | 66   | XCTL0/PCLKO<br>PNPRST                         | 0<br>0                   | RSTB_EN<br>RSTB_EN                                                                                                              |
| 69   | 67   | XCTL1/RING<br>LD_SEL1                         | O (1)<br>O               | XTRA_EN + XTRA_CS<br>XTRA_EN * XTRA_CS                                                                                          |
| 75   | 73   | IRQ(15)<br>IRQ(11)                            | O (2)<br>O (2)           | IRQSEL15_11<br>IRQSEL15_11                                                                                                      |
| 76   | 74   | IRQ(11)<br>IRQ(9)<br>IRQ(4)                   | O (2)<br>O (2)<br>O (2)  | IRQSEL4_9_11<br>IRQSEL4_9_11* MODEM_EN<br>IRQSEL4_9_11* MODEM_EN                                                                |
| 77   | 75   | IRQ(10)<br>IRQ(4)                             | O (2)<br>O (2)           | IRQSEL4_10<br>IRQSEL4_10                                                                                                        |
| 78   | 76   | IRQ(9)<br>IRQ(14)                             | O (2)<br>O (2)           | IRQSEL9_14<br>IRQSEL9_14                                                                                                        |
| 81   | 79   | I <sup>2</sup> S1_DATA<br>IRQ(3)              | I<br>O (2)               | MODEM_EN * SUPER_EN * IRQ_EN<br>(MODEM_EN + SUPER_EN + IRQ_EN) * IRQSEL3_9                                                      |
| 82   | 80   | IRQ(9)<br>I <sup>2</sup> S1_BCLK<br>MDM_IRQ   | O (2)<br>I<br>I          | (MODEM_EN + SUPER_EN + IRQ_EN) * IRQSEL3_9<br>MODEM_EN<br>MODEM_EN                                                              |
| 83   | 81   | I <sup>2</sup> S1_LRCLK<br>MDM_SEL<br>IRQ(12) | I<br>O (4)<br>O (2)      | MODEM_EN * <u>SUPER_EN</u> * <u>IRQ_EN</u><br>MODEM_EN * <u>SUPER_EN</u><br>(MODEM_EN + SUPER_EN) * IRQ_EN * <u>IRQSEL12_13</u> |
|      |      | IRQ(13)                                       | O (2)                    | (MODEM_EN + SUPER_EN) * IRQ_EN * IRQSEL12_13                                                                                    |
| 97   | 95   | SPORT_SCLK<br>LD_SEL0<br>No Connect           | 0<br>0<br>0              | XTRA_EN * XTRA_HV<br>XTRA_EN<br>XTRA_EN * XTRA_HV                                                                               |
| 98   | 96   | SPORT_SDFS<br>LD_DRQ<br>VOL_UP                | O (3)<br>I<br>I          | XTRA_EN * XTRA_HV<br>XTRA_EN * XTRA_HV<br>XTRA_HV                                                                               |
| 99   | 97   | SPORT_SDO<br>LD_DACK<br>VOL_DN<br>GND         | O (3)<br>O (3)<br>I<br>I | XTRA_EN * XTRA_HV<br>XTRA_EN * XTRA_HV<br>(XTRA_EN + XTRA_CS) * XTRA_HV<br>XTRA_EN * XTRA_HV * XTRA_CS                          |
| 100  | 98   | SPORT_SDI<br>LD_IRQ<br>VOL_DN<br>GND          | I<br>I<br>I<br>I         | XTRA_EN * XTRA_HV         XTRA_EN         XTRA_EN * XTRA_HV * XTRA_CS         XTRA_EN * XTRA_HV * XTRA_CS                       |

Open-drain driver with internal weak pull-up.
 PC\_IRQ pins are three-stated if not assigned to a logical device.

(3) A pull-up or pull-down resistor may be required if EEPROM is used, because this pin is three-stated while EEPROM is read.

(4) An internal pull-up holds this pin deasserted until the EEPROM is read.

#### NOTE

The direction of some pins (input vs. output) depends on the flags. In order to prevent conflicts on pins that may be both inputs and outputs, the AD1816 and AD1816A disable the output drivers for those pins while the flags are being read from the EEPROM, and keep them disabled if the EEPROM data is invalid.

#### **PROGRAMMING EXTERNAL EEPROMS**

Below are the details for programming an external EEPROM or an ADI-supplied PC Program may be used. The PnP EEPROM can be written only in the "Alternate Key State"; this prevents accidental EEPROM erasure when using standard PnP setup. The procedure for writing an EEPROM is:

1) Enter PnP configuration state and fully reset the part by writing 0x07 to PnP register 0x02. This step can be eliminated if the part has not been accessed since power-up, a previous full PnP reset or assertion of the ISA bus RESET signal.

2) Send the alternate initiation key to the PnP address port. EEPROM writes are disabled if the standard PnP key is used.

- 3) Enter isolation state and write a CSN to enter configuration state. Do not perform any isolation reads.
- 4) Poll PnP register 0x05 until it equals 0x01 and wait at least 336 microseconds (ensures that EEPROM is idle).
- 5) Write the second byte of your serial identifier to PnP register 0x20.

6) Read PnP register 0x04.

7) Wait for at least 464 microseconds, plus the EEPROM's write cycle time (up to 10 ms for a Xicor X24C02).

8) Repeat steps 4 through 7 for each byte in your PnP ROM, starting with the third byte of the serial identifier and ending with the final checksum byte. You must then continue to write filler bytes until 512 bytes, minus one more than the number of flag bytes, have been written. Finally, write the flag byte(s) (described above) and the first byte of the serial identifier.

9) Fully reset the part by writing 0x07 to PnP register 0x02.

The AD1816 or AD1816A will now act according to the contents of the EEPROM.

#### NOTES

Programming will not work if more than one part uses the same alternate initiation key in the system. Parts that use this alternate initiation key are the AD1816 and AD1816A.

If a 256-byte EEPROM is used, it is not necessary to wait 10 ms after writing bytes 255 to 511, because the EEPROM will ignore them anyway.

You can skip over bytes that you don't care to write by just performing a ROM read instead of a ROM write followed by a ROM read.

#### **REFERENCE DESIGNS AND DEVICE DRIVERS**

Reference designs and device drivers for the AD1816A are available via the Analog Devices Home Page on the World Wide Web at http://www.analog.com. Reference designs may also be obtained by contacting your local Analog Devices Sales representative or authorized distributor.



\*LOCATION OF THIS PIN IS DETERMINED BY THE EEPROM

Figure 16. Recommended Application Circuit



Figure 17. AD1816A Frequency Response Plots (Full-Scale Line-Level Input, 0 dB Gain). The Plots Do Not Reflect the Additional Benefits of the AD1816A Analog Filters. Out-of-Band Images Will Be Attenuated by an Additional 31.4 dB at 100 kHz.

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).



100-Lead Plastic Quad Flatpack (S-100)

0.004 (0.10)

C2969a-2-9/97