# Monolithic 8-Bit Video A/D Converter AD9048 **FEATURES** 35 MSPS Encode Rate 16 pF Input Capacitance 550 mW Power Dissipation Industry-Standard Pinouts MIL-STD-883 Compliant Versions Available APPLICATIONS Professional Video Systems Special Effects Generators Electro-Optics Digital Radio Electronic Warfare (ECM, ECCM, ESM) #### **GENERAL DESCRIPTION** The AD9048 is an 8-bit, 35 MSPS flash converter, made on a high speed bipolar process, which is an alternate source for the TDC1048 unit, offers enhancements over its predecessor. Lower power dissipation makes the AD9048 attractive for a variety of system designs. Because of its wide bandwidth, it is an ideal choice for real-time conversion of video signals. Input bandwidth is flat with no missing codes. Clocked latching comparators, encoding logic and output buffer registers operating at minimum rates of 35 MSPS preclude a need for a sample-and-hold (S/H) or track-and-hold (T/H) in most system designs using the AD9048. All digital control inputs and outputs are TTL compatible. Devices operating over two ambient temperature ranges and with two grades of linearity are available. Linearities of either 0.5 LSB or 0.75 LSB can be ordered for a commercial range of 0°C to 70°C or extended case temperatures of –55°C to +125°C. #### FUNCTIONAL BLOCK DIAGRAM Commercial versions are packaged in 28-lead DIPs; extended temperature versions are available in ceramic DIP and ceramic LCC packages. Both commercial units and MIL-STD-883 units are standard products. The AD9048 A/D converter is available in versions compliant with MIL-STD-883. Refer to the Analog Devices *Military Products Databook* or current AD9048/883B data sheet for detailed specifications. # AD9048—SPECIFICATIONS (typical with nominal supplies unless otherwise noted) # $\textbf{ELECTRICAL CHARACTERISTICS} \; (\textbf{V}_{\texttt{CC}} = +5.0 \; \textbf{V}; \, \textbf{V}_{\texttt{EE}} = -5.2 \; \textbf{V}; \, \textbf{Differential Reference Voltage} = 2.0 \; \textbf{V}, \, \textbf{unless otherwise noted})$ | Parameter (Conditions) | Temp | Test<br>Level | AD<br>Min | 9048JJ/J<br>Typ | IQ<br>Max | | 9048K<br>Typ | J/KQ<br>Max | AD:<br>Min | 9048SE<br>Typ | /SQ<br>Max | | | E/TQ<br>Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------|-----------------|----------------------------------------------|-------------------------------------|-----------------|----------------------------------------------|-------------------------------------|-----------------|----------------------------------------------|-------------------------------------|-----------------|----------------------------------------------|-------------------------------------|----------------------------------------| | RESOLUTION | | | 8 | | | 8 | | | 8 | | | 8 | | | Bits | | DC ACCURACY Differential Nonlinearity Integral Nonlinearity No Missing Codes | 25°C<br>Full<br>25°C<br>Full<br>Full | I<br>VI<br>I<br>VI<br>VI | GUA | 0.4<br>0.6<br>RANT | 0.75<br>1.0<br>0.75<br>1.0<br>EED | GUA | 0.3<br>0.4<br>ARAN | 0.5<br>0.75<br>0.5<br>0.75<br>TEED | GUA | 0.4<br>0.6<br>RANT | 0.75<br>1.0<br>0.75<br>1.0<br>EED | GUA | 0.3<br>0.4<br>ARAN | 0.5<br>0.75<br>0.5<br>0.75<br>TEED | LSB<br>LSB<br>LSB<br>LSB | | INITIAL OFFSET ERROR Top of Reference Ladder Bottom of Reference Ladder Offset Drift Coefficient | 25°C<br>Full<br>25°C<br>Full<br>Full | I<br>VI<br>I<br>VI<br>V | | 5<br>4<br>20 | 12<br>12<br>8<br>8 | | 5<br>4<br>20 | 12<br>12<br>8<br>8 | | 5<br>4<br>20 | 12<br>12<br>8<br>8 | | 5<br>4<br>20 | 12<br>12<br>8<br>8 | mV<br>mV<br>mV<br>mV<br>μV/°C | | ANALOG INPUT Input Voltage Range Input Bias Current <sup>7</sup> Input Resistance Input Capacitance Full Power Bandwidth <sup>8</sup> | Full 25°C Full 25°C Full 25°C 25°C | V I VI I VI IV IV | 200<br>40<br>10 | -2.1;<br>+0.1<br>36<br>300<br>16<br>15 | 60<br>100<br>20 | 200<br>40<br>10 | -2.1;<br>+0.1<br>36<br>300<br>16<br>15 | | 200<br>40<br>10 | -2.1;<br>+0.1<br>36<br>300<br>16<br>15 | 60<br>100<br>20 | 200<br>40<br>10 | -2.1,<br>+0.1<br>36<br>300<br>16<br>15 | | V<br>μΑ<br>μΑ<br>kΩ<br>kΩ<br>pF<br>MHz | | REFERENCE INPUT Positive Reference Voltage <sup>9</sup> Negative Reference Voltage <sup>9</sup> Differential Reference Voltage Reference Ladder Resistance Ladder Temperature Coefficient Reference Ladder Current Reference Input Bandwidth | Full<br>Full<br>Full<br>Full<br>Full<br>Full<br>25°C | V<br>V<br>V<br>VI<br>V<br>VI<br>V | 30 | 0.0<br>-2.0<br>2.0<br>60<br>0.22<br>23<br>10 | 125<br>40 | 30 | 0.0<br>-2.0<br>2.0<br>60<br>0.22<br>23<br>10 | 125 | 30 | 0.0<br>-2.0<br>2.0<br>60<br>0.22<br>23<br>10 | 125<br>40 | 30 | 0.0<br>-2.0<br>2.0<br>60<br>0.22<br>23<br>10 | 125<br>40 | V<br>V<br>V<br>Ω<br>Ω/°C<br>mA<br>MHz | | DYNAMIC PERFORMANCE <sup>10</sup> Conversion Rate Aperture Delay Aperture Uncertainty (Jitter) Output Delay (t <sub>PD</sub> ) Output Hold Time (t <sub>OH</sub> ) <sup>11</sup> Transient Response <sup>12</sup> Overvoltage Recovery Time <sup>13</sup> Rise Time Fall Time Output Time Skew <sup>14</sup> | 25°C<br>25°C<br>25°C<br>25°C<br>25°C<br>25°C<br>25°C<br>25°C | I<br>IV<br>IV<br>I<br>I<br>IV<br>V<br>I<br>I<br>I<br>I | 35<br>5 | 38<br>2.4<br>25<br>13<br>8<br>6<br>8 | 5<br>50<br>15<br>20<br>9<br>14<br>7 | 35<br>5 | 38<br>2.4<br>25<br>9<br>8<br>6<br>8 | 5<br>50<br>15<br>20<br>9<br>14<br>7 | 35<br>5 | 38<br>2.4<br>25<br>9<br>8<br>6<br>8 | 5<br>50<br>15<br>20<br>9<br>14<br>7 | 35<br>5 | 38<br>2.4<br>25<br>9<br>8<br>6<br>8 | 5<br>50<br>15<br>20<br>9<br>14<br>7 | MHz ns ps ns ns ns ns ns | | NMINV and NLINV INPUTS 0.4 V Input Current 2.4 V Input Current 5.5 V Input Current | Full<br>Full<br>Full | VI<br>VI<br>VI | | | 200<br>150<br>150 | | | 200<br>150<br>150 | | | 200<br>150<br>150 | | | 200<br>150<br>150 | μΑ<br>μΑ<br>μΑ | | CONVERT INPUT Logic "1" Voltage Logic "0" Voltage Logic "1" Current Logic "0" Current Input Capacitance Convert Pulsewidth (LOW) Convert Pulsewidth (HIGH) | Full<br>Full<br>Full<br>25°C<br>25°C<br>25°C | VI<br>VI<br>VI<br>IV<br>I<br>I | 2.0<br>18<br>10 | 4 | 0.8<br>150<br>500<br>6 | 2.0<br>18<br>10 | 4 | 0.8<br>150<br>500<br>6 | 2.0<br>18<br>10 | 4 | 0.8<br>150<br>500<br>6 | 2.0<br>18<br>10 | 4 | 0.8<br>150<br>500<br>6 | V<br>V<br>μΑ<br>μΑ<br>pF<br>ns<br>ns | | D | Т | Test | | 9048JJ | | | 048KJ | | | 048SE | | 1 | 048TE | | T1 | |-------------------------------------------|------|-------|------|--------|-----|------|-------|-----|------|-------|-----|------|-------|-----|--------| | Parameter (Conditions) | Temp | Level | Min | 1 yp | Max | Min | 1 yp | Max | Min | 1 yp | Max | Min | Typ | Max | Unit | | AC LINEARITY | | | | | | | | | | | | | | | | | In-Band Harmonics | | | | | | | | | | | | | | | | | dc to 2.438 MHz <sup>15</sup> | 25°C | I | 47 | 50 | | 49 | 55 | | 47 | 50 | | 49 | 55 | | dBc | | dc to 9.35 MHz <sup>16</sup> | 25°C | V | | 48 | | | 48 | | | 48 | | | 48 | | dBc | | Signal-to-Noise Ratio (SNR) <sup>15</sup> | | | | | | | | | | | | | | | | | 1.248 MHz Input Frequency <sup>17</sup> | 25°C | I | 43.5 | 44 | | 45 | 46 | | 43.5 | 44 | | 45 | 46 | | dB | | 2.438 MHz Input Frequency <sup>17</sup> | 25°C | I | 43 | 44 | | 44 | 46 | | 43 | 44 | | 44 | 46 | | dB | | 1.248 MHz Input Frequency <sup>18</sup> | 25°C | I | 52.5 | 53 | | 54 | 55 | | 52.5 | 53 | | 54 | 55 | | dB | | 2.438 MHz Input Frequency <sup>18</sup> | 25°C | I | 52 | 53 | | 53 | 55 | | 52 | 53 | | 53 | 55 | | dB | | Signal-to-Noise Ratio (SNR) <sup>16</sup> | | | | | | | | | | | | | | | | | 1.248 MHz Input Frequency <sup>17</sup> | 25°C | I | 43.5 | 44 | | 45 | 46 | | 43.5 | 44 | | 45 | 46 | | dB | | 9.35 MHz Input Frequency <sup>17</sup> | 25°C | V | | 40.5 | | | 40.5 | | | 40.5 | | | 40.5 | | dB | | Noise Power Ratio (NPR) <sup>19</sup> | 25°C | IV | 36.5 | 39 | | 36.5 | 39 | | 36.5 | 39 | | 36.5 | 39 | | dB | | Differential Phase 20 | 25°C | IV | | | 1 | | | 1 | | | 1 | | | 1 | Degree | | Differential Gain 20 | 25°C | IV | | | 2 | | | 2 | | | 2 | | | 2 | % | | DIGITAL OUTPUTS | | | | | | | | | | | | | | | | | Logic "1" Voltage | Full | VI | 2.4 | | | 2.4 | | | 2.4 | | | 2.4 | | | V | | Logic "0" Voltage | Full | VI | | | 0.5 | | | 0.5 | | | 0.5 | | | 0.5 | V | | Short Circuit Current <sup>5</sup> | Full | VI | | | 30 | | | 30 | | | 30 | | | 30 | mA | | POWER SUPPLY | | | | | | | | | | | | | | | | | Positive Supply Current | 25°C | I | | 34 | 56 | | 34 | 56 | | 34 | 56 | | 34 | 56 | mA | | ••• | Full | VI | | | 58 | | | 58 | | | 58 | | | 58 | mA | | Negative Supply Current | 25°C | I | | 90 | 110 | | 90 | 110 | | 90 | 110 | | 90 | 110 | mA | | | Full | VI | | | 120 | | | 120 | | | 120 | | | 120 | mA | | Nominal Power Dissipation | 25°C | V | | 550 | | | 550 | | | 550 | | | 550 | | mW | | Reference Ladder Dissipation | 25°C | V | | 45 | | | 45 | | | 45 | | | 45 | | mW | #### NOTES #### **EXPLANATION OF TEST LEVELS** Test Level I - 100% production tested. Test Level II - 100% production tested at 25°C and sample tested at specific temperatures. Test Level III - Sample tested only. Test Level IV - Parameter is guaranteed by design and characterization testing. Test Level V - Parameter is a typical value only. Test Level VI - All devices are 100% production tested at 25°C. 100% production tested at temperature extremes for military temperature devices; sample tested at temperature extremes for commercial/industrial devices. REV. E -3- <sup>&</sup>lt;sup>1</sup>Maximum ratings are limiting values to be applied individually, and beyond which the serviceability of the device may be impaired. Functional operation under any of these conditions is not necessarily implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. <sup>&</sup>lt;sup>2</sup>Applied voltage must be current-limited to specified range. <sup>&</sup>lt;sup>3</sup>Forcing voltage must be limited to specified range. <sup>&</sup>lt;sup>4</sup>Current is specified as negative when flowing into the device. Output High; one pin to ground; one second duration. <sup>&</sup>lt;sup>6</sup>Typical thermal impedances (no air flow) are as follows: Ceramic DIP: $\theta_{JA} = 49^{\circ}\text{C/W}$ ; $\theta_{JC} = 15^{\circ}\text{C/W}$ , LCC: $\theta_{IA} = 69^{\circ}\text{C/W}$ ; $\theta_{IC} = 21^{\circ}\text{C/W}$ , JLCC: $\theta_{IA} = 59^{\circ}\text{C/W}$ ; $\theta_{IC} = 19^{\circ}\text{C/W}$ . To calculate junction temperature (T<sub>I</sub>), use power dissipation (PD) and thermal impedance: $T_J = PD (\theta_{JA}) + T_{AMBIENT} = PD (\theta_{JC}) = + T_{CASE}$ . Measured with $V_{IN} = 0$ V and CONVERT low (sampling mode). <sup>&</sup>lt;sup>8</sup>Determined by beat frequency testing for no missing codes. $<sup>{}^9</sup>V_{RT} \ge V_{RB}$ under all circumstances. $<sup>^{10}</sup>$ Outputs terminated with 40 pF and eight 10 $\Omega$ pull-up resistors. <sup>&</sup>lt;sup>11</sup>Interval from 50% point of leading edge CONVERT pulse to change in <sup>&</sup>lt;sup>12</sup>For full-scale step input, 8-bit accuracy attained in specified time. <sup>&</sup>lt;sup>13</sup>Recovers to 8-bit accuracy in specified time after –3 V input overvoltage. <sup>&</sup>lt;sup>14</sup>Output time skew includes high-to-low and low-to-high transitions as well as bit-to-bit time skew differences. <sup>&</sup>lt;sup>15</sup>Measured at 20 MHz encode rate with analog input 1 dB below full scale. <sup>&</sup>lt;sup>16</sup>Measured at 35 MHz encode rate with analog input 1 dB below full scale. <sup>&</sup>lt;sup>17</sup>RMS signal to rms noise. <sup>&</sup>lt;sup>18</sup>Peak signal to rms noise. <sup>&</sup>lt;sup>19</sup>DC to 8 MHz noise bandwidth with 1.248 MHz slot; four sigma loading; 20 MHz encode. $<sup>^{20}\</sup>text{Clock}$ frequency = $4\times\text{NTSC}$ = 14.32 MHz. Measured with 40-IRE modulated ramp. Specifications subject to change without notice. ### AD9048 #### **ORDERING GUIDE** | Model | Linearity | Temperature | Package<br>Option <sup>1</sup> | |----------------|-----------|-----------------|--------------------------------| | AD9048JJ | 0.75 LSB | 0°C to 70°C | J-28A | | AD9048KJ | 0.5 LSB | 0°C to 70°C | J-28A | | AD9048JQ | 0.75 LSB | 0°C to 70°C | D-28 | | AD9048KQ | 0.5 LSB | 0°C to 70°C | D-28 | | $AD9048SE^{2}$ | 0.75 LSB | −55°C to +125°C | E-28A | | $AD9048TE^2$ | 0.5 LSB | −55°C to +125°C | E-28A | | $AD9048SQ^2$ | 0.75 LSB | −55°C to +125°C | D-28 | | $AD9048TQ^2$ | 0.5 LSB | −55°C to +125°C | D-28 | #### NOTES <sup>1</sup>E = Leadless Ceramic Chip Carrier; J = J-Leaded Ceramic; D = Cerdip. <sup>2</sup>For temperature designation only. MIL-STD-883 and Standard Military Drawing available. #### **MECHANICALINFORMATION** | Die Dimensions | $140 \times 137 \times 21 \ (\pm 2) $ mils | |---------------------|--------------------------------------------| | Pad Dimensions | $\dots \dots 4 \times 4$ mils | | Metalization | | | Backing | None | | Substrate Potential | V <sub>EE</sub> | | Passivation | Nitride | | Die Attach | Gold Eutectic | | Bond Wire 1 mil | Gold; Gold Ball Bonding | Figure 1. Bonding Diagram #### PIN CONFIGURATIONS #### DIP (D Package) #### LCC (E Package) #### J-Leaded Ceramic (J Package) #### CAUTION. ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD9048 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. #### **PINFUNCTIONDESCRIPTIONS** | Pin | Description | Pin | Description | | | | |----------|---------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--| | D1-D8 | Eight digital outputs. D1 (MSB) is the most significant bit of the digital output word; | $R_{\rm B}$ | Most negative reference voltage for internal reference ladder. | | | | | | D8 (LSB) is the least significant bit. | $R_{\mathrm{M}}$ | Midpoint tap on internal reference ladder. | | | | | AGND | One of two analog ground returns. Both grounds should be connected together and to low impedance ground plane near the AD9048. | $R_{T}$ | Most positive reference voltage for internal reference ladder. | | | | | DCND | | $V_{\rm IN}$ | Analog input signal pin. | | | | | DGND | One of two digital ground returns. Both grounds should be connected together and to low impedance ground plane near the AD9048. | NMINV | "Not Most Significant Bit Invert." In norm operation, this pin floats high; logic LOW | | | | | $V_{CC}$ | Positive supply terminals; nominally +5.0 V. | | NMINV inverts most significant bit of digita output word [D1 (MSB)]. | | | | | $V_{EE}$ | Negative supply terminals; nominally -5.2 V. | NLINV | "Not Least Significant Bit Invert." In normal | | | | | CONVERT | Input for conversion signal; sample of analog input signal taken on rising edge of this pulse. | | operation, this pin floats high; logic LOW at NLINV inverts the seven least significant bits of the digital output word. | | | | Figure 2. Burn-In Diagram REV. E -5- #### AD9048 #### THEORY OF OPERATION Refer to the Functional Block Diagram of the AD9048. The AD9048 comprises three functional sections: a comparator array, encoding logic and output latches. Within the array, the analog input signal to be digitized is compared with 255 reference voltages. The outputs of all comparators whose references are below the input signal level will be high; outputs whose references are above that level will be low. The n-of-255 code that results from this comparison is applied to the encoding logic where it is converted into binary coding. When it is inverted with dc signals applied to the NLINV and/or NMINV pins, it becomes two's complement. After encoding, the signal is applied to the output latch circuits where it is held constant between updates controlled by the application of CONVERT pulses. The AD9048 uses strobed latching comparators in which comparator outputs are either high or low, as dictated by the analog input level. Data appearing at the output pins have a pipeline delay of one encode cycle. Input signal levels between the references applied to $R_T$ (Pin 18) and $R_B$ (Pin 26) will appear at the output as binary numbers between 0 and 255, inclusive. Signals outside that range will show up as either full-scale positive or full-scale negative outputs. No damage will occur to the AD9048 as long as the input is within the voltage range of $V_{EE}$ to +0.5 V. The significantly reduced input capacitance of the AD9048 lowers the drive requirements of the input buffer/amplifier and also induces much smaller phase shift in the analog input signal. Applications that depend on controlled phase shift at the converter input can benefit from using the AD9048 because of its inherently lower phase shift. The CONVERT, analog input and digital output circuits are shown in Figure 3. Figure 3. Input/Output Circuits System timing, which provides details on delays through the AD9048 as well as the relationships of various timing events, is shown in Figure 4. Figure 4. Timing Diagram Dynamic performance of the AD9048, i.e., typical signal-tonoise ratio, is illustrated in Figures 3 and 4. Figure 5. Dynamic Performance (20 MHz Encode Rate) Figure 6. Dynamic Performance (35 MHz Encode Rate) –6– REV. E #### LAYOUT SUGGESTIONS Designs that use the AD9048 or any other high speed device must follow some basic layout rules to ensure optimum performance. The first requirement is to have a large, low impedance ground plane under and around the converter. If the system uses separate analog and digital grounds, both should be solidly connected together, and to the ground plane, as closely to the AD9048 as practical to avoid ground loop currents. Ceramic 0.1 $\mu$ F decoupling capacitors should be placed as closely as possible to the supply pins of the AD9048. For decoupling low frequency signals, use 10 $\mu$ F tantalum capacitors, also connected as closely as practical to voltage supply pins. Within the AD9048, reference currents may vary because of coupling between the clock and input signals. As a result, it is important that the ends of the reference ladder, $R_T$ (Pin 18) and $R_B$ (Pin 28), be connected to low impedances (as measured from ground). If the AD9048 is being used in a circuit in which the reference is not varied, a bypass capacitor to ground is strongly recommended. In applications that use varying references, they must be driven from a low impedance source. Figure 7. Typical Connections Table I. Truth Table | Step Range | | | Bin | ary | Offset Two's<br>Complement | | | |------------|----------------|---------------|-----------|----------|----------------------------|----------|--| | | | True | | True | Inverted | | | | | -2.000 V FS | -2.0480 V FS | NMINV = 1 | 0 | 0 | 1 | | | | 7.8431 mV Step | 8.000 mV Step | NLINV = 1 | 0 | 1 | 0 | | | 000 | 0.0000 V | 0.0000 V | 00000000 | 11111111 | 10000000 | 01111111 | | | 001 | -0.0078 V | -0.0080 V | 00000001 | 11111110 | 10000001 | 01111110 | | | | • | • | • | • | • | • | | | | • | • | • | • | • | • | | | | • | • | • | • | • | • | | | 127 | -0.9961 V | -1.0160 V | 01111111 | 10000000 | 11111111 | 00000000 | | | 28 | -1.0039 V | -1.0240 V | 10000000 | 01111111 | 00000000 | 11111111 | | | 129 | -1.0118 V | -1.0320 V | 10000001 | 01111110 | 0000001 | 11111110 | | | | • | • | • | • | • | • | | | | • | • | • | • | • | • | | | ı | • | • | • | • | • | • | | | 254 | -1.9921 V | -2.0320 V | 11111110 | 00000001 | 01111110 | 10000001 | | | 255 | -2.0000 V | -2.0400 V | 11111111 | 00000000 | 01111111 | 10000000 | | REV. E -7- #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). #### 28-Lead J-Lead Package ## **Revision History** | Location P | age | |--------------------------------------------------|-----| | 09/01—Data Sheet changed from REV. D to REV. E. | | | Change in ABSOLUTE MAXIMUM RATINGS | 2 | | 05/01—Data Sheet changed from REV. C to REV. D. | | | Change in ORDERING GUIDE and PIN DESIGNATIONS | 4 | | Edits to 28-Lead Ceramic Side-Brazed DIP Package | 8 | -8- REV. E