# High Efficiency Synchronous Step-Down Switching Regulators 

## ADP1148, ADP1148-3.3, ADP1148-5

FEATURES
Operation From 3.5 V to 18 V Input Voltage
Ultrahigh Efficiency >95\%
Low Shutdown Current
Current Mode Operation for Excellent Line and Load Transient Response
High Efficiency Maintained Over Wide Current Range
Logic Controlled Micropower Shutdown
Short Circuit Protection
Very Low Dropout Operation
Synchronous FET Switching for High Efficiency
Adaptive Nonoverlap Gate Drives
APPLICATIONS
Notebook and Palmtop Computers
Portable Instruments
Battery Operated Digital Devices
Industrial Power Distribution
Avionics Systems
Telecom Power Supplies
GPS Systems
Cellular Telephones

## GENERAL DESCRIPTION

The AD P1148 is part of a family of synchronous step-down switching regulator controllers featuring automatic sleep mode to maintain high efficiencies at low output currents. These devices drive external complementary power M OSFET s at switching frequencies up to 250 kHz using a constant off-time current-mode architecture.

FUNCTIONAL BLOCK DIAGRAM


The constant off-time architecture maintains constant ripple current in the inductor, easing the design of wide input range converters. Current-mode operation provides excellent line and load transient response. The operating current level is user programmable via an external current sense resistor.
The AD P1148 incorporates automatic Power Saving Sleep M ode operation when load currents drop below the level required for continuous operation. In sleep mode, standby power is reduced to only about 2 mW at $\mathrm{V}_{\mathrm{IN}}=10 \mathrm{~V}$. In shutdown, both M OSFET s are turned off.

## TYPICAL APPLICATIONS



Figure 1. High Efficiency Step-Down Converter


Figure 2. ADP1148-5 Typical Efficiency

REV. A

[^0]One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700

World Wide Web Site: http://www.analog.com Fax: 781/326-8703
© Analog Devices, Inc., 1997

## ADP1148, ADP1148-3.3, ADP1148-5- SPECIFICATIONS

ELECTRICAL CHARACTERIST|CS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C},{ }^{1} \mathrm{~V}_{\mathrm{IN}}=10 \mathrm{~V}, \mathrm{~V}_{\text {SHutdown }}=0 \mathrm{~V}\right.$, unless otherwise noted. See Figure 17.)

| Parameter | Symbol | Conditions ${ }^{2}$ | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FEEDBACK VOLTAGE ADP1148 Only | $\mathrm{V}_{10}$ | $\mathrm{V}_{\text {IN }}=9 \mathrm{~V}$ | 1.21 | 1.25 | 1.29 | V |
| FEEDBACK CURRENT ADP1148 Only | $\mathrm{I}_{10}$ |  |  | 0.2 | 1.0 | $\mu \mathrm{A}$ |
| ```REGULATED OUTPUT VOLTAGE ADP1148-3.3 ADP1148-5``` | V OUT | $\begin{aligned} & \mathrm{V}_{\text {IN }}=9 \mathrm{~V} \\ & \mathrm{I}_{\text {LOAD }}=700 \mathrm{~mA} \\ & \mathrm{I}_{\text {LOAD }}=700 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 3.23 \\ & 4.9 \end{aligned}$ | $\begin{aligned} & 3.33 \\ & 5.05 \end{aligned}$ | $\begin{aligned} & 3.43 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| OUTPUT VOLTAGE LINE REGULATION | $\mathrm{dV}_{\text {OUT }}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{~V}_{\text {IN }}=7 \mathrm{~V} \text { to } 12 \mathrm{~V}, \\ & \mathrm{I}_{\text {LOAD }}=50 \mathrm{~mA} \end{aligned}$ | -40 |  | +40 | mV |
| ```OUTPUT VOLTAGE LOAD REGULATION AD P1148-3.3 ADP1148-5``` | $\mathrm{dV}_{\text {OUT }}$ | $\begin{aligned} & 5 \mathrm{~mA}<I_{\text {LOAD }}<2 \mathrm{~A} \\ & 5 \mathrm{~mA}<I_{\text {LOAD }}<2 \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 40 \\ & 60 \end{aligned}$ | $\begin{aligned} & 65 \\ & 100 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| SLEEP M ODE OUTPUT RIPPLE | $\mathrm{dV}_{\text {OUT }}$ | $\mathrm{I}_{\text {LOAD }}=0 \mathrm{~A}$ |  | 50 |  | mV p-p |
| INPUT DC SUPPLY CURRENT ${ }^{3}$ <br> Normal M ode <br> Sleep M ode (AD P1148-3.3) <br> Sleep M ode (AD P1148-5) <br> Shutdown | $\mathrm{I}_{\mathrm{Q}}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\text {IN }}=4 \mathrm{~V}<\mathrm{V}_{\text {IN }}<18 \mathrm{~V} \\ & \mathrm{~V}_{\text {IN }}=4 \mathrm{~V}<\mathrm{V}_{\text {IN }}<18 \mathrm{~V} \\ & \mathrm{~V}_{\text {IN }}=4 \mathrm{~V}<\mathrm{V}_{\text {IN }}<18 \mathrm{~V} \\ & \mathrm{~V}_{\text {SHUTDOWN }}=2.1 \mathrm{~V}, \\ & 4 \mathrm{~V}<\mathrm{V}_{\text {IN }}<15 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.6 \\ & 160 \\ & 160 \\ & 10 \end{aligned}$ | $\begin{aligned} & 2.3 \\ & 250 \\ & 250 \\ & 20 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| CURRENT SENSE THRESHOLD VOLTAGE ${ }^{4}$ <br> ADP1148 Only <br> ADP1148-3.3 <br> AD P1148-5 | $\mathrm{V}_{8}-\mathrm{V}_{7}$ | $\begin{aligned} & \mathrm{V}_{9}=\mathrm{V}_{\text {OUT }} / 4+25 \mathrm{mV} \text { (Forced), } \\ & \mathrm{V}_{7}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{9}=\mathrm{V}_{\text {OUT }} / 4 \mathrm{mV}-25 \mathrm{mV} \text { (F orced), } \\ & \mathrm{V}_{7}=5 \mathrm{~V} \\ & \mathrm{~V}_{7}=\mathrm{V}_{\text {OUT }}+100 \mathrm{mV} \text { (Forced) } \\ & \mathrm{V}_{7}=\mathrm{V}_{\text {OUT }}-100 \mathrm{mV} \text { (F orced) } \\ & \mathrm{V}_{7}=\mathrm{V}_{\text {OUT }}+100 \mathrm{mV} \text { (Forced } \\ & \mathrm{V}_{7}=\mathrm{V}_{\text {OUT }}-100 \mathrm{mV} \text { (Forced) } \end{aligned}$ | $\begin{aligned} & 130 \\ & 130 \\ & 130 \end{aligned}$ | $\begin{aligned} & 25 \\ & \\ & 150 \\ & 25 \\ & 150 \\ & 25 \\ & 150 \end{aligned}$ | 170 <br> 170 <br> 170 | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| SHUTDOWN PIN THRESHOLD ADP1148-3.3, AD P1148-5 | $\mathrm{V}_{10}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 0.6 | 0.8 | 2.0 | V |
| SHUTDOWN PIN INPUT CURRENT | $\mathrm{I}_{10}$ | $0 \mathrm{~V}<\mathrm{V}_{\text {SHUTDOWN }}<8 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=18 \mathrm{~V}$ |  | 1.2 | 5 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {T }}$ PIN DISCHARGE CURRENT | $\mathrm{I}_{4}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{~V}_{\text {OUT }} \text { in Regulation, } \\ & \mathrm{V}_{7}=\mathrm{V}_{\text {OUT }}, \\ & \mathrm{V}_{\text {OUT }}=0 \mathrm{~V} \\ & \hline \end{aligned}$ | 50 | $\begin{aligned} & 65 \\ & 2 \end{aligned}$ | $\begin{aligned} & 90 \\ & 10 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| OFF-TIME | $\mathrm{t}_{\text {OFF }}$ | $\mathrm{C}_{\mathrm{T}}=390 \mathrm{pF}, \mathrm{I}_{\text {LOAD }}=700 \mathrm{~mA}$ | 4 | 5 | 6 | $\mu \mathrm{S}$ |
| DRIVER OUTPUT TRANSITION TIMES | $t_{R}, t_{F}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=3000 \mathrm{pF}(\text { Pins 1, 14) } \\ & \mathrm{V}_{\mathrm{IN}}=6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ |  | 100 | 200 | ns |

## NOTES

${ }^{1}$ All limits at temperature extremes are guaranteed via correlation using standard Quality C ontrol methods. Specifications subject to change without notice.
${ }^{2} T_{J}$ is calculated from the ambient temperature $T_{A}$ and power dissipation $P_{D}$ according to the following formulas:
ADP1148AR, ADP1148AR-3.3, ADP1148AR-5: $T_{J}=T_{A}+\left(P_{D} \times 110^{\circ} \mathrm{C} / \mathrm{W}\right)$
ADP1148AN, ADP1148AN-3.3, ADP1148AN -5: $T_{\mu}=T_{A}+\left(P_{D} \times 70^{\circ} \mathrm{C} / \mathrm{W}\right)$
${ }^{3}$ D ynamic supply current is higher due to the gate charge being delivered at the switching frequency. The allowable operating frequency may be limited by power dissipation at high input voltages.
${ }^{4}$ The ADP1148 version is tested with external feedback resistors, setting the nominal output voltage to 3.3 V .
Specifications subject to change without notice.

ELECTRICAL CHARACTERIST|CS $\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C},{ }^{1} \mathrm{~V}_{\mathrm{IN}}=10 \mathrm{~V}, \mathrm{~V}_{\text {SHUToown }}=0 \mathrm{~V}\right.$, unless otherwise noted. See Figure 17.)

| Parameter | Symbol | Conditions ${ }^{2}$ | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FEEDBACK VOLTAGE ADP1148 Only | $\mathrm{V}_{10}$ | $\mathrm{V}_{\text {IN }}=9 \mathrm{~V}$ | 1.20 | 1.25 | 1.30 | V |
| ```REGULATED OUTPUT VOLTAGE ADP1148-3.3 ADP1148-5``` | V out | $\begin{aligned} & \mathrm{V}_{\text {IN }}=9 \mathrm{~V} \\ & \mathrm{I}_{\text {LOAD }}=700 \mathrm{~mA} \\ & \mathrm{I}_{\text {LOAD }}=700 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 3.17 \\ & 4.85 \end{aligned}$ | $\begin{aligned} & 3.33 \\ & 5.05 \end{aligned}$ | $\begin{aligned} & 3.4 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| INPUT DC SUPPLY CURRENT ${ }^{3}$ <br> N ormal M ode <br> Sleep M ode (ADP 1148-3) <br> Sleep M ode (AD P1148-5) <br> Shutdown | $\mathrm{I}_{\mathrm{Q}}$ | $\begin{aligned} & V_{\text {IN }}=4 \mathrm{~V}<\mathrm{V}_{\text {IN }}<18 \mathrm{~V} \\ & \mathrm{~V}_{\text {IN }}=4 \mathrm{~V}<\mathrm{V}_{\text {IN }}<18 \mathrm{~V} \\ & \mathrm{~V}_{\text {IN }}=6 \mathrm{~V}<\mathrm{V}_{\text {IN }}<18 \mathrm{~V} \\ & \mathrm{~V}_{\text {SHUTDOWN }}=2.1 \mathrm{~V}, \\ & 4 \mathrm{~V}<\mathrm{V}_{\text {IN }}<12 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 1.6 \\ & 160 \\ & 160 \\ & 10 \end{aligned}$ | $\begin{aligned} & 2.6 \\ & 280 \\ & 280 \\ & 24 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| CURRENT SENSE THRESHOLD VOLTAGE ${ }^{4}$ ADP1148 Only <br> AD P1148-3.3 <br> AD P1148-5.0 | $\mathrm{V}_{8}-\mathrm{V}_{7}$ | $\begin{aligned} & \mathrm{V}_{9}=\mathrm{V}_{\text {OUT }} / 4+25 \mathrm{mV} \text { (Forced) } \\ & \mathrm{V}_{7}=5 \mathrm{~V} \\ & \mathrm{~V}_{9}=\mathrm{V}_{\text {OUT }} / 4-25 \mathrm{mV} \text { (F orced) } \\ & \mathrm{V}_{7}=5 \mathrm{~V} \\ & \mathrm{~V}_{7}=\mathrm{V}_{\text {out }}+100 \mathrm{mV} \text { (Forced) } \\ & \mathrm{V}_{7}=\mathrm{V}_{\text {out }}-100 \mathrm{mV} \text { (Forced) } \\ & \mathrm{V}_{7}=\mathrm{V}_{\text {out }}+100 \mathrm{mV} \text { (Forced) } \\ & \mathrm{V}_{7}=\mathrm{V}_{\text {OUT }}-100 \mathrm{mV} \text { (Forced) } \end{aligned}$ | $\begin{aligned} & 115 \\ & 115 \\ & 115 \end{aligned}$ | $\begin{aligned} & 0 \\ & 150 \\ & 0 \\ & 150 \\ & 0 \\ & 150 \end{aligned}$ | $175$ <br> 175 <br> 175 | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| SHUTDOWN PIN THRESHOLD ADP1148-3.3, ADP1148-5 | $\mathrm{V}_{10}$ |  | 0.55 | 0.8 | 2 | V |
| OFF-TIME | $\mathrm{t}_{\text {OFF }}$ | $\mathrm{C}_{\mathrm{T}}=390 \mathrm{pF}, \mathrm{I}_{\text {LOAD }}=700 \mathrm{~mA}$ | 4 | 5 | 6.2 | $\mu \mathrm{S}$ |

NOTES
${ }^{1}$ All limits at temperature extremes are guaranteed via correlation using standard Quality C ontrol method.
${ }^{2} T_{J}$, is calculated from the ambient temperature $T_{A}$ and power dissipation $P_{D}$ according to the following formulas:
ADP1148AR, ADP1148AR-3, ADP1148AR-5: $T_{J}=T_{A}+\left(P_{D} \times 110^{\circ} \mathrm{C} / \mathrm{W}\right)$
ADP1148AN, ADP1148AN-3, ADP1148AN-5: $T_{J}=T_{A}+\left(P_{D} \times 70^{\circ} \mathrm{C} / \mathrm{W}\right)$
${ }^{3} \mathrm{D}$ ynamic supply current is higher due to the gate charge being delivered at the switching frequency. The allowable operating frequency may be limited by power dissipation at high input voltages.
${ }^{4}$ T he ADP1148 version is tested with external feedback resistors setting the nominal output voltage to 3.3 V .
Specifications subject to change without notice.

## ABSOLUTE MAXIMUM RATINGS

Input Supply Voltage (Pin 3) . . . . . . . . . . . . . -0.3 V to +20 V C ontinuous Output Currents (Pins 1, 14) . . . . . . . . . . 50 mA Sense Voltages (Pins 7, 8) . . . . . . . . . . . . . . . . -0.3 V to $\mathrm{V}_{\mathrm{Cc}}$ Operating Temperature Range . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ Extended Commercial Temperature Range .. $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Junction T emperature . . . . . . . . . . . . . . . . . . . . . . . . . $150^{\circ} \mathrm{C}$ Storage Temperature Range . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ) . . . . . . . . . . . . $300^{\circ} \mathrm{C}$

ORDERING GUIDE

| Model | Output <br> Voltage | Package <br> Description | Package <br> Option |
| :--- | :--- | :--- | :--- |
| AD P1148AN | ADJ | Plastic DIP | N-14 |
| AD P1148AR | ADJ | Small Outline Package | SO-14 |
| AD P1148AN-3.3 | 3.3 V | Plastic DIP | $\mathrm{N}-14$ |
| AD P1148AR-3.3 | 3.3 V | Small Outline Package | SO-14 |
| AD P1148AN-5 | 5 V | Plastic DIP | $\mathrm{N}-14$ |
| AD P1148AR-5 | 5 V | Small Outline Package | SO-14 |

## ADP1148, ADP1148-3.3, ADP1148-5

PIN FUNCTION DESCRIPTIONS

| Pin \# | Mnemonic | Function |
| :---: | :---: | :---: |
| 1 | P-Channel Drive | High Current Gate D rive for T op P-C hannel M OSFET. The voltage swing at Pin 4 is from $\mathrm{V}_{\text {IN }}$ to ground. |
| 2 | NC | N o Connection. |
| 3 | $\mathrm{V}_{\text {IN }}$ | Input Voltage. |
| 4 | $\mathrm{C}_{\text {T }}$ | External Capacitor $C_{T}$ from Pin 4 to $G$ round Sets the $O$ perating $F$ requency. $T$ he frequency is also dependent on the ratio $\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}$. |
| 5 | Int $\mathrm{V}_{\text {cc }}$ | Internal Supply Voltage, Nominally 3.3 V. M ust be decoupled to signal ground. Do not externally load this pin. |
| 6 | $\mathrm{I}_{\text {TH }}$ | Error Amplifier D ecoupling Point. T he current comparator threshold increases with the Pin 7 voltage. |
| 7 | Sense- | C onnects to internal resistive divider that sets the output voltage in AD P1148-3.3 and AD P1148-5 versions. Pin 7 is also the (-) input for the current comparator. |
| 8 | Sense+ | The (+) Input for the Current Comparator. A built-in offset between Pins 7 and 8 , in conjunction with $\mathrm{R}_{\text {SENSE }}$, sets the current trip threshold. |
| 9 | $V_{\text {FB }}$ | For the AD P1148 adjustable version, Pin 9 serves as the feedback pin from an external resistive divider used to set the output voltage. On AD P1148-3.3 and ADP1148-5 versions, this pin is not used. |
| 10 | Shutdown | Taking Pin 10 of the AD P1148, AD P1148-3.3 or AD P1148-5 high holds both M OSFET s off. M ust be at ground potential for normal operation. |
| 11 | Signal GND | Small Signal Ground. M ust be routed separately from other grounds to the (-) terminal of Cout . |
| 12 | Power GND | D river Power Ground. C onnects to source of N -channel M OSFET and the (-) terminal of $\mathrm{C}_{1 N}$. |
| 13 | NC | No Connection. |
| 14 | N -C hannel D rive | High C urrent Drive for bottom $N$-channel M OSFET. The voltage swing at Pin 13 is from ground to $V_{\text {IN }}$. |

## PIN CONFIGURATIONS

## 14-Lead Plastic DIP

14-Lead Plastic SO


## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD P1148, AD P1148-3.3, AD P1148-5 feature proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## Typical Performance Characteristics- ADP1148, ADP1148-3.3, ADP1148-5



Figure 3. Selecting $R_{\text {SENSE }}$ vs. Maximum Output Current


Figure 6. Typical Efficiency Losses


Figure 9. Load Regulation


Figure 4. Operating Frequency vs. Timing Capacitor Value


Figure 7. Efficiency vs. Input Voltage


Figure 10. DC Supply Current


Figure 5. Selecting Minimum Output Capacitor vs. ( $V_{I N}-V_{\text {OUT }}$ ) and Inductor


Figure 8. ADP1148-5 Output Voltage Change vs. Input Voltage


Figure 11. Supply Current in Shutdown

## ADP1148, ADP1148-3.3, ADP1148-5- Typical Performance Characteristics



Figure 12. Operating Frequency vs. ( $V_{\text {IN }}-V_{\text {OUT }}$ )


Figure 15. Current Sense Threshold Voltage


Figure 13. Gate Charge Supply Current


Figure 14. Off Time vs. Vout

## ADP1148, ADP1148-3.3, ADP1148-5

## APPLICATIONS

T he AD P1148 uses a current-mode, constant off-time structure to switch a pair of external complementary N - and P -channel M OSFET $s$. The operating frequency of the device is determined by the value of the external capacitor connected to the $C_{T}$ pin.
The output voltage is sensed by an internal voltage divider which is connected to the Sense(-) pin (AD P1148-3.3 and AD 1148-5) or an external voltage divider returned to $\mathrm{V}_{\mathrm{FB}}$ (ADP1148). A voltage comparator V , and a gain block $G$ compare the values of the divided output voltage with a reference voltage of 1.25 V .
T o maximize the efficiency, the ADP1148 automatically switches between two operational modes, power-saving and continuous. The Flip-Flop 1 is the main control element when the device is in its power-saving mode while the gain block is the main control when the output voltage moves to continuous mode. D uring the continuous mode of the PM OS switch on-cycle, the current comparator C , monitors the voltage between Sense(-) and Sense( + ). When the voltage level reaches the threshold level, the $P$ drive output is switched to $\mathrm{V}_{\mathrm{IN}}$ which turns off the P -channel $M$ OSFET. The timing capacitor $C_{T}$ is now able to discharge at a rate determined by the off-time controller. The discharge current is made to be proportional to the value of the output voltage (measured at the Sense(-) pin) to model the inductor current which decays at a rate which is proportional to the output voltage. While the timing capacitor is discharging, the N drive output goes to $\mathrm{V}_{I N}$, turning on the N -channel M OSFET. When the voltage level on the timing capacitor has discharged to the threshold voltage level $\mathrm{V}_{\mathrm{TH}}$, comparator T switches setting Flip-Flop 1. This forces the $N$ drive to go off and the P drive output low and subsequently turns the P-channel M OSF ET on. The sequence is then repeated. As load current increases, the output voltage starts to reduce. This results in the output of the gain circuit increasing the level of the current comparator threshold, thus tracking the load current.
At very low load currents the power-saving sequence will be interrupted by the Set of Flip-F lop 2, by voltage comparator B, which also monitors the voltage across R $_{\text {SENSE }}$. When the load current decreases to half the designed inductor ripple current, the voltage across $\mathrm{R}_{\text {SENSE }}$ will reverse polarity. When this happens, comparator B will set the Q-bar output of Flip-Flop 2, which will go to logic zero state and interrupt the cycle-by-cycle operation and inhibit the output FET-driver. The output of the power supply storage capacitor will slowly be drained by the load and the output voltage starts decreasing. W hen this decreased voltage exceeds the $\mathrm{V}_{\text {OS }}$ of comparator V , this in turn will reset Flip-Flop 2, and normal cycle-by-cycle operation will resume. If the load is very small, it will take a long time for FlipFlop 2 to reset, and during that time the oscillator capacitor may discharge below $\mathrm{V}_{\mathrm{TH} 2}$. At the point at which the timing capacitor discharges below $\mathrm{V}_{\mathrm{TH} 2}$, comparator $S$ trips causing the internal sleep-bar to go low. The circuit is now in sleep mode and the N -channel Power M OSFET remains turned off. While the circuit remains in this mode, a significant amount of the circuit of the IC is turned off dropping the ground current from approximately 1.6 mA to a level of $160 \mu \mathrm{~A}$. In this state the load current is supplied by the output capacitor. T he sleep mode is also terminated by the reset of Flip-Flop 2.
*C omponent, voltage, current, etc., values are in SI-units (international standard) unless otherwise indicated.

To prevent both the external M OSFET s from ever being turned on simultaneously, feedback is incorporated to sense the state of the driver output pins.
Before the N drive output can go high, the P drive output must also be high. Likewise, the $P$ drive output is unable to go low while the N drive output is high. By utilizing a constant off-time structure, the device operation is a function of the input voltage. To limit the effect of frequency variation as the device approaches dropout, the controller begins to increase the discharge current as $\mathrm{V}_{\text {IN }}$ drops below $\mathrm{V}_{\text {OUt }}+1.5 \mathrm{~V}$. While the device is in dropout, the P-channel M OSF ET is on constantly.

## $\mathbf{R}_{\text {Sense }}$ Selection For Output Current

The choice of $\mathrm{R}_{\text {SENSE }}$ is based on the required output current. The ADP1148 current comparator has a threshold range which extends from 0 mV to a maximum of $150 \mathrm{mV} / \mathrm{R}_{\text {SENSE }}$. The current comparator threshold sets the peak of the inductor current, yielding a maximum output current $I_{\text {MAX }}$ equal to the peak value less half the peak-to- peak ripple current. T he AD P1148 operates effectively with values of $R_{\text {SENSE }}$ from $20 \mathrm{~m} \Omega$ to $200 \mathrm{~m} \Omega$. A graph for selecting $\mathrm{R}_{\text {SEN SE }}$ versus maximum output current is given in Figure 3 . Solving for $\mathrm{R}_{\text {SENSE }}$ and allowing a margin for variations in the AD P1148 and external component values yields:

$$
R_{\text {SENSE }}=100 \mathrm{mV} / /_{\text {M AX }}
$$

The peak short circuit current, ( $\left.I_{S C(P K)}\right)$ tracks $I_{\text {MAX }}$. Once $\mathrm{R}_{\text {SENSE }}$ has been chosen, $\mathrm{I}_{\text {SC (PK) }}$ can be predicted from the following equation:

$$
I_{\mathrm{SC}(\mathrm{PK})}=150 \mathrm{mV} / \mathrm{R}_{\mathrm{SENSE}}
$$

The load current, below which power-saving mode commences (I IPOWER-SAVING) is determined by the offset in comparator B and the value of the inductor chosen. Comparator $B$ is designed to have approximately 5 mV offset. This offset and the inductor can now be used to predict the power saving mode current as follows:

$$
I_{\text {POWER-SAVING }} \sim 5 \mathrm{mV} / \mathrm{R}_{\text {SENSE }}+\mathrm{V}_{0} \times \mathrm{t}_{\text {OFF }} / 2 \mathrm{~L}
$$

The ADP1148 automatically extends $\mathrm{t}_{\mathrm{ofF}}$ during a short circuit to provide adequate time for the inductor current to decay between switch cycles. The resulting ripple current causes the average short circuit current, $\mathrm{I}_{\mathrm{SC}(\mathrm{AVG})}$, to be lowered to approximately $\mathrm{I}_{\mathrm{MAX}}$.

## $\mathbf{L}$ and $\mathbf{C}_{\mathbf{T}}$ Selection for Operating Frequency

The ADP1148 uses a constant off-time architecture with $t_{0 F F}$ determined by an external timing capacitor $\mathrm{C}_{\mathrm{T}}$. Each time the P-channel M OSF ET switch turns on, the voltage on $C_{T}$ is reset to approximately 3.3 V . D uring the off time, $\mathrm{C}_{\mathrm{T}}$ is discharged by a current which is proportional to $\mathrm{V}_{\text {OUT }}$. The voltage on $\mathrm{C}_{\mathrm{T}}$ is analogous to the current in inductor $L$, which likewise decays at a rate proportional to $\mathrm{V}_{\text {out }}$. Therefore, the inductor value must track the timing capacitor value.
The value of $C_{T}$ is calculated from the preferred continuous mode operating frequency:

$$
C_{T}=1 / 2.6 \times 10^{4} \times f
$$

Assumes $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {OUT }}$ (Figure 1 circuit).
A graph for selecting $C_{T}$ versus frequency including the effects of input voltage is given in Figure 5.

## ADP1148, ADP1148-3.3, ADP1148-5

As the operating frequency is increased, the gate charge losses will cause reduced efficiency (see Efficiency section). The full formula for operating frequency is given by:

$$
f=\left(1-V_{\text {OUT }} / V_{\text {IN }}\right) / t_{\text {OFF }}
$$

where $\mathrm{t}_{\text {OFF }}=1.3 \times 10^{4} \times \mathrm{C}_{\mathrm{T}} \times \mathrm{V}_{\text {REG }} / \mathrm{V}_{\text {OUT }}$.
$\mathrm{V}_{\text {REG }}$ is the desired output voltage (i.e., 5 V or 3.3 V ), $\mathrm{V}_{\text {OUT }}$ is the measured output voltage. Thus, $\mathrm{V}_{\mathrm{REG}} \mathrm{N}_{\text {OUT }}=1$ in regulation.
$N$ ote that as $\mathrm{V}_{\text {IN }}$ reduces, the frequency also decreases. W hen the input to output voltage differential drops below 1.5 V , the AD P1148 reduces $t_{\text {off }}$ by increasing the discharge current in $C_{T}$. This prevents audible operation before the device goes into dropout.
Once the frequency has been set by $C_{T}$, the inductor $L$ must be chosen to provide no more than $25 \mathrm{mV} / \mathrm{R}_{\text {SENSE }}$ of peak-to-peak inductor ripple current. $T$ his is set by the equation:

$$
\frac{25 \mathrm{mV}}{R_{\text {SENSE }}}=\frac{V_{\text {OUT }} \times t_{\text {OFF }}}{L_{\text {MIN }}}
$$

or

$$
L_{\text {MIN }}=\frac{V_{\text {OUT }} \times t_{\text {OFF }} \times R_{\text {SENSE }}}{25 \mathrm{mV}}
$$

Substituting for $t_{\text {OFF }}$ from above gives the minimum required inductor value of:

$$
L_{\text {MIN }}=5.1 \times 10^{5} \times R_{\text {SENSE }} \times C_{T} \times V_{\text {REG }}
$$

As the inductor value increases above the minimum value, the ESR requirements for the output capacitor are relaxed at the expense of efficiency. If too small an inductor is used, the inductor current will decrease past zero and change polarity. A result of this occurrence will be that the AD P1148 may not be in power saving mode operation and efficiency will be significantly reduced at low currents.

## Inductor Core

Once the minimum value for $L$ is known, the selection of the inductor must be made. High efficiency converters $-\pi$ generally cannot accommodate the core loss found in low cost powdered iron cores, forcing the use of more expensive ferrite, molypermalloy (M PP), or K ool $\mathrm{M} \mu^{\circledR}$ cores. Actual core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance selected. A sinductance increases, core losses decrease. U nfortunately, increased inductance requires more turns of wire and therefore copper losses will increase.
F errite designs have very low core loss, so design goals can focus on copper loss and preventing saturation. F errite core material saturates "hard," which causes the inductance to collapse abruptly when the peak design current is exceeded. This results in a sharp increase in inductor ripple current and subsequently output voltage ripple which can cause the power saving mode operation to be falsely triggered in the ADP1148. T o prevent this action from occurring, do not allow the core to saturate!
M olypermalloy from M agnetics, Inc., is a very good, low loss core material for toroids, but it is more expensive than ferrite. A reasonable compromise from the same manufacturer is K ool $M \mu$. T oroids are very space efficient, especially when you can use several layers of wire. Because they generally lack a bobbin, mounting is more difficult. M any new designs for surface mount
components are also available from Coiltronics which do not increase the component height significantly.

## Power MOSFET

T wo external power M OSFET s must be selected for use with the ADP1148, a P-channel M OSF ET for the main switch, and an N-channel M OSFET for the synchronous switch. The main selection parameters for the power M OSF ET s are the threshold voltage $\mathrm{V}_{\mathrm{GS}(\mathrm{TH})}$ and on resistance $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$.
The minimum input voltage dictates whether standard threshold or logic-level threshold M OSFETs must be used. For $\mathrm{V}_{\text {IN }}>8 \mathrm{~V}$, standard threshold M OSFETs $\left.\left(\mathrm{V}_{\mathrm{GS}(\mathrm{TH}}\right)<4 \mathrm{~V}\right)$ may be used. If $\mathrm{V}_{\text {IN }}$ is expected to drop below 8 V , logic-level threshold M OSFETs $\left(\mathrm{V}_{\mathrm{GS}(\mathrm{TH})}<2.5 \mathrm{~V}\right)$ are strongly recommended. When logic-level M OSFET s are used, the AD P1148 supply voltage must be less than the absolute maximum $\mathrm{V}_{\mathrm{GS}}$ rating for the M OSFETs (e.g., $> \pm 8 \mathrm{~V}$ of IRF 7304 .
The maximum output current $\mathrm{I}_{\text {MAX }}$ determines the $\mathrm{R}_{\mathrm{DS(ON})}$ requirement for the two power M OSF ETs. When the ADP1148 is operating in continuous mode, the simplifying assumption can be made that one of the two M OSFET s is always conducting the average load current. The duty cycles for the M OSFET and diode are given by:

$$
\begin{gathered}
\text { P-Channel D uty Cycle }=\mathrm{V}_{\text {OUT }} / V_{\text {IN }} \\
\text { N-Channel Duty Cycle }=\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right) N_{\text {IN }}
\end{gathered}
$$

F rom the duty cycle the required $R_{D S(O N)}$ for each M OSFET can be derived:

$$
\begin{gathered}
P_{-C h_{\text {RDS(ON })}=\left(V_{\text {IN }} \times P_{P}\right) /\left[V_{\text {OUT }} \times I_{\text {MAX }}{ }^{2} \times\left(1+d_{P}\right)\right]}^{N-C_{\text {RDS(ON })}=\left(V_{I N} \times P_{N}\right) /\left[\left(V_{\text {IN }}-V_{\text {OUT }}\right) \times I_{\text {MAX }} \times\left(1+d_{N}\right)\right]} .
\end{gathered}
$$

where $P_{p}$ and $P_{N}$ are the allowable power dissipations and $d_{p}$ and $d_{N}$ are the temperature dependency of $R_{D S(O N)}$. $P_{P}$ and $P_{N}$ will be determined by efficiency and/or thermal requirements (see Efficiency). (1+d) is generally given for a M OSFET in the form of a normalized $\mathrm{R}_{\mathrm{DS}(O N)}$ vs. temperature curve, but $\mathrm{d}=0.007 /{ }^{\circ} \mathrm{C}$ can be used as an approximation for low voltage M OSFETs.
The Schottky diode D 1 shown in Figure 1 conducts only during the deadtime between the conduction of the two power M OSFETs. D 1's purpose is to prevent the body-diode of the N -channel M OSFET from turning on and storing charge during the dead time, which could cost as much as 1\% in efficiency. D 1 should be selected for forward voltage of less than 0.5 V when conducting $\mathrm{I}_{\mathrm{MAX}}$.

## $\mathrm{C}_{\text {IN }}$ and $\mathrm{C}_{\text {out }}$ Selection

In continuous mode, the source current of the P -channel M OSFET is a square wave of duty cycle $\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}$. To prevent large voltage transients, a low ESR input capacitor sized for the maximum rms current must be used. T he maximum rms capacitor current is given by:

$$
\mathrm{C}_{\text {IN }} \text { required } \quad \mathrm{I}_{\text {RMS }} \sim\left[\mathrm{V}_{\text {OUT }}\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right)\right]^{0.5} \times \mathrm{I}_{\text {MAX }} / \mathrm{V}_{\text {IN }}
$$ This formula has a maximum at $\mathrm{V}_{I N}=2 \mathrm{~V}_{\text {OUT }}$, where $\mathrm{I}_{\mathrm{RMS}}=$ $l_{\text {out }} / 2$. This simple worst case condition is commonly used for design because even significant deviations do not offer much relief. N ote that capacitor manufacturer's ripple current ratings are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor, or to choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. Always consult the manufacturer if there is any question.

## ADP1148, ADP1148-3.3, ADP1148-5

An additional $0.1 \mu \mathrm{~F}-1 \mu \mathrm{~F}$ ceramic bypass capacitor is advised on $\mathrm{V}_{\text {IN }}$ Pin 3 parallel with $\mathrm{C}_{\text {IN }}$. T he selection of $\mathrm{C}_{\text {OUt }}$ is driven by the required effective series resistance (ESR). The ESR of $C_{\text {out }}$ must be less than twice the value of $\mathrm{R}_{\text {SENSE }}$ for proper operation of the AD P1148:

$$
C_{\text {OUT }} \text { required ESR }<2 \text { R SENSE. }^{\text {St }}
$$

Optimum efficiency is obtained by making the ESR equal to $\mathrm{R}_{\text {SENSE }}$. As the ESR is increased up to $2 \mathrm{R}_{\text {SENSE }}$, the efficiency degrades by less than $1 \%$.
M anufacturers such as Sprague, and U nited Chemmicon should be considered for high performance capacitors. The OS-CON semiconductor dielectric capacitor has the lowest ESR for its size, at a somewhat higher price. Once the ESR requirement for Cout has been met, the RM S current rating generally far exceeds the $\mathrm{I}_{\text {RIPPLE(P-P) }}$ requirement.
In surface-mount applications multiple capacitors may have to be paralleled to meet the capacitance, ESR, or RM S current handling requirements of the application. Aluminum electrolytic and dry tantalum capacitors are both available in surface-mount configurations. In the case of tantalum, it is critical that the capacitors are surge tested for use in switching power supplies. C onsult the manufacturer for other specific recommendations. The $C_{0}$ output filter capacitor has to be sized correctly to avoid excessive ripple voltages at low frequencies. See Figure 5 for output capacitor selection.

## Transient Response

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in dc (resistive) load current. When a load step occurs, $\mathrm{V}_{\text {Out }}$ shifts by an amount equal to $\mathrm{D} 1_{\text {LOAD }} \times \mathrm{ESR}$, where ESR is the effective series resistance of $C_{\text {OUt }}$. D $1_{\text {LOAD }}$ also begins to charge or discharge $\mathrm{C}_{\text {out }}$ until the regulator loop adapts to the current change and returns $\mathrm{V}_{\text {Out }}$ to its steadystate value. D uring this recovery time $\mathrm{V}_{\text {out }}$ can be monitored for overshoot or ringing which would indicate a stability problem. The external components on the $I_{T H}$ pin shown in the Figure 1 circuit will prove adequate compensation for most applications.
A second, more severe transient is caused by switching in loads with large ( $>1 \mathrm{mF}$ ) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with Cout, causing a rapid drop in $\mathrm{V}_{\text {out }}$. No regulator can deliver enough current to prevent this problem if the load switch resistance is low and it is driven quickly. The only solution is to limit the inrush current to these capacitors below the current limit of the circuit.

## Efficiency

The percent efficiency of a switching regulator is equal to the output power divided by the input power times $100 \%$. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as:

$$
\% \text { Efficiency }=100 \%-(L 1+L 2+L 3+\ldots)
$$

where L1, L2, etc. are the individual losses as a percentage of input power. (F or high efficiency circuits only small errors are incurred by expressing losses as a percentage of output power.)

Although all dissipative elements in the circuit produce losses, three main sources usually account for most of the losses in ADP1148 circuits:

1) ADP1148 dc bias current,
2) M OSFET gate charge currents,
3) $I^{2} \times R$ losses.
4) T he dc supply current is the current which flows into $V_{\text {IN }}$ Pin 3 less the gate charge current. For $\mathrm{V}_{1 N}=10 \mathrm{~V}$ the ADP1148 dc supply current is $160 \mu \mathrm{~A}$ for no load, and increases proportionally with load up to a constant 1.6 mA after the AD P1148 has entered continuous mode. Because the dc bias current is drawn from $\mathrm{V}_{I N}$, the resulting loss increases with input voltage. For $\mathrm{V}_{\text {IN }}=10 \mathrm{~V}$ the dc bias losses are generally less than $1 \%$ for load currents over 30 mA . H owever, at very low load currents the dc bias current accounts for nearly all of the loss.
5) M OSFET gate charge currents result from switching the gate capacitance of the power M OSF ET s. Each time a M OSFET gate is switched from low to high to low again, a packet of charge dQ moves from $V_{\text {IN }}$ to ground. The resulting dQ/dt is a current out of $\mathrm{V}_{I N}$ which is typically much larger than the dc supply current. In continuous mode, $I_{\text {GATECHG }}=f\left(Q_{p}+\right.$ $Q_{N}$ ). The typical gate charge for a $100 \mathrm{~m} \Omega \mathrm{~N}$-channel power M OSFET is 25 nC and for the P-channel about twice that value. This results in $\mathrm{I}_{\text {GATECHg }}=7.5 \mathrm{~mA}$ in 100 kHz continuous operation for a $2 \%$ to $3 \%$ typical midcurrent loss with $\mathrm{V}_{\text {IN }}=10 \mathrm{~V}$.
$N$ ote that the gate charge loss increases directly with both input voltage and operating frequency. T his is the principal reason why the highest efficiency circuits operate at moderate frequencies. F urthermore, it argues against using a larger M OSFET than necessary to control $I^{2} \times R$ losses.
6) $I^{2} \times R$ losses are easily predicted from the dc resistances of the M OSFET, inductor, and current shunt. In continuous mode the average output current flows through $L$ and $\mathrm{R}_{\text {SENSE }}$, but is "chopped" between the P -channel and N channel M OSFET s. If the two M OSF ET s have about the same $R_{D S(O N)}$, the resistance of one M OSFET can be simply summed with the resistances of $L$ and $R_{\text {SENSE }}$ to obtain $I^{2} \times R$ losses. For example, if each $R_{D S(O N)}=100 \mathrm{~m} \Omega, R_{L}=150 \mathrm{~m} \Omega$, and $R_{\text {SENSE }}=50 \mathrm{~m} \Omega$, then the total resistance is $300 \mathrm{~m} \Omega$. This results in losses ranging from $3 \%$ to $10 \%$ as the output current increases from 0.5 A to $2 \mathrm{~A} . \mathrm{I}^{2} \times \mathrm{R}$ losses cause the efficiency to roll-off at high output currents.
Figure 6 shows how the efficiency losses in a typical ADP1148 regulator. T he gate charge loss is responsible for the majority of the efficiency lost in the midcurrent region. If power saving mode operation was not employed at low currents, the gate charge loss alone would cause the efficiency to drop to unacceptable levels. With power saving mode operation, the dc supply current represents the lone (and unavoidable) loss component which continues to become a higher percentage as output current is reduced. As expected, the $I^{2} \times R$ losses dominate at high load currents. Other losses including $\mathrm{C}_{\text {IN }}$ and $\mathrm{C}_{\text {out }}$ ESR dissipative losses, M OSFET switching losses, Schottky conduction losses during deadtime and inductor core losses, generally account for less than $2 \%$ total additional loss.

## ADP1148, ADP1148-3.3, ADP1148-5

## Design Example

As a design example, assume $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ (nominal), $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$, $\mathrm{I}_{\text {MAX }}=2 \mathrm{~A}$, and $\mathrm{f}=200 \mathrm{kHz}$, R $_{\text {SENSE }} . \mathrm{C}_{\mathrm{T}}$, and L can immediately be calculated:

$$
\begin{gathered}
\mathrm{R}_{\text {SENSE }}=100 \mathrm{mV} / 2=50 \mathrm{~m} \Omega \\
\mathrm{t}_{\text {OFF }}=(1 / 200 \mathrm{kHz}) \times[1-(5 / 12)]=2.92 \mu \mathrm{~s} \\
\mathrm{C}_{\mathrm{T}}=2.92 \mu \mathrm{~s} /\left(1.3 \times 10^{4}\right)=220 \mathrm{pF} \\
\mathrm{~L} \min =5.1 \times 10^{5} \times 50 \mathrm{E}-3 \Omega \times 220 \mathrm{pF} \times 5 \mathrm{~V}=28 \mu \mathrm{H}
\end{gathered}
$$

Assume that the M OSFET dissipations are to be limited to $\mathrm{P}_{\mathrm{N}}=2 \mathrm{P}_{\mathrm{P}}=250 \mathrm{~mW}$.
If $\mathrm{T}_{\mathrm{A}}=50^{\circ} \mathrm{C}$ and the thermal resistance of each MOSFET is $50^{\circ} \mathrm{C} / \mathrm{W}$, then the junction temperatures will be $63^{\circ} \mathrm{C}$ and $\mathrm{d}_{\mathrm{p}}=$ $d_{p}=0.007 \times(63-25)=0.27$.
The required $\mathrm{R}_{\mathrm{DS}(O \mathrm{O})}$ for each M OSFET can now be calculated:

$$
\begin{aligned}
& \text { P-Ch } R_{D S(O N)}=12 \times 0.25 / 5 \times 2 \times 1.27=120 \mathrm{~m} \Omega \\
& N-C h R_{D S(O N)}=12 \times 0.25 / 7 \times 2 \times 1.27=85 \mathrm{~m} \Omega
\end{aligned}
$$

The P-channel requirement can be met by a IRF 7204. The N -channel requirement can be met by a IRF 7404. N ote that the most stringent requirement for the N -channel M OSFET is with $\mathrm{V}_{\text {OUt }}=0$ (i.e., short circuit). D uring a continuous short circuit, the worst case N -channel M OSF ET dissipation rises to:

$$
P_{N} \sim I_{S C(A V G)}{ }^{2} \times R_{D S(O N)} \times\left(1+d_{N}\right)
$$

With the $50 \mathrm{~m} \Omega$ sense resistor $\mathrm{I}_{\mathrm{SC}(\mathrm{AVG})}=2 \mathrm{~A}$ will result, increasing the N -channel dissipation to 0.45 W at die temperature of $73^{\circ} \mathrm{C}$.
$\mathrm{C}_{\text {IN }}$ will require an rms current rating of at least 1 A at temperature, and $\mathrm{C}_{\text {out }}$ will require an ESR of $50 \mathrm{~m} \Omega$ for optimum efficiency.
$N$ ow allow $\mathrm{V}_{\text {IN }}$ to drop to its minimum value. At lower input voltages, the operating frequency will decrease and the P channel will be conducting most of the time causing the power dissipation to increase. At $\mathrm{V}_{\mathrm{IN}(\mathrm{M} / \mathrm{N})}=7 \mathrm{~V}$, the frequency shifts to:
$f_{\text {MIN }}=\left(1-V_{\text {OUT }} / V_{\text {IN }}\right) / t_{\text {OFF }}=(1 / 2.92 \mu \mathrm{~s}) \times(1-5 / 7)=98 \mathrm{kHz}$ and the P -channel power dissipation increases to:

$$
\mathrm{P}_{\mathrm{P}}=(120 \mathrm{~m} \Omega)(2 \mathrm{~A})^{2}(1.27) 5 \mathrm{~V} / 7 \mathrm{~V}=435 \mathrm{~mW}
$$

This last step is needed to ensure the maximum temperature of the P-channel M OSFET is not exceeded.

## ADP1148 Adjustable Applications

When an output voltage other than 3.3 V or 5 V is required, the ADP1148 adjustable version is used with an external resistive divider from $\mathrm{V}_{\text {OUT }}$ to $\mathrm{V}_{\text {FB }}$ Pin 9 . The regulated voltage is determined by:

$$
\mathrm{V}_{\text {OUT }}=1.25(1+\mathrm{R} 2 / \mathrm{R} 1)
$$

To prevent a stray pickup, a 100 pF capacitor is suggested across R 1 located close to the AD P1148.

## Auxiliary Windings

The ADP1148 synchronous switch removes the normal limitation that power must be drawn from the inductor primary winding in order to extract power from auxiliary windings. With synchronous switching, auxiliary outputs may be loaded without regard to the primary output load, providing that the loop remains in continuous mode operation.

## Output Crowbar

An added feature to using an N -channel M OSF ET as the synchronous switch is the ability to crowbar the output with the same M OSFET. Pulling the timing cap $C_{T}$ pin above 1.5 V when the output voltage is greater than the desired regulated value will turn "on" the $N$-channel M OSFET and turn "off" the P-channel M OSFET.
A fault condition such as an external short between $\mathrm{V}_{\mathrm{IN}^{\prime}}$ and $V_{\text {OUt }}$, or an internal short of the P -channel device which causes the output voltage to go above a maximum allowable value can be detected by external circuity. T urning on the $N$-channel M OSFET when this fault is detected will cause large currents to flow and blow the system fuse.
The $N$-channel M OSFET needs to be sized so it will safely handle this over current condition. The typical delay from pulling the $C_{T}$ pin high and the $N$ drive, Pin 14 going high is 250 ns . N ote: under shutdown conditions, the N -channel M OSFET is held OFF and pulling the $C_{T}$ pin high will not cause the N -channel M OSFET to crowbar the output.
A simple $N$-channel FET can be used as an interface between the overvoltage detect circuitry and the ADP1148 as shown in Figure 16.

${ }^{*}$ ACTIVE WHEN $V_{\text {GATE }}=$ VIN
OFF WHEN $\mathrm{V}_{\text {GATE }}=$ GROUND

Figure 16. Output Crowbar Interface

## Troubleshooting

Since efficiency is critical to AD P1148 applications, it is very important to verify that the circuit is functioning correctly in both continuous and power saving mode operation. T he waveform to monitor is the voltage on the timing capacitor $\mathrm{C}_{\mathrm{T}}$ pin.
In continuous mode ( $I_{\text {Load }}>I_{\text {power saving mode }}$ ), the voltage on the $C_{T}$ pin should be a sawtooth with a $0.9 \mathrm{~V} p-p$ swing. This voltage should never dip below 2 V as shown in Figure 17 a .
When load currents are low (I Load < I power saving mode), power saving mode operation occurs. The voltage on the $C_{T}$ pin now falls to ground for periods of time as shown in Figure 17b. If the $\mathrm{C}_{\mathrm{T}}$ pin is observed falling to ground at high output currents, it indicates poor decoupling or improper grounding. Refer to the B oard L ayout list.

(A) CONTINOUS MODE OPERATION


Figure 17. $C_{T}$ Waveforms

## ADP1148, ADP1148-3.3, ADP1148-5

## Board Layout

When laying out the printed circuit board, the following check list should be used to ensure proper operation of the ADP 1148. T hese items are also illustrated graphically in the layout diagram of Figure 18. Check the following in your layout:

1) Are the signal and power grounds segregated? T he ADP1148 SIGNAL GND (Pin 11) must return to the (-) plate of Cout. The power ground returns to the source of the $N$-channel M OSFET, anode of the Schottky diode, and (-) plate of $\mathrm{C}_{\mathrm{IN}}$, which should have as short lead lengths as possible.
2) D oes the AD P1148 SENSE(-), (Pin 7), connect to a point close to $\mathrm{R}_{\text {SENSE }}$ and the ( + ) plate Of $\mathrm{C}_{\text {OUT }}$ ? In adjustable versions the resistive divider R 1, R2 must be connected between the $(+)$ plate of Cout and signal ground.
3) Are the SENSE(-) and SENSE(+) leads routed together with minimum PC trace spacing? The 1000 pF capacitor between Pins 7 and 8 should be as close as possible to the AD P1148.
4) D oes the ( + ) plate of $C_{\text {IN }}$ connect to the source of the P-channel M OSF ET as closely as possible? T his capacitor provides the ac current to the P-channel M OSFET.
5) Is the input decoupling capacitor ( $1 \mu \mathrm{~F}$ ) connected closely between $\mathrm{V}_{\text {IN }}$ (Pin 3) and POWER GND (Pin 12)? This capacitor carries the M OSFET driver peak currents.
6) Is INTV ${ }_{C C}$ (Pin 5) decoupled with a 10 nF capacitor to signal ground?
7) Is the SHUTDOWN (Pin 10) actively pulled to ground during normal operation? The Shutdown pin is high impedance and must not be allowed to float.
To prevent noise spikes from erroneously tripping the current comparator, a 1000 pF capacitor is needed across Sense(-) and Sense(+).


Figure 18. ADP1148 Layout Diagram (See Board Layout)


Figure 19. ADP1148 Low Dropout, 3.3 V/1 A High Efficiency Regulator


Figure 20. 4 V to 9 V Input Voltage to -5 V/1.4 A Regulator


Figure 21. Logic Selectable 5 V/I A or 3.3 V/2 A High Efficiency Regulator

## ADP1148, ADP1148-3.3, ADP1148-5

## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).

14-Lead Plastic DIP
( $\mathrm{N}-14$ )


14-Lead Plastic SO
(SO-14)



[^0]:    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

