

# 16 V Rail-to-Rail Operational Amplifiers

## AD8565/AD8566/AD8567

### **FEATURES**

Single-Supply Operation: 4.5 V to 16 V Input Capability Beyond the Rails Rail-to-Rail Output Swing

Continuous Output Current: 35 mA

Peak Output Current: 35 m.
Peak Output Current: 250 mA
Offset Voltage: 10 mV

Offset Voltage: 10 mV Slew Rate: 6 V/μs

Unity Gain Stable with Large Capacitive Loads

Supply Current: 700 µA per Amplifier

APPLICATIONS
LCD Reference Drivers
Portable Electronics
Communications Equipment

### **GENERAL DESCRIPTION**

The AD8565, AD8566, and AD8567 are low-cost single supply rail-to-rail input and output operational amplifiers optimized for LCD monitor applications. They are built on an advanced high-voltage CBCMOS process. The AD8565 contains a single amplifier, the AD8566 has two amplifiers, and the AD8567 has four amplifiers.

These LCD op amps have high slew rates, 35 mA continuous output drive, 250 mA peak output drive, and high capacitive load drive capability. They have wide supply range and offset voltages below 10 mV. The AD8565, AD8566, and AD8567 are ideal for LCD grayscale reference buffer and  $V_{\rm COM}$  applications.

The AD8565, AD8566, and AD8567 are specified over the  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range. The AD8565 single is available in a 5-lead SC70 package. The AD8566 dual is available in an 8-lead MSOP package. The AD8567 quad is available in a 14-lead TSSOP package and a 16-lead lead frame Chip Scale Package.

### PIN CONFIGURATIONS

5-Lead SC70 (KS Suffix) DUT 1 AD8565 5 V-V+ 2 + IN 3 4 - IN



### 14-Lead TSSOP (RU Suffix)



### 16-Lead CSP (CP Suffix)



### REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

# AD8565/AD8566/AD8567—SPECIFICATIONS

## Electrical Characteristics (4.5 V $\leq$ V<sub>S</sub> $\leq$ 16 V, V<sub>CM</sub> = V<sub>S</sub>/2, T<sub>A</sub> = 25°C, unless otherwise noted.)

| Parameter                               | Symbol                   | Conditions                                                                                               | Min   | Тур           | Max           | Unit                             |
|-----------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------|-------|---------------|---------------|----------------------------------|
| INPUT CHARACTERISTICS                   |                          |                                                                                                          |       |               |               |                                  |
| Offset Voltage                          | V <sub>OS</sub>          |                                                                                                          |       | 2             | 10            | mV                               |
| Offset Voltage Drift                    | $\Delta V_{OS}/\Delta T$ | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$                                    |       | 5             |               | μV/°C                            |
| Input Bias Current                      | $I_{\mathrm{B}}$         |                                                                                                          |       | 80            | 600           | nA                               |
|                                         |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$                                    |       |               | 800           | nA                               |
| Input Offset Current                    | I <sub>OS</sub>          |                                                                                                          |       | 1             | 80            | nA                               |
|                                         |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$                                    |       |               | 130           | nA                               |
| Input Voltage Range                     |                          | Common-Mode Input                                                                                        | -0.5  |               | $V_{S} + 0.5$ | V                                |
| Common-Mode Rejection Ratio             | CMRR                     | $V_{CM} = 0$ to $V_S$ ,                                                                                  |       |               |               |                                  |
| I 0' 1W1. O'                            | ATTO                     | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$                                    | 54    | 95            |               | dB                               |
| Large Signal Voltage Gain               | AVO                      | $R_{L} = 10 \text{ k}\Omega,$                                                                            | 2     | 10            |               | 37/37                            |
| Input Impedance                         | 7                        | $V_{\rm O} = 0.5 \text{ to } (V_{\rm S} - 0.5 \text{ V})$                                                | 3     | 10<br>400     |               | V/mV<br>kΩ                       |
| Input Impedance Input Capacitance       | $Z_{\rm IN}$             |                                                                                                          |       |               |               | pF                               |
|                                         | C <sub>IN</sub>          |                                                                                                          |       | 1             |               | pr                               |
| OUTPUT CHARACTERISTICS                  |                          |                                                                                                          |       |               |               |                                  |
| Output Voltage High                     | V <sub>OH</sub>          | $I_L = 100 \mu A$                                                                                        |       | $V_{S} - 0.0$ | 05            | V                                |
|                                         |                          | $V_S = 16 \text{ V}, I_L = 5 \text{ mA}$                                                                 | 15.85 | 15.95         |               | V                                |
|                                         |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$                                    | 15.75 |               |               | V                                |
|                                         |                          | $V_S = 4.5 \text{ V}, I_L = 5 \text{ mA}$                                                                | 4.2   | 4.38          |               | V                                |
| Or to a Walter Land                     | 3.7                      | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$                                    | 4.1   | _             |               | V                                |
| Output Voltage Low                      | V <sub>OL</sub>          | $I_L = 100 \mu\text{A}$                                                                                  |       | 5<br>42       | 150           | mV                               |
|                                         |                          | $V_S = 16 \text{ V}, I_L = 5 \text{ mA}$<br>-40°C \le T_A \le +85°C                                      |       | 42            | 150<br>250    | mV<br>mV                         |
|                                         |                          | $V_S = 4.5 \text{ V}, I_L = 5 \text{ mA}$                                                                |       | 95            | 300           | mV                               |
|                                         |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$                                    |       | 93            | 400           | mV                               |
| Continuous Output Current               | I <sub>OUT</sub>         | 10 0 2 1 <sub>A</sub> 2 103 C                                                                            |       | 35            | 400           | mA                               |
| Peak Output Current                     | I <sub>PK</sub>          | $V_S = 16 \text{ V}$                                                                                     |       | 250           |               | mA                               |
| · <del></del>                           | TK .                     |                                                                                                          |       |               |               |                                  |
| POWER SUPPLY Supply Voltage             | 177                      |                                                                                                          | 4.5   |               | 16            | V                                |
| Power Supply Rejection Ratio            | V <sub>S</sub><br>PSRR   | $V_{S} = 4 \text{ V to } 17 \text{ V},$                                                                  | 4.5   |               | 10            | \ \ \                            |
| 1 ower Supply Rejection Ratio           | 1 SKK                    | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$                                    | 70    | 90            |               | dB                               |
| Supply Current/Amplifier                | I <sub>SY</sub>          | $V_0 = V_s/2$ , No Load                                                                                  | 10    | 700           | 850           | μA                               |
| Supply Surrent/Impinier                 | -51                      | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$                                    |       | 700           | 1             | mA                               |
|                                         |                          |                                                                                                          |       |               |               |                                  |
| DYNAMIC PERFORMANCE                     | CD                       | D = 1010 C = 200 "F                                                                                      | 4     |               |               | <b>37/</b>                       |
| Slew Rate                               | SR                       | $R_L = 10 \text{ k}\Omega, C_L = 200 \text{ pF}$                                                         | 4     | 6             |               | V/µs                             |
| Gain Bandwidth Product  –3 dB Bandwidth | GBP<br>BW                | $R_L = 10 \text{ k}\Omega, C_L = 10 \text{ pF}$<br>$R_L = 10 \text{ k}\Omega, C_L = 10 \text{ pF}$       |       | 5<br>6        |               | MHz<br>MHz                       |
| Phase Margin                            | Øo                       | $R_L = 10 \text{ k}\Omega$ , $C_L = 10 \text{ pF}$<br>$R_L = 10 \text{ k}\Omega$ , $C_L = 10 \text{ pF}$ |       | 65            |               | Degrees                          |
| Channel Separation                      | 200                      | K <sub>L</sub> = 10 k22, C <sub>L</sub> = 10 pr                                                          |       | 75            |               | dB                               |
| - <del></del>                           |                          |                                                                                                          |       |               |               | ш                                |
| NOISE PERFORMANCE                       |                          |                                                                                                          |       | 2.6           |               | 1/ <del></del>                   |
| Voltage Noise Density                   | e <sub>n</sub>           | f = 1  kHz                                                                                               |       | 26            |               | $nV/\sqrt{Hz}$                   |
| Current Noise Density                   | e <sub>n</sub>           | f = 10 kHz<br>f = 10 kHz                                                                                 |       | 25<br>0.8     |               | $nV/\sqrt{Hz}$<br>$pA/\sqrt{Hz}$ |
| Current Noise Density                   | i <sub>n</sub>           | 1 – 10 KHZ                                                                                               |       | 0.8           |               | pa/vnz                           |

Specifications subject to change without notice.

-2- REV. A

### **ABSOLUTE MAXIMUM RATINGS\***

| Supply Voltage (V <sub>S</sub> )                        | V             |
|---------------------------------------------------------|---------------|
| Input Voltage $-0.5 \text{ V}$ to $V_S + 0.5 \text{ V}$ | V             |
| Differential Input VoltageV                             | S             |
| Storage Temperature Range65°C to +150°C                 | $\Box$        |
| Operating Temperature Range40°C to +85°C                | $\Box$        |
| Junction Temperature Range65°C to +150°C                | $\mathcal{I}$ |
| Lead Temperature Range (Soldering, 60 sec)300°C         | 2             |

<sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Package Type       | $\theta_{JA}^{1}$ | $\theta_{ m JC}$ | Unit |
|--------------------|-------------------|------------------|------|
| 5-Lead SC70 (KS)   | 376               | 126              | °C/W |
| 8-Lead MSOP (RM)   | 210               | 45               | °C/W |
| 14-Lead TSSOP (RU) | 180               | 35               | °C/W |
| 16-Lead LFCSP (CP) | 38 <sup>2</sup>   | $30^{2}$         | °C/W |

#### NOTES

### **ORDERING GUIDE**

| Model*                                           | Temperature<br>Range                                                 | Package Description                                                                                                 | Package<br>Option              | Branding<br>Information |
|--------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------|
| AD8565AKS<br>AD8566ARM<br>AD8567ARU<br>AD8567ACP | -40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C | 5-Lead Plastic Surface-Mount<br>8-Lead MINI_SOIC<br>14-Lead Thin Shrink SO<br>16-Terminal Leadless Frame Chip Scale | KS-5<br>RM-8<br>RU-14<br>CP-16 | ASA<br>ATA              |

<sup>\*</sup>Available in reels only.

#### CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8565/AD8566/AD8567 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. A -3-

 $<sup>^{1}\</sup>theta_{JA}$  is specified for worst-case conditions, i.e.,  $\theta_{JA}$  is specified for device soldered onto a circuit board for surface mount packages.

<sup>&</sup>lt;sup>2</sup>DAP is soldered down to PCB.

## **AD8565/AD8566/AD8567—Typical Performance Characteristics**



TPC 1. Input Offset Voltage vs. Temperature



TPC 2. Current Noise Density vs. Frequency



TPC 3. Small Signal Transient Response



TPC 4. Voltage Noise Density vs. Frequency



TPC 5. Supply Current/Amplifier vs. Supply Voltage



TPC 6. Supply Current/Amplifier vs. Temperature

-4- REV. A



TPC 7. Small Signal Overshoot vs. Load Capacitance



TPC 10. Open-Loop Gain and Phase Shift vs. Frequency



TPC 8. Closed-Loop Output Swing vs. Frequency



TPC 11. Output Voltage to Supply Rail vs. Load Current



TPC 9. Closed-Loop Gain vs. Frequency



TPC 12. Output Voltage Swing to Rail vs. Temperature

REV. A \_5\_



TPC 13. Output Voltage Swing to Rail vs. Temperature



TPC 14. Close-Loop Output Impedance vs. Frequency



TPC 15. Common-Mode Rejection Ratio vs. Frequency



TPC 16. Power Supply Rejection Ratio vs. Frequency



TPC 17. No Phase Reversal



TPC 18. Input Offset Voltage Distribution

-6- REV. A



TPC 19. Input Offset Current vs. Temperature



TPC 22. Frequency vs. Common-Mode Voltage ( $V_S = 16 \text{ V}$ )



TPC 20. Input Bias Current vs. Temperature



TPC 23. Frequency vs. Common-Mode Voltage  $(V_S = 5.0 \text{ V})$ 



TPC 21. Channel A vs. Channel B Crosstalk

REV. A -7-

### **APPLICATIONS**

### Theory of Operation

The AD856x family is designed to drive large capacitive loads in LCD applications. It has high output current drive, rail-to-rail input/output operation and is powered from a single 16 V supply. It is also intended for other applications where low distortion and high output current drive are needed.

Figure 1 illustrates a simplified equivalent circuit for the AD856x. The rail-to-rail bipolar input stage is composed of two PNP differential pairs, Q4-Q5 and Q10-Q11, operating in series with diode protection networks, D1-D2. Diode network D1-D2 serves as protection against large transients for Q4-Q5, to accommodate rail-to-rail input swing. D5-D6 protect Q10-Q11 against zenering. In normal operation, Q10-Q11 are off and their input stage is buffered from the operational amplifier inputs by Q6-D3 and Q8-D4. Operation of the input stage is best understood as a function of applied common-mode voltage: When the inputs of the AD856x are biased midway between the supplies, the differential signal path gain is controlled by resistive loads (Via R9, R10) Q4-Q5. As the input common-mode level is reduced toward the negative supply (V<sub>NEG</sub> or GND), the input transistor current sources, I1 and I2, are forced into saturation, thereby forcing the Q6-D3 and Q8-D4 networks into cutoff; However, Q4-Q5 remain active, providing input stage gain. Inversely, when common-mode input voltage is increased toward the positive supply, Q4-Q5 are driven into cutoff, Q3 is driven into saturation, and Q4 becomes active, providing bias to the Q10-Q11 differential pair. The point at which Q10-Q11 differential pair becomes active is approximately equal to  $(V_{POS} - 1 V)$ .



Figure 1. AD856x Equivalent Input Circuit

The benefit of this type of input stage is low bias current. The input bias current is the sum of base currents of Q4–Q5 and Q6–Q8 over the range from ( $V_{NEG}+1~V$ ) to ( $V_{POS}-1~V$ ). Outside of this range, input bias current is dominated by the sum of base current of Q10–Q11 for input signals close to  $V_{NEG}$  and of Q6–Q8 (Q10–Q11) for signal close to  $V_{POS}$ . From this type of design, the input bias current of AD856x not only exhibits different amplitude, but also exhibits different polarities. Figure 2 provides the characteristics of the input bias current versus common-mode voltage. It is important to keep in mind that the source impedances driving the AD856x inputs are balanced for optimum dc and ac performance.



Figure 2. AD856x Input Bias Current vs. Common-Mode Voltage

In order to achieve rail-to-rail output performance, the AD856x design uses a complementary common-source (or gmRL) output. This configuration allows output voltages to approach the power supply rails, particularly if the output transistors are allowed to enter the triode region on extremes of signal swing which are limited by  $V_{\rm GS}$ , the transistor sizes, and output load current. Also, this type of output stage exhibits voltage gain in an open-loop gain configuration. The amount of gain depends on the total load resistance at the output of the AD856x.

### **Input Overvoltage Protection**

As with any semiconductor device, whenever the input exceeds either supply voltages, attention needs to be paid to the input overvoltage characteristics. As an overvoltage occurs, the amplifier could be damaged, depending on the voltage level and the magnitude of the fault current. When the input voltage exceeds either supply by more than 0.6 V, internal pn junctions will allow current to flow from the input to the supplies.

This input current is not inherently damaging to the device as long as it is limited to 5 mA or less. If a condition exists using the AD856x where the input exceeds the supply more than 0.6 V, a series external resistor should be added. The size of the resistor can be calculated by using the maximum overvoltage divided by 5 mA. This resistance should be placed in series with either input exposed to an overvoltage.

–8– REV. A

### **Output Phase Reversal**

The AD856x family is immune to phase reversal. Although the device's output will not change phase, large currents due to input overvoltage could damage the device. In applications where the possibility of an input voltage exceeding the supply voltage exists, overvoltage protection should be used as described in the previous section.

### **Power Dissipation**

The maximum allowable internal junction temperature of 150°C limits the AD856x family Maximum Power Dissipation. As the ambient temperature increases, the maximum power dissipated by the AD856x family must decrease linearly to maintain the maximum junction temperature. If this maximum junction temperature is exceeded momentarily, the part will still operate properly once the junction temperature is reduced below 150°C. If the maximum junction temperature is exceeded for an extended period of time, overheating could lead to permanent damage of the device.

The maximum safe junction temperature,  $T_{JMAX}$ , is 150°C. Using the following formula, we can obtain the maximum power that the AD856x family can safely dissipate as a function of temperature.

$$P_{DISS} = T_{JMAX} - T_A/\theta_{JA}$$

where:

 $P_{DISS}$  = AD856x power dissipation

 $T_{JMAX}$  = AD856x maximum allowable junction temp (150°C)

 $T_A$  = Ambient Temperature of the circuit

 $\theta_{JA}$  = AD856x package thermal resistance, junction-to-ambient

The power dissipated by the device can be calculated as;

$$P_{DISS} = (V_S - V_{OUT}) \times I_{LOAD}$$

where:

 $V_S$  = supply voltage

 $V_{OUT}$  = output voltage

 $I_{LOAD}$  = output load current

Figure 3 shows the maximum power dissipation versus temperature. To achieve proper operation, use the previous equation to calculate  $P_{\rm DISS}$  for a specific package at any given temperature, or use the chart below.



Figure 3. Maximum Power Dissipation vs. Temperature for 5-, 8-, and 14-Lead Packages

#### THD + N

The AD856x family features low total harmonic distortion. Figure 4 shows a graph of THD + N versus frequency. The Total Harmonic Distortion plus Noise for the AD856x over the entire supply range is below 0.008%. When the device is powered from a 16 V supply, the THD + N stays below 0.003%. Figure 4 shows the AD8566 in a unity noninverting configuration.



Figure 4. THD + N vs. Frequency Graph

### **Short Circuit Output Conditions**

The AD856x family does not have internal short circuit protection circuitry. As a precautionary measure, it is recommended not to short the output directly to the positive power supply or to ground.

It is not recommended to operate the AD856x with more than 35 mA of continuous output current. The output current can be limited by placing a series resistor at the output of the amplifier whose value can be derive using the following equation:

$$R_X \ge \frac{V_S}{35 \ mA}$$

For a 5 V single supply operation,  $R_X$  should have a minimum value of 143  $\Omega$ .

### **LCD Panel Applications**

The AD856x amplifier is designed for LCD panel applications or applications where large capacitive load drive is required. It can instantaneously source/sink greater than 250 mA of current. At unity gain, it can drive 1  $\mu F$  without compensation. This makes the AD856x ideal for LCD  $V_{COM}$  driver applications.

To evaluate the performance of the AD856x family, a test circuit was developed to simulate the  $V_{\rm COM}$  Driver application for an LCD panel.

Figure 5 shows the test circuit. Series capacitors and resistors connected to the output of the op amp represent the load of the LCD panel. The 300  $\Omega$  and 3  $k\Omega$  feedback resistors are used to improve settling time. This test circuit simulates the worst-case scenario for a  $V_{COM}.$  It drives a represented load that is connected to a signal switched symmetrically around  $V_{COM}.$  Figure 6 displays a scope photo of the instantaneous output peak current capability of the AD856x family.



Figure 5. V<sub>COM</sub> Test Circuit with Supply Voltage at 16 V



Figure 6. Scope Photo of the  $V_{\rm COM}$  Instantaneous Peak Current

-10- REV. A

### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).



14-Lead Thin Shrink SO (RU-14)



16-Terminal Leadless Frame Chip Scale (CP-16)



CONTROLLING DIMENSIONS ARE IN MILLIMETERS

REV. A -11-

# **Revision History**

| Location                                              | Page |
|-------------------------------------------------------|------|
| Data Sheet changed from REV. 0 to REV. A.             |      |
| Edit to 16-Lead CSP and 5-Lead SC70 Pin Configuration | 1    |
| Edit to ORDERING GUIDE                                | 3    |

**-12-** REV. A