

# 16-Channel, 12-Bit Voltage-Output DAC with 14-Bit Increment Mode

AD5516\*

#### **FEATURES**

**High Integration:** 

16-Channel DAC in 12 mm  $\times$  12 mm LFBGA 14-Bit Resolution via Increment/Decrement Mode Guaranteed Monotonic

Low Power, SPI™, QSPI™, MICROWIRE™, and DSP-

Compatible

3-Wire Serial Interface

Output Impedance 0.5  $\Omega$ 

**Output Voltage Range** 

±2.5 V (AD5516-1)

±5 V (AD5516-2)

±10 V (AD5516-3)

Asynchronous Reset-Facility (via RESET Pin)
Asynchronous Power-Down Facility (via PD Pin)

**Daisy-Chain Mode** 

Temperature Range: -40°C to +85°C

APPLICATIONS
Level Setting
Instrumentation
Automatic Test Equipment
Optical Networks
Industrial Control Systems
Data Acquisition
Low Cost I/O

#### **GENERAL DESCRIPTION**

The AD5516 is a 16-channel, 12-bit voltage-output DAC. The selected DAC register is written to via the 3-wire serial interface. DAC selection is accomplished via address bits A3–A0. 14-bit resolution can be achieved by fine adjustment in Increment/ Decrement Mode (Mode 2). The serial interface operates at clock rates up to 20 MHz and is compatible with standard SPI, MICROWIRE, and DSP interface standards. The output voltage range is fixed at  $\pm 2.5~V~(AD5516-1), \pm 5~V~(AD5516-2),$  and  $\pm 10~V~(AD5516-3)$ . Access to the feedback resistor in each channel is provided via  $R_{\rm FB}0$  to  $R_{\rm FB}15~{\rm pins}$ .

The device is operated with AV $_{CC}$  = 5 V  $\pm$  5%, DV $_{CC}$  = 2.7 V to 5.25 V, V $_{SS}$  = -4.75 V to -12 V, and V $_{DD}$  = +4.75 V to +12 V and requires a stable 3 V reference on REF IN.

#### PRODUCT HIGHLIGHTS

- 1. Sixteen 12-bit DACs in one package, guaranteed monotonic
- 2. Available in a 74-lead LFBGA package with a body size of 12 mm × 12 mm

#### FUNCTIONAL BLOCK DIAGRAM



\*Protected by U.S. Patent No. 5,969,657; other patents pending SPI and QSPI are trademarks of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor Corporation.

#### REV. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700 www.analog.com
Fax: 781/326-8703 © Analog Devices, Inc., 2002

# 

| Parameter <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                         | A Version <sup>2</sup>                                | Unit                                                     | Conditions/Comments                                                                                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| DAC DC PERFORMANCE Resolution Integral Nonlinearity (INL) Differential Nonlinearity (DNL) Increment/Decrement Step-Size Bipolar Zero Error Positive Full-Scale Error Negative Full-Scale Error                                                                                                                                                                                 | 12<br>±2<br>-1/+1.3<br>±0.25<br>±7<br>±10<br>±10      | Bits LSB max LSB max LSB typ LSB max LSB max LSB max     | Mode 1<br>±0.5 LSB typ, Monotonic; Mode 1<br>Monotonic; Mode 2 Only                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                | ±10                                                   | LSD IIIax                                                |                                                                                                                            |
| VOLTAGE REFERENCE REF_IN Nominal Input Voltage Input Voltage Range <sup>3</sup> Input Current                                                                                                                                                                                                                                                                                  | 3<br>2.875/3.125<br>±1                                | V<br>V min/max<br>μA max                                 | < 1 nA typ                                                                                                                 |
| ANALOG OUTPUTS (V <sub>OUT</sub> 0–15) Output Temperature Coefficient <sup>3, 4</sup> DC Output Impedance <sup>3</sup> Output Range <sup>5</sup> AD5516-1 AD5516-2                                                                                                                                                                                                             | 10<br>0.5<br>±2.5<br>±5                               | ppm/°C typ<br>Ω typ<br>V typ<br>V typ                    | of FSR                                                                                                                     |
| AD5516-3 Resistive Load <sup>3, 6</sup> Capacitive Load <sup>3, 6</sup> Short-Circuit Current <sup>3</sup> DC Power-Supply Rejection Ratio <sup>3</sup> DC Crosstalk <sup>3</sup>                                                                                                                                                                                              | ±10<br>5<br>200<br>7<br>-85<br>120                    | $V$ typ $k\Omega$ min $pF$ $mA$ typ $dB$ typ $\mu V$ max | $V_{\rm DD}$ = +12 V ± 5%, $V_{\rm SS}$ = -12 V ± 5%                                                                       |
| DIGITAL INPUTS <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                    |                                                       |                                                          |                                                                                                                            |
| Input Current Input Low Voltage Input High Voltage                                                                                                                                                                                                                                                                                                                             | ±10<br>0.8<br>0.4<br>2.4                              | μΑ max<br>V max<br>V max<br>V min                        | $\pm 5 \mu A \text{ typ}$ $DV_{CC} = 5 \text{ V} \pm 5\%$ $DV_{CC} = 3 \text{ V} \pm 10\%$ $DV_{CC} = 5 \text{ V} \pm 5\%$ |
| Input Hysteresis (SCLK and SYNC) Input Capacitance                                                                                                                                                                                                                                                                                                                             | 2<br>150<br>10                                        | V min<br>mV typ<br>pF max                                | $DV_{CC} = 3 V \pm 10\%$ $5 pF typ$                                                                                        |
| $\begin{array}{c} \overline{DIGITAL\ OUTPUTS\ (\overline{BUSY},\ D_{OUT})^3} \\ Output\ Low\ Voltage,\ DV_{CC} = 5\ V \\ Output\ High\ Voltage,\ DV_{CC} = 5\ V \\ Output\ Low\ Voltage,\ DV_{CC} = 3\ V \\ Output\ High\ Voltage,\ DV_{CC} = 3\ V \\ High\ Impedance\ Leakage\ Current\ (D_{OUT}\ only) \\ High\ Impedance\ Output\ Capacitance\ (D_{OUT}\ only) \end{array}$ | 0.4<br>4<br>0.4<br>2.4<br>±1<br>5                     | V max<br>V min<br>V max<br>V min<br>µA max<br>pF typ     | Sinking 200 μA Sourcing 200 μA Sinking 200 μA Sourcing 200 μA DCEN = 0 DCEN = 0                                            |
| POWER REQUIREMENTS Power Supply Voltages $V_{DD}$ $V_{SS}$ $AV_{CC}$ $DV_{CC}$ Power Supply Currents <sup>7</sup>                                                                                                                                                                                                                                                              | +4.75/+15.75<br>-4.75/-15.75<br>4.75/5.25<br>2.7/5.25 | V min/max<br>V min/max<br>V min/max<br>V min/max         |                                                                                                                            |
| $I_{DD}$ $I_{SS}$ $AI_{CC}$ $DI_{CC}$ Power-Down Currents <sup>7</sup>                                                                                                                                                                                                                                                                                                         | 5<br>5<br>17<br>1.5                                   | mA max<br>mA max<br>mA max<br>mA max                     | 3.5 mA typ. All Channels Full-Scale<br>3.5 mA typ. All Channels Full-Scale<br>13 mA typ<br>1 mA typ                        |
| $egin{aligned} \mathbf{I}_{\mathrm{DD}} \\ \mathbf{I}_{\mathrm{SS}} \\ \mathbf{AI}_{\mathrm{CC}} \\ \mathbf{DI}_{\mathrm{CC}} \end{aligned}$                                                                                                                                                                                                                                   | 2<br>3<br>2<br>2<br>105                               | μΑ max<br>μΑ max<br>μΑ max<br>μΑ max<br>mW typ           | 200 nA typ<br>200 nA typ<br>200 nA typ<br>200 nA typ<br>V <sub>DD</sub> = +5 V, V <sub>SS</sub> = -5 V                     |

#### NOTES

<sup>&</sup>lt;sup>1</sup>See Terminology section.

 $<sup>^2</sup>A$  Version: Industrial temperature range  $-40\,^{\circ}\text{C}$  to +85 $^{\circ}\text{C}$ ; typical at +25 $^{\circ}\text{C}$ .

<sup>&</sup>lt;sup>3</sup>Guaranteed by design and characterization; not production tested.

<sup>&</sup>lt;sup>4</sup>AD780 as reference for the AD5516.

 $<sup>^{5}</sup>$ Output range is restricted from  $V_{SS}$  + 2 V to  $V_{DD}$  – 2 V. Output span varies with reference voltage and is functional down to 2 V.

 $<sup>^6\</sup>text{Ensure}$  that you do not exceed  $T_{J\,(MAX)}.$  See Absolute Maximum Ratings section.

<sup>&</sup>lt;sup>7</sup>Outputs unloaded.

Specifications subject to change without notice.

# $\begin{array}{l} \textbf{AC CHARACTERISTICS} & (V_{DD} = +4.75 \text{ V to } +13.2 \text{ V}, V_{SS} = -4.75 \text{ V to } -13.2 \text{ V}; \text{ AV}_{CC} = 4.75 \text{ V to } 5.25 \text{ V}; \text{ DV}_{CC} = 2.7 \text{ V to } 5.25 \text{ V}; \text{ AGND} = \text{DGND} \\ = \text{DACGND} = 0 \text{ V}; \text{ REF\_IN} = 3 \text{ V}; \text{ All outputs unloaded. All specifications } T_{\text{MIN}} \text{ to } T_{\text{MAX}} \text{ unless otherwise noted.}) \\ \end{array}$

| Parameter <sup>1, 2</sup>                          | A Version <sup>3</sup> | Unit                | Conditions/Comments                 |
|----------------------------------------------------|------------------------|---------------------|-------------------------------------|
| Output Voltage Settling Time (Mode 1) <sup>4</sup> | 32                     | μs max              | 100 pF, 5 kΩ Load Full-Scale Change |
| Output Voltage Settling Time (Mode 2) <sup>4</sup> | 2.5                    | μs max              | 100 pF, 5 kΩ Load, 1 Code Increment |
| Slew Rate                                          | 0.85                   | V/µs typ            |                                     |
| Digital-to-Analog Glitch Impulse                   | 1                      | nV-s typ            | 1 LSB Change around Major Carry     |
| Digital Crosstalk                                  | 5                      | nV-s typ            |                                     |
| Analog Crosstalk AD5516-1                          | 10                     | nV-s typ            |                                     |
| Digital Feedthrough                                | 1                      | nV-s typ            |                                     |
| Output Noise Spectral Density @ 1 kHz              | 150                    | $nV/(Hz)^{1/2}$ typ | AD5516-1                            |

#### NOTES

Specifications subject to change without notice.

# 

| Parameter <sup>1, 2, 3</sup> | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> (A Version) | Unit    | Conditions/Comments                                           |
|------------------------------|----------------------------------------------------------|---------|---------------------------------------------------------------|
| f <sub>UPDATE1</sub>         | 32                                                       | kHz max | DAC Update Rate (Mode 1)                                      |
| $f_{UPDATE2}$                | 750                                                      | kHz max | DAC Update Rate (Mode 2)                                      |
| $f_{CLKIN}$                  | 20                                                       | MHz max | SCLK Frequency                                                |
| $t_1$                        | 20                                                       | ns min  | SCLK High Pulsewidth                                          |
| $t_2$                        | 20                                                       | ns min  | SCLK Low Pulsewidth                                           |
| $t_3$                        | 15                                                       | ns min  | SYNC Falling Edge to SCLK Falling Edge Setup Time             |
| $t_4$                        | 5                                                        | ns min  | D <sub>IN</sub> Setup Time                                    |
| t <sub>5</sub>               | 5                                                        | ns min  | D <sub>IN</sub> Hold Time                                     |
| $t_6$                        | 0                                                        | ns min  | SCLK Falling Edge to SYNC Rising Edge                         |
| $t_7$                        | 10                                                       | ns min  | Minimum SYNC High Time (Standalone Mode)                      |
| t <sub>7MODE2</sub>          | 400                                                      | ns min  | Minimum SYNC High Time (Daisy-Chain Mode)                     |
| t <sub>8MODE1</sub>          | 10                                                       | ns min  | BUSY Rising Edge to SYNC Falling Edge                         |
| t <sub>9MODE2</sub>          | 200                                                      | ns min  | 18th SCLK Falling Edge to SYNC Falling Edge (Standalone Mode) |
| t <sub>10</sub>              | 10                                                       | ns min  | SYNC Rising Edge to SCLK Rising Edge (Daisy-Chain Mode)       |
| $t_{11}^{4}$                 | 20                                                       | ns max  | SCLK Rising Edge to D <sub>OUT</sub> Valid (Daisy-Chain Mode) |
| $t_{12}$                     | 20                                                       | ns min  | RESET Pulsewidth                                              |

#### NOTES

Specifications subject to change without notice.

<sup>&</sup>lt;sup>1</sup>See Terminology section.

<sup>&</sup>lt;sup>2</sup>Guaranteed by design and characterization; not production tested.

<sup>&</sup>lt;sup>3</sup>A version: Industrial temperature range –40°C to +85°C.

<sup>&</sup>lt;sup>4</sup>Timed from the end of a write sequence.

<sup>&</sup>lt;sup>1</sup>See Timing Diagrams in Figures 1 and 2.

<sup>&</sup>lt;sup>2</sup>Guaranteed by design and characterization; not production tested.

 $<sup>^3</sup>$ All input signals are specified with tr = tf = 5 ns (10% to 90% of DV<sub>CC</sub>) and timed from a voltage level of ( $V_{IL} + V_{IH}$ )/2.

<sup>&</sup>lt;sup>4</sup>This is measured with the load circuit of Figure 3.

#### **SERIAL INTERFACE TIMING DIAGRAMS**



Figure 1. Serial Interface Timing Diagram



Figure 2. Daisy-Chaining Timing Diagram



Figure 3. Load Circuit for  $D_{OUT}$  Timing Specifications

-4- REV. 0

#### ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>

| $(T_A = 25^{\circ}C \text{ unless otherwise noted.})$         |
|---------------------------------------------------------------|
| $V_{DD}$ to AGND0.3 V to +17 V                                |
| $V_{SS}$ to AGND                                              |
| AV <sub>CC</sub> to AGND, DACGND $-0.3$ V to $+7$ V           |
| $DV_{CC}$ to $DGND$                                           |
| Digital Inputs to DGND0.3 V to DV <sub>CC</sub> + 0.3 V       |
| Digital Outputs to DGND0.3 V to DV <sub>CC</sub> + 0.3 V      |
| REF_IN to AGND, DACGND $-0.3$ V to AV <sub>CC</sub> + $0.3$ V |
| $V_{OUT}$ 0–15 to AGND $V_{SS}$ – 0.3 V to $V_{DD}$ + 0.3 V   |
| AGND to DGND0.3 V to +0.3 V                                   |
| $R_{FB}$ 0–15 to AGND                                         |
| Operating Temperature Range, Industrial40°C to +85°C          |

| Storage Temperature Range65°C to +150°C                         |
|-----------------------------------------------------------------|
| Junction Temperature (T <sub>I MAX</sub> )150°C                 |
| 74-Lead LFBGA Package, θ <sub>IA</sub> Thermal Impedance 41°C/W |
| Reflow Soldering                                                |
| Peak Temperature220°C                                           |
| Time at Peak Temperature                                        |
| MOTES                                                           |

<sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ORDERING GUIDE**

| Model       | Function | Output Voltage Span | Package Option |
|-------------|----------|---------------------|----------------|
| AD5516ABC-1 | 16 DACs  | ±2.5 V              | 74-Lead LFBGA  |
| AD5516ABC-2 | 16 DACs  | ±5 V                | 74-Lead LFBGA  |
| AD5516ABC-3 | 16 DACs  | ±10 V               | 74-Lead LFBGA  |

#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD5516 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. 0 -5-

<sup>&</sup>lt;sup>2</sup>Transient currents of up to 100 mA will not cause SCR latch-up.

#### PIN CONFIGURATION



#### 74-LEAD LFBGA BALL CONFIGURATION

| LFBGA<br>Number | Ball<br>Name | LFBGA<br>Number | Ball<br>Name       | LFBGA<br>Number | Ball<br>Name        | LFBGA<br>Number | Ball<br>Name        | LFBGA<br>Number | Ball<br>Name        |
|-----------------|--------------|-----------------|--------------------|-----------------|---------------------|-----------------|---------------------|-----------------|---------------------|
| A1              | NC           | B5              | DGND               | D11             | NC                  | H10             | V <sub>OUT</sub> 13 | K9              | R <sub>FB</sub> 10  |
| A2              | NC           | B6              | DGND               | E1              | V <sub>OUT</sub> 1  | H11             | V <sub>OUT</sub> 12 | K10             | R <sub>FB</sub> 9   |
| A3              | RESET        | B7              | NC                 | E2              | NC                  | J1              | R <sub>FB</sub> 3   | K11             | V <sub>OUT</sub> 11 |
| A4              | BUSY         | B8              | NC                 | E10             | AGND1               | J2              | V <sub>OUT</sub> 14 | L1              | NC                  |
| A5              | DGND         | B9              | SCLK               | E11             | PD                  | J6              | NC                  | L2              | V <sub>OUT</sub> 6  |
| A6              | $DV_{CC}$    | B10             | NC                 | F1              | V <sub>OUT</sub> 2  | J10             | R <sub>FB</sub> 12  | L3              | R <sub>FB</sub> 6   |
| A7              | $D_{OUT}$    | B11             | REF_IN             | F2              | R <sub>FB</sub> 1   | J11             | $R_{FB}11$          | L4              | V <sub>OUT</sub> 7  |
| A8              | $D_{IN}$     | C1              | $V_{OUT}0$         | F10             | AGND2               | K1              | $R_{FB}4$           | L5              | NC                  |
| A9              | SYNC         | C2              | DACGND             | F11             | R <sub>FB</sub> 14  | K2              | $V_{OUT}$ 5         | L6              | $V_{\rm DD}2$       |
| A10             | NC           | C6              | NC                 | G1              | R <sub>FB</sub> 2   | K3              | $R_{FB}5$           | L7              | $V_{\rm DD}1$       |
| A11             | NC           | C10             | AV <sub>CC</sub> 1 | G2              | R <sub>FB</sub> 15  | K4              | NC                  | L8              | R <sub>FB</sub> 7   |
| B1              | NC           | C11             | NC                 | G10             | V <sub>OUT</sub> 14 | K5              | $V_{SS}2$           | L9              | V <sub>OUT</sub> 8  |
| B2              | NC           | D1              | $R_{FB}0$          | G11             | R <sub>FB</sub> 13  | K6              | $V_{SS}1$           | L10             | R <sub>FB</sub> 8   |
| B3              | NC           | D2              | DACGND             | H1              | V <sub>OUT</sub> 3  | K7              | $V_{OUT}10$         | L11             | NC                  |
| B4              | DCEN         | D10             | AV <sub>CC</sub> 2 | H2              | V <sub>OUT</sub> 15 | K8              | V <sub>OUT</sub> 9  |                 |                     |

NC = Not Internally Connected

#### PIN FUNCTION DESCRIPTIONS

| Mnemonic             | Function                                                                                                                                                                        |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGND (1-2)           | Analog GND pins                                                                                                                                                                 |
| $AV_{CC}$ (1–2)      | Analog supply pins. Voltage range from +4.75 V to +5.25 V.                                                                                                                      |
| $V_{\rm DD} \ (1-2)$ | $ m V_{DD}$ supply pins. Voltage range from +4.75 V to +15.75 V.                                                                                                                |
| $V_{SS}$ (1–2)       | $V_{SS}$ supply pins. Voltage range from $-4.75~{ m V}$ to $-15.75~{ m V}$ .                                                                                                    |
| DGND                 | Digital GND pins                                                                                                                                                                |
| $DV_{CC}$            | Digital supply pin. Voltage range from 2.7 V to 5.25 V.                                                                                                                         |
| DACGND               | Reference GND supply for all 16 DACs.                                                                                                                                           |
| REF_IN               | Reference input voltage for all 16 DACs. The recommended value of REF_IN is 3 V.                                                                                                |
| $V_{OUT}$ (0–15)     | Analog output voltages from the 16 DAC channels.                                                                                                                                |
| $R_{FB}$ (0–15)      | Feedback resistors. For nominal output voltage range connect each $R_{FB}$ to its corresponding $V_{OUT}$ .                                                                     |
| SYNC                 | Active low input. This is the frame synchronization signal for the serial interface. While $\overline{\text{SYNC}}$ is low, data is transferred in on the falling edge of SCLK. |
| SCLK                 | Serial clock input. Data is clocked into the shift register on the falling edge of SCLK. This operates at clock speeds up to 20 MHz.                                            |
| $\mathrm{D_{IN}}$    | Serial data input. Data must be valid on the falling edge of SCLK.                                                                                                              |

-6- REV. 0

#### PIN FUNCTION DESCRIPTIONS (continued)

| Mnemonic             | Function                                                                                                                                                                                                                                                                                                   |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D <sub>OUT</sub>     | Serial data output. $D_{OUT}$ can be used for daisy-chaining a number of devices together or for reading back the data in the shift register for diagnostic purposes. Data is clocked out on $D_{OUT}$ on the rising edge of SCLK and is valid on the falling edge of SCLK.                                |
| $DCEN^1$             | Active high control input. This pin is tied high to enable daisy-chain mode.                                                                                                                                                                                                                               |
| $\overline{RESET}^2$ | Active low control input. This resets all DAC registers to power-on value.                                                                                                                                                                                                                                 |
| $PD^1$               | Active high control input. All DACs go into power-down mode when this pin is high. The DAC outputs go into a high-impedance state.                                                                                                                                                                         |
| BUSY                 | Active low output. This signal tells the user that the analog calibration loop is active. It goes low during conversion. The duration of the pulse on $\overline{BUSY}$ determines the maximum DAC update rate, $f_{UPDATE}$ . Further writes to the AD5516 are ignored while $\overline{BUSY}$ is active. |

#### NOTES

#### **TERMINOLOGY**

#### Integral Nonlinearity (INL)

This is a measure of the maximum deviation from a straight line passing through the endpoints of the DAC transfer function. It is expressed in LSBs.

#### Differential Nonlinearity (DNL)

Differential nonlinearity (DNL) is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified DNL of –1 LSB maximum ensures monotonicity.

#### Bipolar Zero Error

Bipolar zero error is the deviation of the DAC output from the ideal midscale of 0 V. It is measured with 10...00 loaded to the DAC. It is expressed in LSBs.

#### Positive Full-Scale Error

This is the error in the DAC output voltage with all 1s loaded to the DAC. Ideally the DAC output voltage, with all 1s loaded to the DAC registers, should be 2.5 V - 1 LSB (AD5516-1), 5 V - 1 LSB (AD5516-2), and 10 V - 1 LSB (AD5516-3). It is expressed in LSBs.

#### **Negative Full-Scale Error**

This is the error in the DAC output voltage with all 0s loaded to the DAC. Ideally the DAC output voltage, with all 0s loaded to the DAC registers, should be -2.5 V (AD5516-1), -5 V (AD5516-2), and -10 V (AD5516-3). It is expressed in LSBs.

#### **Output Temperature Coefficient**

This is a measure of the change in analog output with changes in temperature. It is expressed in ppm/°C of FSR.

#### DC Power Supply Rejection Ratio

DC power supply rejection ratio (PSRR) is a measure of the change in analog output for a change in supply voltage ( $V_{DD}$  and  $V_{SS}$ ). It is expressed in dBs.  $V_{DD}$  and  $V_{SS}$  are varied  $\pm 5\%$ .

#### DC Crosstalk

This is the dc change in the output level of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) and output change of another DAC. It is expressed in mV.

#### **Output Settling Time**

This is the time taken from when the last data bit is clocked into the DAC until the output has settled to within  $\pm 0.5$  LSB of its final value (see TPC 7).

#### Digital-to-Analog Glitch Impulse

This is the area of the glitch injected into the analog output when the code in the DAC register changes state. It is specified as the area of the glitch in nV-secs when the digital code is changed by 1 LSB at the major carry transition (011...11 to 100...00 or 100...00 to 011...11).

#### **Digital Crosstalk**

This is the glitch impulse transferred to the output of one DAC at midscale while a full-scale code change (all 1s to all 0s and vice versa) is being written to another DAC. It is expressed in nV-secs.

#### **Analog Crosstalk**

This is the area of the glitch transferred to the output  $(V_{OUT})$  of one DAC due to a full-scale change in the output  $(V_{OUT})$  of another DAC. The area of the glitch is expressed in nV-secs.

#### Digital Feedthrough

This is a measure of the impulse injected into the analog outputs from the digital control inputs when the part is not being written to, i.e., SYNC is high. It is specified in nV-secs and measured with a worst-case change on the digital input pins, e.g., from all 0s to all 1s and vice versa.

#### **Output Noise Spectral Density**

This is a measure of internally generated random noise. Random noise is characterized as a spectral density (voltage per root Hertz). It is measured in  $nV/(Hz)^{1/2}$ .

REV. 0 -7-

<sup>&</sup>lt;sup>1</sup>Internal pull-down device on this logic input. Therefore it can be left floating and will default to a logic low condition.

<sup>&</sup>lt;sup>2</sup>Internal pull-up device on this logic input. Therefore it can be left floating and will default to a logic high condition.

## **AD5516**—Typical Performance Characteristics



TPC 1. Typical DNL Plot



TPC 2. Typical INL Plot



TPC 3. Typical INL Error and DNL Error vs. Temperature



TPC 4. Bipolar Zero Error and Full-Scale Error vs. Temperature



TPC 5. V<sub>OUT</sub> vs. Temperature



TPC 6.  $V_{OUT}$  Source and Sink Capability



TPC 7. Full-Scale Settling Time



TPC 8. Exiting Power-Down to Full Scale



TPC 9. Major Code Transition Glitch Impulse

-8- REV. 0







40
REF\_IN = 3V
T<sub>A</sub> = 25°C

0
-10
0
LSBs

TPC 10.  $V_{OUT}$  Repeatability; Programming the Same Code Multiple Times

TPC 11. Bipolar Error Distribution

TPC 12. Positive Full-Scale Error Distribution



TPC 13. Negative Full-Scale Error Distribution



TPC 14. Increment Step vs. Accuracy

REV. 0 -9-

#### **FUNCTIONAL DESCRIPTION**

The AD5516 consists of sixteen 12-bit DACs in a single package. A single reference input pin (REF\_IN) is used to provide a 3 V reference for all 16 DACs. To update a DAC's output voltage the required DAC is addressed via the 3-wire serial interface. Once the serial write is complete, the selected DAC converts the code into an output voltage. The output amplifiers translate the DAC output range to give the appropriate voltage range ( $\pm 2.5~\rm V$ ,  $\pm 5~\rm V$ , or  $\pm 10~\rm V$ ) at output pins  $V_{\rm OUT}0$  to  $V_{\rm OUT}15$ .

The AD5516 uses a self-calibrating architecture to achieve 12-bit performance. The calibration routine servos to select the appropriate voltage level on an internal 14-bit resolution DAC. Noise during the calibration ( $\overline{BUSY}$  low period) can result in the selection of a voltage within a  $\pm 0.25$  LSB band around the normal selected voltage. See TPC 10.

It is essential to minimize noise on REFIN for optimal performance. The AD780's specified decoupling makes it the ideal reference to drive the AD5516.

On power-on, all DACs power up to a reset value (see RESET section).

#### DIGITAL-TO-ANALOG SECTION

The architecture of each DAC channel consists of a resistorstring DAC followed by an output buffer amplifier. The voltage at the REF\_IN Pin provides the reference voltage for the corresponding DAC. The input coding to the DAC is offset binary; this results in ideal DAC output voltages as follows:

AD5516-1 
$$V_{DAC} = \frac{2 \times V_{REF\_IN} \times 2.5 \times D}{3 \times 2^{N}} - \frac{V_{REF\_IN} \times 2.5}{3}$$

$$\text{AD5516-2} \quad V_{DAC} = \frac{4 \times V_{REF\_IN} \times 2.5 \times D}{3 \times 2^N} - \frac{2 \, V_{REF\_IN} \times 2.5}{3}$$

AD5516-3 
$$V_{DAC} = \frac{8 \times V_{REF\_IN} \times 2.5 \times D}{3 \times 2^{N}} - \frac{4 V_{REF\_IN} \times 2.5}{3}$$

Where:

D = decimal equivalent of the binary code that is loaded to the DAC register, i.e., 0–4096

N = DAC resolution = 12

Table I illustrates ideal analog output versus DAC code.

Table I. DAC Register Contents AD5516-1

| MSB                           | LSB     | Analog Output, V <sub>OUT</sub>                                                                                     |
|-------------------------------|---------|---------------------------------------------------------------------------------------------------------------------|
| 1111 11<br>1000 00<br>0000 00 | 00 0000 | $\begin{array}{c} V_{REF\_IN} \times 2.5/3 - 1 \text{ LSB} \\ 0 \text{ V} \\ -V_{REF\_IN} \times 2.5/3 \end{array}$ |

#### MODES OF OPERATION

The AD5516 has two modes of operation.

Mode 1 (MODE bits = 00): The user programs a 12-bit data word to one of 16 channels via the serial interface. This word is loaded into the addressed DAC register and is then converted into an analog output voltage. During conversion the  $\overline{BUSY}$  output is low and all SCLK pulses are ignored. At the end of a conversion  $\overline{BUSY}$  goes high indicating that the update of the addressed DAC is complete. It is recommended that SCLK is not pulsed while  $\overline{BUSY}$  is low. Mode 1 conversion takes 25  $\mu$ s typ.

Mode 2 (MODE bits = 01 or 10): Mode 2 operation allows the user to increment or decrement the DAC output in 0.25 LSB steps, resulting in a 14-bit monotonic DAC. The amount by which the DAC output is incremented or decremented is determined by Mode 2 bits DB6-DB0, e.g., for a 0.25 LSB increment/decrement DB6...DB0 = 0000001, while for a 2.5 LSB increment/decrement, DB6...DB0 = 0001010. The MODE bits determine whether the DAC data is incremented (01) or decremented (10). The maximum amount that the user is allowed to increment or decrement the DAC output is 127 steps of 0.25 LSB, i.e., DB6...DB0 = 11111111. Mode 2 update takes approximately 1 µs. The Mode 2 feature allows increased resolution but overall increment/decrement accuracy varies with increment/decrement step as shown in TPC 14. Mode 2 is useful in applications where greater resolution is required, for example, in servo applications requiring fine-tune to 14-bit resolution.



Figure 4. Mode 1 Data Format



Figure 5. Mode 2 Data Format

REV. 0

The user must allow 200 ns (min) between two consecutive Mode 2 writes in standalone mode and 400 ns (min) between two consecutive Mode 2 writes in daisy-chain mode.

See Figures 4 and 5 for Mode 1 and Mode 2 data formats.

When MODE bits = 11, the device is in No Operation mode. This may be useful in daisy-chain applications where the user does not wish to change the settings of the DACs. Simply write 11 to the MODE bits and the following address and data bits will be ignored.

#### **SERIAL INTERFACE**

The AD5516 has a 3-wire interface that is compatible with SPI/QSPI/MICROWIRE and DSP interface standards. Data is written to the device in 18-bit words. This 18-bit word consists of two mode bits, four address bits, and 12 data bits as shown in Figure 4.

The serial interface works with both a continuous and burst clock. The first falling edge of  $\overline{\text{SYNC}}$  resets a counter that counts the number of serial clocks to ensure the correct number of bits are shifted in and out of the serial shift registers. Any further edges on  $\overline{\text{SYNC}}$  are ignored until the correct number of bits are shifted in or out. In order for another serial transfer to take place, the counter must be reset by the falling edge of  $\overline{\text{SYNC}}$ .

#### A3-A0

Four address bits (A3 = MSB Address, A0 = LSB). These are used to address one of 16 DACs.

Table II. Selected DAC

| <b>A</b> 3 | A2 | <b>A</b> 1 | <b>A</b> 0 | Selected DAC |
|------------|----|------------|------------|--------------|
| 0          | 0  | 0          | 0          | DAC 0        |
| 0          | 0  | 0          | 1          | DAC 1        |
| :          | :  | :          | :          |              |
| 1          | 1  | 1          | 1          | DAC 15       |

#### DB11-DB0

These are used to write a 12-bit word into the addressed DAC register. Figures 1 and 2 show the timing diagram for a write cycle to the AD5516.

#### **SYNC** FUNCTION

In both standalone and daisy-chain modes,  $\overline{SYNC}$  is an edge-triggered input that acts as a frame synchronization signal and chip enable. Data can only be transferred into the device while  $\overline{SYNC}$  is low. To start the serial data transfer,  $\overline{SYNC}$  should be taken low observing the minimum  $\overline{SYNC}$  falling to SCLK falling edge setup time,  $t_3$ .

#### Standalone Mode (DCEN = 0)

After SYNC goes low, serial data will be shifted into the device's input shift register on the falling edges of SCLK for 18 clock pulses. After the falling edge of the 18th SCLK pulse, data will automatically be transferred from the input shift register to the addressed DAC.

 $\overline{\text{SYNC}}$  must be taken high and low again for further serial data transfer.  $\overline{\text{SYNC}}$  may be taken high after the falling edge of the 18th SCLK pulse, observing the minimum SCLK falling edge to  $\overline{\text{SYNC}}$  rising edge time,  $t_6$ . If  $\overline{\text{SYNC}}$  is taken high before the 18th falling edge of SCLK, the data transfer will be aborted and the addressed DAC will not be updated. See the timing diagram in Figure 1.

#### Daisy-Chain Mode (DCEN = 1)

In daisy-chain mode, the internal gating on SCLK is disabled. The SCLK is continuously applied to the input shift register when  $\overline{SYNC}$  is low. If more than 18 clock pulses are applied, the data ripples out of the shift register and appears on the  $D_{OUT}$  line. This data is clocked out on the rising edge of SCLK and is valid on the falling edge. By connecting this line to the  $D_{IN}$  input on the next device in the chain, a multidevice interface is constructed. Eighteen clock pulses are required for each device in the system. Therefore, the total number of clock cycles must equal 18N where N is the total number of devices in the chain. See the timing diagram in Figure 2.

When the serial transfer to all devices is complete,  $\overline{SYNC}$  should be taken high. This prevents any further data being clocked into the input shift register. A burst clock containing the exact number of clock cycles may be used and  $\overline{SYNC}$  taken high some time later. After the rising edge of  $\overline{SYNC}$ , data is automatically transferred from each device's input shift register to the addressed DAC.

#### **RESET** Function

The  $\overline{RESET}$  function on the AD5516 can be used to reset all nodes on this device to their power-on reset condition. This is implemented by applying a low-going pulse of minimum 20 ns to the  $\overline{RESET}$  Pin on the device.

Table III. Typical Power-ON Values

| Device   | Output Voltage |
|----------|----------------|
| AD5516-1 | -0.073 V       |
| AD5516-2 | −0.183 V       |
| AD5516-3 | −0.391 V       |

#### **BUSY** Output

During conversion, the  $\overline{BUSY}$  output is low and all SCLK pulses are ignored. At the end of a conversion,  $\overline{BUSY}$  goes high indicating that the update of the addressed DAC is complete. It is recommended that SCLK is not pulsed while  $\overline{BUSY}$  is low.

#### MICROPROCESSOR INTERFACING

The AD5516 is controlled via a versatile 3-wire serial interface that is compatible with a number of microprocessors and DSPs.

#### AD5516 to ADSP-2106x SHARC DSP Interface

The ADSP-2106x SHARC DSPs are easily interfaced to the AD5516 without the need for extra logic.

The AD5516 expects a t<sub>3</sub> (SYNC falling edge to SCLK falling edge setup time) of 15 ns min. Consult the ADSP-2106x User Manual for information on clock and frame sync frequencies for the SPORT register and contents of the TDIV, RDIV registers.

REV. 0 –11–

A data transfer is initiated by writing a word to the TX register after the SPORT has been enabled. In write sequences data is clocked out on each rising edge of the DSP's serial clock and clocked into the AD5516 on the falling edge of its SCLK. The SPORT transmit control register should be set up as follows:

DTYPE = 00, Right Justify Data ICLK = 1, Internal Serial Clock TFSR = 1, Frame Every Word INTF = 1, Internal Frame Sync

LTFS = 1, Active Low Frame Sync Signal

LAFS = 0, Early Frame Sync

SENDN = 0, Data Transmitted MSB First

SLEN = 10011, 18-Bit Data Words (SLEN = Serial Word)

Figure 6 shows the connection diagram.



Figure 6. AD5516 to ADSP-2106x Interface

#### AD5516 to MC68HC11

The serial peripheral interface (SPI) on the MC68HC11 is configured for master mode (MSTR = 1), clock polarity bit (CPOL) = 0, and the clock phase bit (CPHA) = 1. The SPI is configured by writing to the SPI control register (SPCR)—see the 68HC11 User Manual. SCK of the 68HC11 drives the SCLK of the AD5516, the MOSI output drives the serial data line  $(D_{IN})$  of the AD5516. The  $\overline{SYNC}$  signal is derived from a port line (PC7). When data is being transmitted to the AD5516, the SYNC line is taken low (PC7). Data appearing on the MOSI output is valid on the falling edge of SCK. Serial data from the 68HC11 is transmitted in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. Data is transmitted MSB first. In order to transmit 18 data bits, it is important to left justify the data in the SPDR register. PC7 must be pulled low to start a transfer and taken high and low again before any further read/write cycles can take place. A connection diagram is shown in Figure 7.



\*ADDITIONAL PINS OMITTED FOR CLARITY

Figure 7. AD5516 to MC68HC11 Interface

#### AD5516 to PIC16C6x/7x

The PIC16C6x/7x synchronous serial port (SSP) is configured as an SPI master with the clock polarity bit (CKP) = 0. This is done by writing to the synchronous serial port control register (SSPCON). See user PIC16/17 Microcontroller User Manual. In this example, I/O port RA1 is being used to provide a  $\overline{\text{SYNC}}$  signal and enable the serial port of the AD5516. This microcontroller transfers only eight bits of data during each serial transfer operation; therefore, three consecutive write operations are required. Figure 8 shows the connection diagram.



Figure 8. AD5516 to PIC16C6x/7x Interface

#### AD5516 to 8051

A serial interface between the AD5516 and the 80C51/80L51 microcontroller is shown in Figure 9. The AD5516 requires a clock synchronized to the serial data. The 8051 serial interface must therefore be operated in Mode 0. TxD of the microcontroller drives the SCLK of the AD5516, while RxD drives the serial data line. P3.3 is a bit programmable pin on the serial port that is used to drive SYNC. The 80C51/80L51 provides the LSB first, while the AD5516 expects MSB of the 18-bit word first. Care should be taken to ensure the transmit routine takes this into account.



Figure 9. AD5516 to 8051 Interface

When data is to be transmitted to the DAC, P3.3 is taken low. Data on RxD is valid on the falling edge of TxD, so the clock must be inverted as the AD5516 clocks data into the input shift register on the rising edge of the serial clock. The 80C51/80L51 transmits its data in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. As the DAC requires an 18-bit word, P3.3 must be left low after the first eight bits are transferred, and brought high after the complete 18 bits have been transferred. DOUT may be tied to RxD for data verification purposes when the device is in daisy-chain mode.

-12- REV. 0

#### APPLICATION CIRCUITS

The AD5516 is suited for use in many applications, such as level setting, optical, industrial systems, and automatic test applications. In level setting and servo applications where a fine-tune adjust is required, the Mode 2 function increases resolution. The following figures show the AD5516 used in some potential applications.

#### AD5516 in a Typical ATE System

The AD5516 is ideally suited for the level setting function in automatic test equipment. A number of DACs are required to control pin drivers, comparators, active loads, parametric measurement units, and signal timing. Figure 10 shows the AD5516 in such a system.



Figure 10. AD5516 in an ATE System

#### AD5516 in an Optical Network Control Loop

The AD5516 can be used in optical network control applications that require a large number of DACs to perform a control and measurement function. In the example shown below, the outputs of the AD5516 are fed into amplifiers and used to control actuators that determine the position of MEMS mirrors in an optical switch. The exact position of each mirror is measured and the readings are multiplexed into an 8-channel, 14-bit ADC (AD7865). The increment and decrement modes of the DACs are useful in this application as it allows the user 14-bit resolution.

The control loop is driven by an ADSP-2106x, a 32-bit SHARC DSP.



Figure 11. AD5516 in an Optical Control Loop

#### POWER SUPPLY DECOUPLING

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5516 is mounted should be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the AD5516 is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device. For supplies with multiple pins  $(AV_{CC}1, AV_{CC}2)$  it is recommended to tie those pins together. The AD5516 should have ample supply bypassing of 10 µF in parallel with 0.1 µF on each supply located as closely to the package as possible, ideally right up against the device. The 10 µF capacitors are the tantalum bead type. The 0.1 µF capacitor should have low effective series resistance (ESR) and effective series inductance (ESI), like the common ceramic types that provide a low-impedance path to ground at high frequencies, to handle transient currents due to internal logic switching.

The power supply lines of the AD5516 should use as large a trace as possible to provide low-impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other parts of the board, and should never be run near the reference inputs. A ground line routed between the  $D_{\rm IN}$  and SCLK lines will help reduce crosstalk between them (not required on a multilayer board as there will be a separate ground plane, but separating the lines will help). It is essential to minimize noise on REFIN.

Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feedthrough through the board. A microstrip technique is by far the best, but not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane while signal traces are placed on the solder side.

As is the case for all thin packages, care must be taken to avoid flexing the package and to avoid a point load on the surface of the package during the assembly process.

REV. 0 -13-

#### **OUTLINE DIMENSIONS**

Dimensions shown in millimeters and (inches)

## 74-Lead LFBGA (BC-74)



CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

COMPLIANT TO JEDEC STANDARDS MO-192

-14- REV. 0