

# High Voltage, Low Noise, Low Distortion, Unity Gain Stable, High Speed Op Amp

ADA4898-1

#### **FEATURES**

**Ultralow noise** 

0.9 nV/√Hz

2.4 pA/√Hz

1.2 nV/√Hz @10 Hz

Ultralow distortion: -93 dBc at 500 kHz Wide supply voltage range: ±5 V to ±16 V

High speed

-3 dB bandwidth: 65 MHz (G = +1)

Slew rate: 55 V/µs Unity gain stable

Low input offset voltage: 150  $\mu$ V maximum Low input offset voltage drift: 1  $\mu$ V/°C Low input bias current:  $-0.1~\mu$ A Low input bias current drift: 2 nA/°C

Supply current: 8 mA Power-down feature

#### **APPLICATIONS**

Instrumentation Active filters DAC buffers SAR ADC drivers Optoelectronics

#### **GENERAL DESCRIPTION**

The ADA4898-1 is an ultralow noise and distortion, unity gain stable, voltage feedback op amp that is ideal for use in 16-bit and 18-bit systems with power supplies from  $\pm 5~\rm V$  to  $\pm 16~\rm V$ . The ADA4898-1 features a linear, low noise input stage and internal compensation that achieves high slew rates and low noise.

With the wide supply voltage range, low offset voltage, and wide bandwidth, the ADA4898-1 is designed to work in the most demanding applications. The ADA4898-1 also features an input bias current cancellation mode that reduces input bias current by a factor of 60.

The ADA4898-1 is available in an 8-lead SOIC package that features an exposed metal paddle on its underside that improves heat transfer to the ground plane. This is a significant improvement over traditional plastic packages. The ADA4898-1 is rated to work over the extended automotive temperature range of  $-40^{\circ}$ C to  $+105^{\circ}$ C.

### **CONNECTION DIAGRAM**



Figure 1. 8-Lead SOIC\_N\_EP (RD-8)



Figure 2. Input Voltage Noise and Current Noise vs. Frequency

Fax: 781.461.3113 ©2008 Analog Devices, Inc. All rights reserved.

# **TABLE OF CONTENTS**

| Features                                    | 1  |
|---------------------------------------------|----|
| Applications                                | 1  |
| Connection Diagram                          | 1  |
| General Description                         | 1  |
| Revision History                            | 2  |
| Specifications with ±15 V Supply            | 3  |
| Specifications with ±5 V Supply             | 4  |
| Absolute Maximum Ratings                    | 5  |
| Thermal Resistance                          | 5  |
| Maximum Power Dissipation                   | 5  |
| ESD Caution                                 | 5  |
| Pin Configuration and Function Descriptions | 6  |
| Typical Performance Characteristics         | 7  |
| Test Circuits                               | 12 |

| Theory of Operation                  | 13 |
|--------------------------------------|----|
| PD (Power Down) Pin                  | 13 |
| Current Noise Measurement            | 13 |
| Applications Information             | 14 |
| Higher Feedback Gain Operation       | 14 |
| Recommended Values for Various Gains | 14 |
| Noise                                | 15 |
| Circuit Considerations               | 15 |
| PCB Layout                           | 15 |
| Power Supply Bypassing               | 15 |
| Grounding                            | 15 |
| Outline Dimensions                   | 16 |
| 0.1                                  | 1. |

### **REVISION HISTORY**

5/08—Revision 0: Initial Release

# SPECIFICATIONS WITH ±15 V SUPPLY

 $T_{A}=25^{\circ}C\text{, }G=+1\text{, }R_{F}=0\text{ }\Omega\text{, }R_{G}\text{ open, }R_{L}=1\text{ }k\Omega\text{ to GND (for }G>1\text{, }R_{F}=100\text{ }\Omega\text{), unless otherwise noted.}$ 

Table 1.

| Parameter                             | Conditions                                                      | Min            | Тур            | Max    | Unit     |
|---------------------------------------|-----------------------------------------------------------------|----------------|----------------|--------|----------|
| DYNAMIC PERFORMANCE                   |                                                                 |                |                |        |          |
| –3 dB Bandwidth                       | V <sub>OUT</sub> = 100 mV p-p                                   |                | 65             |        | MHz      |
|                                       | $V_{OUT} = 2 V p-p$                                             |                | 14             |        | MHz      |
| Bandwidth for 0.1 dB Flatness         | $G = +2, V_{OUT} = 2 V p-p$                                     |                | 3.3            |        | MHz      |
| Slew Rate                             | $V_{OUT} = 5 \text{ V step}$                                    |                | 55             |        | V/µs     |
| Settling Time to 0.1%                 | V <sub>OUT</sub> = 5 V step                                     |                | 85             |        | ns       |
| NOISE/DISTORTION PERFORMANCE          |                                                                 |                |                |        |          |
| Harmonic Distortion SFDR              | f = 100 kHz, V <sub>OUT</sub> = 2 V p-p                         |                | -116           |        | dBc      |
|                                       | $f = 500 \text{ kHz}, V_{OUT} = 2 \text{ V p-p}$                |                | -93            |        | dBc      |
|                                       | $f = 1 \text{ MHz}, V_{OUT} = 2 \text{ V p-p}$                  |                | <b>-79</b>     |        | dBc      |
| Input Voltage Noise                   | f = 100 kHz                                                     |                | 0.9            |        | nV/√Hz   |
| Input Current Noise                   | f = 100 kHz                                                     |                | 2.4            |        | pA/√Hz   |
| DC PERFORMANCE                        |                                                                 |                |                |        | <u> </u> |
| Input Offset Voltage                  |                                                                 |                | 20             | 110    | μV       |
| Input Offset Voltage Drift            |                                                                 |                | 1              |        | μV/°C    |
| Input Bias Current                    |                                                                 |                | -0.1           | -0.4   | μA       |
| Input Bias Offset Current             |                                                                 |                | 0.03           | 0.3    | μA       |
| Input Bias Current Drift              |                                                                 |                | 2              |        | nA/°C    |
| Open-Loop Gain                        | $V_{OUT} = \pm 5 V$                                             | 99             | 103            |        | dB       |
| INPUT CHARACTERISTICS                 |                                                                 |                |                |        |          |
| Input Resistance                      | Differential mode                                               |                | 5              |        | kΩ       |
| •                                     | Common mode                                                     |                | 30             |        | ΜΩ       |
| Input Capacitance                     | Differential mode                                               |                | 0.8            |        | рF       |
| F                                     | Common mode                                                     |                | 2.2            |        | pF       |
| Input Common-Mode Voltage Range       |                                                                 |                | ±11            |        | v        |
| Common-Mode Rejection Ratio           | $V_{CM} = \pm 2 V$                                              | -103           | -126           |        | dB       |
| PD (Power Down) PIN                   |                                                                 |                |                |        |          |
| PD Input Voltages                     | Chip powered down                                               |                | ≤–14           |        | V        |
| p                                     | Chip enabled                                                    |                | ≥–13           |        | V        |
| Input Leakage Current                 | $\frac{\text{Chilp Chabled}}{\text{PD}} = +\text{V}_{\text{S}}$ |                | _0.1           |        | μA       |
| input Leakage current                 | $\frac{1D}{PD} = -V_S$                                          |                | -0.2           |        | μΑ       |
| OUTPUT CHARACTERISTICS                | 1045                                                            |                | -0.2           |        | μΛ       |
| Output Voltage Swing                  | $R_{I} = 1 k\Omega$                                             | -11.4 to +12.1 | -11.7 to +12.2 |        | v        |
| Output voltage swing                  | $R_L = 1 \text{ K}\Omega$<br>$R_L = \text{None}$                | ±12.76         | ±12.82         |        | V        |
| Short-Circuit Current                 | Sinking/sourcing                                                | 112.70         | 150            |        | -        |
|                                       | $f = 1 \text{ MHz}, \overline{PD} = -V_s$                       |                | 80             |        | mA<br>dB |
| Off Isolation                         | 1 = 1 WHz, FD = -V\$                                            |                | 60             |        | ub       |
| POWER SUPPLY                          |                                                                 | . 4.5          |                | . 16 5 | .,       |
| Operating Range Quiescent Current     | $\overline{PD} = +V_S$                                          | ±4.5           | 0.1            | ±16.5  | ٧        |
| Quiescent Current                     | _                                                               |                | 8.1            |        | mA       |
|                                       | $\overline{PD} = -V_S$                                          |                | 0.1            |        | mA       |
| Positive Power Supply Rejection Ratio | $+V_S = 15 \text{ V to } 17 \text{ V}, -V_S = -15 \text{ V}$    | -98            | -107           |        | dB       |
| Negative Power Supply Rejection Ratio | $+V_S = 15 \text{ V}, -V_S = -15 \text{ V to } -17 \text{ V}$   | -100           | -114           |        | dB       |

# SPECIFICATIONS WITH ±5 V SUPPLY

 $T_{A}=25^{\circ}C\text{, }G=+1\text{, }R_{F}=0\text{ }\Omega\text{, }R_{G}\text{ open, }R_{L}=1\text{ }k\Omega\text{ to GND (for }G>1\text{, }R_{F}=100\text{ }\Omega\text{), unless otherwise noted.}$ 

Table 2.

| Parameter                             | Conditions                                                    | Min       | Тур         | Max   | Unit   |
|---------------------------------------|---------------------------------------------------------------|-----------|-------------|-------|--------|
| DYNAMIC PERFORMANCE                   |                                                               |           |             |       |        |
| –3 dB Bandwidth                       | $V_{OUT} = 100 \text{ mV p-p}$                                |           | 57          |       | MHz    |
|                                       | $V_{OUT} = 2 V p-p$                                           |           | 12          |       | MHz    |
| Bandwidth for 0.1 dB Flatness         | $G = +2, V_{OUT} = 2 V p-p$                                   |           | 3           |       | MHz    |
| Slew Rate                             | $V_{OUT} = 2 V step$                                          |           | 50          |       | V/µs   |
| Settling Time to 0.1%                 | $V_{OUT} = 2 V step$                                          |           | 90          |       | ns     |
| NOISE/DISTORTION PERFORMANCE          |                                                               |           |             |       |        |
| Harmonic Distortion SFDR              | $f = 500 \text{ kHz}, V_{OUT} = 2 \text{ V p-p}$              |           | <b>-95</b>  |       | dBc    |
|                                       | $f = 1 \text{ MHz}, V_{OUT} = 2 \text{ V p-p}$                |           | -78         |       | dBc    |
| Input Voltage Noise                   | f = 100 kHz                                                   |           | 0.9         |       | nV/√Hz |
| Input Current Noise                   | f = 100 kHz                                                   |           | 2.4         |       | pA/√Hz |
| DC PERFORMANCE                        |                                                               |           |             |       |        |
| Input Offset Voltage                  |                                                               |           | 30          | 150   | μV     |
| Input Offset Voltage Drift            |                                                               |           | 1           |       | μV/°C  |
| Input Bias Current                    |                                                               |           | -0.1        | -0.4  | μΑ     |
| Input Bias Offset Current             |                                                               |           | 0.01        | 0.3   | μΑ     |
| Input Bias Current Drift              |                                                               |           | 2           |       | nA/°C  |
| Open-Loop Gain                        | $V_{OUT} = \pm 1 \text{ V}$                                   | 90        | 94          |       | dB     |
| INPUT CHARACTERISTICS                 |                                                               |           |             |       |        |
| Input Resistance                      | Differential mode                                             |           | 5           |       | kΩ     |
|                                       | Common mode                                                   |           | 30          |       | ΜΩ     |
| Input Capacitance                     | Differential mode                                             |           | 0.8         |       | pF     |
|                                       | Common mode                                                   |           | 2.2         |       | рF     |
| Input Common-Mode Voltage Range       |                                                               |           | -3 to +2.5  |       | V      |
| Common-Mode Rejection Ratio           | $V_{CM} = \pm 1 V$                                            | -102      | -120        |       | dB     |
| PD (Power Down) PIN                   |                                                               |           |             |       |        |
| PD Input Voltages                     | Chip powered down                                             |           | ≤–4         |       | V      |
|                                       | Chip enabled                                                  |           | ≥–3         |       | V      |
| Input Leakage Current                 | $\overline{PD} = +V_S$                                        |           | 0.1         |       | μΑ     |
| . 5                                   | $\overline{PD} = -V_S$                                        |           | -2          |       | μA     |
| OUTPUT CHARACTERISTICS                | · · · · · · · · · · · · · · · · · · ·                         |           |             |       | †      |
| Output Voltage Swing                  | $R_{l} = 1 k\Omega$                                           | ±3.12     | ±3.17       |       | V      |
| · · · · · · · · · · · · · · · · · · · | $R_1 = None$                                                  | ±3.3      | ±3.34       |       | v      |
| Short-Circuit Current                 | Sinking/sourcing                                              |           | 150         |       | mA     |
| Off Isolation                         | $f = 1 \text{ MHz}, \overline{PD} = -V_S$                     |           | 80          |       | dB     |
| POWER SUPPLY                          | ,                                                             |           |             |       | 1      |
| Operating Range                       |                                                               | ±4.5      |             | ±16.5 | V      |
| Ouiescent Current                     | $\overline{PD} = +V_S$                                        | - 1.5     | 7.7         | ≟10.5 | mA     |
| Quiescent current                     | $\frac{1D - +vs}{PD = -Vs}$                                   |           | 0.1         |       | mA     |
| Positivo Dower Supply Poinction Patie | $+V_{S} = 5 \text{ V to } 7 \text{ V}, -V_{S} = -5 \text{ V}$ | 05        |             |       | dB     |
| Positive Power Supply Rejection Ratio | · · ·                                                         | -95<br>07 | -100<br>104 |       |        |
| Negative Power Supply Rejection Ratio | $+V_S = 5 \text{ V}, -V_S = -5 \text{ V to } -7 \text{ V}$    | -97       | -104        |       | dB     |

### **ABSOLUTE MAXIMUM RATINGS**

Table 3.

| Parameter                            | Rating          |
|--------------------------------------|-----------------|
| Supply Voltage                       | 36 V            |
| Power Dissipation                    | See Figure 3    |
| Differential Mode Input Voltage      | ±1.5 V          |
| Common-Mode Input Voltage            | ±11.4 V         |
| Storage Temperature Range            | −65°C to +150°C |
| Operating Temperature Range          | -40°C to +105°C |
| Lead Temperature (Soldering, 10 sec) | 300°C           |
| Junction Temperature                 | 150°C           |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the worst-case conditions, that is,  $\theta_{JA}$  is specified for a device soldered in the circuit board with its exposed paddle soldered to a pad on the PCB surface that is thermally connected to a copper plane, with zero airflow.

Table 4.

| Package Type                            | $\theta_{JA}$ | θις | Unit |
|-----------------------------------------|---------------|-----|------|
| 8-Lead SOIC with EP on Four-Layer Board | 47            | 29  | °C/W |

### **MAXIMUM POWER DISSIPATION**

The maximum safe power dissipation in the ADA4898-1 package is limited by the associated rise in junction temperature (T<sub>I</sub>) on the die. At approximately 150°C, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit can change the stresses that the package exerts on the die, permanently shifting the parametric performance of the ADA4898-1. Exceeding a junction temperature of 150°C for an extended period can result in changes in the silicon devices, potentially causing failure.

The power dissipated in the package  $(P_D)$  is the sum of the quiescent power dissipation and the power dissipated in the package due to the output load drive. The quiescent power is the voltage between the supply pins  $(V_S)$  times the quiescent current  $(I_S)$ . The power dissipated due to the load drive depends upon the particular application. For each output, the power due to load drive is calculated by multiplying the load current by the associated voltage drop across the device. RMS voltages and currents must be used in these calculations.

Airflow increases heat dissipation, effectively reducing  $\theta_{JA}$ . In addition, more metal directly in contact with the package leads from metal traces, through holes, ground, and power planes reduces the  $\theta_{JA}$ . The exposed paddle on the underside of the package must be soldered to a pad on the PCB surface that is thermally connected to a copper plane to achieve the specified  $\theta_{JA}$ .

Figure 3 shows the maximum safe power dissipation in the package vs. the ambient temperature for the 8-lead SOIC\_EP (47°C/W) on a JEDEC standard four-layer board, with its underside paddle soldered to a pad that is thermally connected to a PCB plane.  $\theta_{JA}$  values are approximations.



Figure 3. Maximum Power Dissipation vs. Ambient Temperature

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

**Table 5. Pin Function Descriptions** 

| Pin No. | Pin No. Mnemonic Description |                    |  |  |
|---------|------------------------------|--------------------|--|--|
| 1       | NC                           | No Connect         |  |  |
| 2       | -IN                          | Inverting Input    |  |  |
| 3       | +IN                          | Noninverting Input |  |  |
| 4       | -V <sub>s</sub>              | Negative Supply    |  |  |
| 5       | NC                           | No Connect         |  |  |
| 6       | OUT                          | Output             |  |  |
| 7       | +V <sub>s</sub>              | Positive Supply    |  |  |
| 8       | PD                           | Power Down         |  |  |

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Small Signal Frequency Response for Various Gains



Figure 6. Small Signal Frequency Response for Various Loads



Figure 7. Small Signal Frequency Response for Various Temperatures



Figure 8. Large Signal Frequency Response for Various Gains



Figure 9. Large Signal Frequency Response for Various Loads



Figure 10. Large Signal Frequency Response for Various Temperatures



Figure 11. Small Signal Frequency Response for Various Supply Voltages



Figure 12. Small Signal Frequency Response for Various Capacitive Loads



Figure 13. Voltage Noise vs. Frequency



Figure 14. Large Signal Frequency Response for Various Supply Voltages



Figure 15. 0.1 dB Flatness for Various Output Voltages



Figure 16. Input Current Noise vs. Frequency



Figure 17. Open-Loop Gain and Phase vs. Frequency



Figure 18. Harmonic Distortion vs. Frequency and Gain



Figure 19. Harmonic Distortion vs. Frequency and Loads



Figure 20. Harmonic Distortion vs. Output Amplitude



Figure 21. Harmonic Distortion vs. Frequency and Loads



Figure 22. Small Signal Transient Response for Various Capacitive Loads



Figure 23. Small Signal Transient Response for Various Gains



Figure 24. Large Signal Transient Response for Various Supply Voltages,  $R_L = 100 \Omega$ 



Figure 25. Settling Time



Figure 26. Large Signal Transient Response for Various Supply Voltages,  $R_L = 1 \ k\Omega$ 



Figure 27. Large Signal Transient Response for Various Gains



Figure 28. Output Impedance vs. Frequency



Figure 29. Common-Mode Rejection Ratio (CMRR) vs. Frequency



Figure 30. Input Bias Current Distribution



Figure 31. Input Offset Voltage Distribution,  $V_S = \pm 15 \text{ V}$ 



Figure 32. Power Supply Rejection Ratio (PSRR) vs. Frequency



Figure 33. PD Isolation vs. Frequency



Figure 34. Input Offset Voltage Distribution,  $V_S = \pm 5 V$ 

# **TEST CIRCUITS**



Figure 35. Typical Noninverting Load Configuration



Figure 36. Positive Power Supply Rejection



Figure 37. Common-Mode Rejection



Figure 38. Typical Capacitive Load Configuration



Figure 39. Negative Power Supply Rejection

### THEORY OF OPERATION

The ADA4898-1 is a voltage feedback op amp that combines unity-gain stability with 0.9 nV/ $\sqrt{\text{Hz}}$  input noise. It employs a highly linear input stage that can maintain greater than -90~dBc (@ 2 V p-p) distortion out to 500 kHz while in a unity-gain configuration. This rare combination of low gain stability, low input referred noise, and extremely low distortion is the result of Analog Devices, Inc., proprietary op amp architecture and high speed complementary bipolar processing technology.

The simplified ADA4898-1 topology, shown in Figure 40, is a single gain stage with a unity-gain output buffer. It has over 100 dB of open-loop gain and maintains precision specifications such as CMRR, PSRR and offset to levels that are normally associated with topologies having two or more gain stages.



### **PD** (POWER DOWN) PIN

The  $\overline{PD}$  pin saves power by decreasing the quiescent power dissipated in the device. It is very useful when power is an issue and the device does not need to be turned on at all times. The response of the device is rapid when going from a power down mode to full power operation mode. Note that  $\overline{PD}$  does not put the output in a high-Z state, which means that the ADA4898-1 is not recommended for use as a multiplexer.

#### **CURRENT NOISE MEASUREMENT**

To measure the very low  $(2.4~pA/\sqrt{Hz})$  input current noise of the ADA4898-1,  $10~k\Omega$  resistors were used on both inputs of the amplifier. Figure 41 shows the noise measurement circuit used. The  $10~k\Omega$  resistors are used on both inputs to balance the input impedance and cancel the common-mode noise. In addition, a high gain configuration is used to increase the total output noise and bring it above the noise floor of the instrument.



Figure 41. Current Noise Measurement Circuit

The current noise density (I<sub>n</sub>) is calculated using the following formula:

$$I_n = \frac{\left[e_{no}^2 - (11 \times 18.4 \text{ nV}/\sqrt{\text{Hz}})^2\right]^{1/2} \times \sqrt{2}}{20 \text{ k}\Omega \times 11}$$

## APPLICATIONS INFORMATION

#### HIGHER FEEDBACK GAIN OPERATION

The ADA4898-1 schematic for the noninverting gain configuration is nearly a textbook example (see Figure 42). The only exception is the feedback capacitor in parallel with the feedback resistor, R<sub>F</sub>, but this capacitor is recommended only when using a large  $R_F$  value (>300  $\Omega$ ). Figure 43 shows the difference between using a 100  $\Omega$  resistor and a 1 k $\Omega$  resistor. Due to the high input capacitance in the ADA4898-1 when using a higher feedback resistor, more peaking appears in the closed-loop gain. Using the lower feedback resistor resolves this issue; however, when running at higher supplies (±15 V) with  $100 \Omega R_F$ , the system draws a lot of extra current into the feedback network. To avoid this problem, a higher feedback resistor can be used with a feedback capacitor in parallel. Figure 43 shows the effect of placing a feedback capacitor in parallel with a larger  $R_F.$  In this gain of 2 configuration,  $R_F=R_G=1~k\Omega$  and  $C_F = 2.7$  pF. When using  $C_F$ , the peaking drops from 6 dB to less then 2 dB.



Figure 42. Noninverting Gain Schematic



Figure 43. Small Signal Frequency Response for Various Feedback Impedances

#### **RECOMMENDED VALUES FOR VARIOUS GAINS**

Table 6 provides a useful reference for determining various gains and associated performance. Resistor  $R_{\text{F}}$  is set to 100  $\Omega$  for gains greater than 1. A low feedback  $R_{\text{F}}$  resistor value reduces peaking and minimizes the contribution to the overall noise performance of the amplifier.

Table 6. Various Gains and Recommended Resistor Values Associated (Conditions:  $V_S = \pm 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ ,  $R_L = 1 \text{ k}\Omega$ ,  $R_T = 49.9 \Omega$ )

| Gain | R <sub>F</sub> (Ω) | R <sub>G</sub> (Ω) | –3 dB SS BW (MHz),<br>V <sub>оит</sub> = 100 mV p-p | Slew Rate (V/μs),<br>V <sub>OUT</sub> = 2 V Step | ADA4898-1 Voltage<br>Noise (nV/√Hz), RTO | Total System Noise<br>(nV/√Hz), RTO |
|------|--------------------|--------------------|-----------------------------------------------------|--------------------------------------------------|------------------------------------------|-------------------------------------|
| +1   | 0                  | NA                 | 65                                                  | 55                                               | 0.9                                      | 1.29                                |
| +2   | 100                | 100                | 30                                                  | 50                                               | 1.8                                      | 3.16                                |
| +5   | 100                | 24.9               | 9                                                   | 45                                               | 4.5                                      | 7.07                                |

#### **NOISE**

To analyze the noise performance of an amplifier circuit, identify the noise sources, and then determine if each source has a significant contribution to the overall noise performance of the amplifier. To simplify the noise calculations, noise spectral densities were used rather than actual voltages to leave bandwidth out of the expressions (noise spectral density, which is generally expressed in nV/ $\sqrt{\rm Hz}$ , is equivalent to the noise in a 1 Hz bandwidth).

The noise model shown in Figure 44 has six individual noise sources: the Johnson noise of the three resistors, the op amp voltage noise, and the current noise in each input of the amplifier. Each noise source has its own contribution to the noise at the output. Noise is generally specified referred to input (RTI), but it is often simpler to calculate the noise referred to the output (RTO) and then divide by the noise gain to obtain the RTI noise.



$$V_{N}^{2} + 4kTR3 + 4kTR1 \left[ \frac{R2}{R1 + R2} \right]^{2}$$

$$RTI NOISE = \sqrt{+I_{N+}^{2}R3^{2} + I_{N-}^{2} \left[ \frac{R1 \times R2}{R1 + R2} \right]^{2} + 4kTR2 \left[ \frac{R1}{R1 + R2} \right]^{2}}$$

$$RTO NOISE = NG \times RTI NOISE$$

Figure 44. Op Amp Noise Analysis Model

All resistors have a Johnson noise that is calculated by  $\sqrt{(4kBTR)}$ .

where:

k is Boltzmann's Constant (1.38  $\times$  10<sup>-23</sup> J/K).

*B* is the bandwidth in Hertz.

*T* is the absolute temperature in Kelvin.

*R* is the resistance in ohms.

A simple relationship that is easy to remember is that a 50  $\Omega$  resistor generates a Johnson noise of 1 nV/ $\sqrt{Hz}$  at 25°C.

In applications where noise sensitivity is critical, care must be taken not to introduce other significant noise sources to the amplifier. Each resistor is a noise source. Attention to the following areas is critical to maintain low noise performance: design, layout, and component selection. A summary of noise performance for the amplifier and associated resistors can be seen in Table 6.

#### **CIRCUIT CONSIDERATIONS**

Careful and deliberate attention to detail when laying out the ADA4898-1 board yields optimal performance. Power supply bypassing, parasitic capacitance, and component selection all contribute to the overall performance of the amplifier.

#### **PCB LAYOUT**

Because the ADA4898-1 can operate up to 65 MHz, it is essential that RF board layout techniques be employed. All ground and power planes under the pins of the ADA4898-1 should be cleared of copper to prevent the formation of parasitic capacitance between the input pins to ground and the output pins to ground. A single mounting pad on a SOIC footprint can add as much as 0.2 pF of capacitance to ground if the ground plane is not cleared from under the mounting pads.

#### **POWER SUPPLY BYPASSING**

Power supply bypassing for the ADA4898-1 has been optimized for frequency response and distortion performance. Figure 42 shows the recommended values and location of the bypass capacitors. Power supply bypassing is critical for stability, frequency response, distortion, and PSR performance. The 0.1  $\mu F$  capacitors shown in Figure 42 should be as close to the supply pins of the ADA4898-1 as possible. The 10  $\mu F$  electrolytic capacitors should be adjacent to but not necessary close to the 0.1  $\mu F$  capacitors. The capacitor between the two supplies helps improve PSR and distortion performance. In some cases, additional paralleled capacitors can help improve frequency and transient response.

#### **GROUNDING**

Ground and power planes should be used where possible. Ground and power planes reduce the resistance and inductance of the power planes and ground returns. The returns for the input and output terminations, bypass capacitors, and  $R_{\rm G}$  should all be kept as close to the ADA4898-1 as possible. The output load ground and the bypass capacitor grounds should be returned to the same point on the ground plane to minimize parasitic trace inductance, ringing, and overshoot and to improve distortion performance.

The ADA4898-1 package features an exposed paddle. For optimum electrical and thermal performance, solder this paddle to ground. For more information on high speed circuit design, see *A Practical Guide to High-Speed Printed-Circuit-Board Layout* at www.analog.com.

## **OUTLINE DIMENSIONS**



#### COMPLIANT TO JEDEC STANDARDS MS-012-AA

CONTROLLING DIMENSIONS ARE IN MILLIMETER; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 45. 8-Lead Standard Small Outline Package with Exposed Pad [SOIC\_N\_EP] (RD-8-1)

Dimensions shown in millimeters and (inches)

#### **ORDERING GUIDE**

| ****                          |                   |                     |                |                   |  |
|-------------------------------|-------------------|---------------------|----------------|-------------------|--|
| Model                         | Temperature Range | Package Description | Package Option | Ordering Quantity |  |
| ADA4898-1YRDZ <sup>1</sup>    | -40°C to +105°C   | 8-Lead SOIC_N_EP    | RD-8-1         | 1                 |  |
| ADA4898-1YRDZ-R7 <sup>1</sup> | −40°C to +105°C   | 8-Lead SOIC_N_EP    | RD-8-1         | 1,000             |  |
| ADA4898-1YRDZ-RL <sup>1</sup> | -40°C to +105°C   | 8-Lead SOIC_N_EP    | RD-8-1         | 2,500             |  |

 $<sup>^{1}</sup>$  Z = RoHS Compliant Part.