ASAHI KASEI [AKD4523]



# AKD4523

# Evaluation board Rev.A for AK4523

#### General description

AKD4523 is an evaluation board for audio codec, AK4523. A/D converter and D/A converter can be evaluated separately in addition to loopback mode(A/D → D/A). The A/D section can be evaluated by interfacing with AKM's DAC evaluation boards(AKD4319, AKD4320, AKD4321 and AKD4324) directly. The AKD4523 has the interface with AKM's wave generator using ROM data and AKM's ADC evaluation boards(AKD5391/2, AKD5330 and AKD5351/2). Therefore, it is easy to evaluate the D/A section. The AKD4523 also has the digital audio interface and can achieve the interface with digital audio systems via opt-connector

#### Ordering guide

AKD4523

Evaluation board of AK4523

#### Function

- ☐ On-Board analog input buffer circuit
- ☐ On-board clock generator
- ☐ Compatible with the following 2 types of interface
  - 1)Direct interface with AKM's A/D and D/A converter, direct interface with a signal generator(AKD43XX) by 10pin Header
    - 2)DIR/DIT with optical input/output
- □ A BNC connector for an external clock input



Figure 1. AKD4523 Block Diagram





#### Analog Inputs

The ADC inputs are differential and internally biased to the common voltage(VA/2) with 30k  $\Omega$  (typ) resistance. The signal can be input from either positive or negative input, and the input signal range scales with the supply voltage and nominally 0.6 x VREFH Vpp. In case of single ended input, the distortion around full scale degrades compared with differential input. The AK4523 can accept input voltages from AGND to VA. The ADC output data format is 2's complement. The output code is 7FFFFH(@20bit) for input above a positive full scale and 80000H(@20bit) for input below a negative full scale. The ideal code is 00000H(@20bit) with no input signal. The DC offset is removed by the internal HPF.

## 1. In case of Full-Differential Inputs (default)

Non-inverted and inverted signal are input to AK4523 via inverted op-amp. Since gain of 1st op-amp is 0.24, maximum ampletude of the input signal can be about 4 times larger than spec of AK4523.



Figure 2. Full-differential Input Buffer Circuit Example

## 2. In case of Single-ended Input (bias voltage input)

In case of worrying Idle Tone Level, adds offset from external and moves it outside the audio band frequency. The difference between bias voltage of Op-amp and bias voltage(VA/2) of internal device results in the offset. Two inverted op-amps are connected on the evaluation board, however, do not need 2nd op-amp. In this case, if inverted op-amp is input to AINL- or AINR- pin, can be corresponded with polarity. Since gain of 1st op-amp is 0.24, maximum ampletude of the input signal can be about 4 times larger than spec of AK4523.



Figure 3. Single-ended Input Buffer Circuit Example (Bias voltage input)

#### 3. In case of Single-ended Input (no input bias)

Analog signal is directly input from BNC connector and this case can reduce the part of input buffer circuit. In case of comparing Full-differential Input circuit(Figure 2.) or Single-ended Input circuit (Figure 3.) with no input buffer circuit shown in Figure 4., external mute should be taken enough time as "pop" noise is large at reset.



図 1 Single-ended Input Buffer Circuit Example (no input buffer)

### Analog Outputs

The analog outputs are also single-ended and centered around the VCOM voltage. The input signal range scales with the supply voltage and nominally 0.6 x VREFH Vpp. The DAC input data format is 2's complement. The output voltage is a positive full scale for 7FFFFH(@20bit) and a negative full scale for 80000H(@20bit). The ideal output is VCOM voltage for 00000H(@20bit). The internal analog filters remove most of the noise generated by the delta-sigma modulator of DAC beyond the audio passband.

DC offsets on analog outputs are eliminated by AC coupling since DAC outputs have DC offsets of a few mV.

#### 1. Output via non-inverted op-amp

Gain=6dB.

[JP25, JP26] : Op-amp

2. Output directly

[JP25, JP26] : LINE

<KM059000> '98/7

[AKD4523]

## ■ Grounding and Power Supply Decoupling of AK4523

The AK4523 requires careful attention to power supply and grounding arrangements. VA pin and VD pin are usually supplied from analog supply in system. Alternatively if VA pin and VD pin are supplied separately, the power up sequence is not critical. AGND pin and DGND pin of the AK4523 should be connected to analog ground plane. System analog ground and digital ground should be connected together near to where the supplies are brought onto the printed circuit board. Decoupling capacitors should be as near to the AK4523 as possible, with the small value ceramic capacitor being the nearest.

### **■** Voltage Reference Inputs of AK4523

The differential Voltage between VREFH pin and AGND pin sets the analog input/output range. VREFH pin is normally connected to VA pin with a 0.1uF ceramic capacitor. VCOM pin is a signal ground of this chip. An electrolytic capacitor 10uF parallel with a 0.1uF ceramic capacitor attached to VCOM pin eliminates the effects of high frequency noise. No load current may be drawn from VCOM pin. All signals, especially clocks, should be kept away from the VREFH and VCOM pins in order to avoid unwanted coupling into the AK4523.

#### Operation sequence

① Set up the power supply lines.

```
= 4.5 \sim 5.5V (VA of AK4523)
         (red)
[VA]
                   = 2.7 \sim 5.5 \text{V} (VD of AK4523)
[3V]
         (orange)
                   = 3.5 \sim 5.5 \text{V} ( Power supply to digital interface )
[5V]
         (red)
                   = 12 \sim 15V (Op-amp)
[+12V] (orange)
                   = -12 \sim -15V (Op-amp)
         (blue)
[-12V]
                             ( AGND,DGND of AK4523 and Ground of analog interface )
                   = 0V
[AGND] (black)
                              (Ground of digital interface)
[DGND] (black)
                   = 0V
Each supply line should be distributed from the power supply unit.
```

1. VD of AK4523 and Power supply to digital interface

```
In case of separated [JP2] : open In case of common [JP2] : short
```

2. VA and VD of AK4523

In case of separated [JP3] : 3V
In case of common [JP3] : VA

3. Analog ground (includes AGND and DGND of AK4523) and digital ground

```
In case of separated [JP1] : open
In case of common [JP1] : short
```

② Set up the evaluation modes and jumper pins. (See p.7  $\sim$  )

There are many jumper pins to cover many evaluation mode. Please take care of setting.

3 Set up the DIP-SW.

```
SW2: Set up AK4523 (See p.10)
SW4: Set up CS8402 (See p.11)
(Upper side is "ON" and lower side is "OFF".)
```

4 Power on.

The AK4523 should be reset once bringing PD (SW1)"L" upon power-up.

[AKD4523]

## ■ Evaluation modes and jumper pins

#### Applicable Evaluation Mode

- ① Loopback mode (Default)
- ② Evaluation of D/A using ideal sine wave generated by ROM data.
- 3 Evaluation of D/A using A/D converted data
- Evaluation of D/A using DIR(Optical Link)
- (5) Evaluation of A/D using Using D/A converted data
- 6 Evaluation of A/D DIT(Optical Link)
- All interface signals including master clock are fed externally.
- ※① and ⑥ can be evaluated at the same time by the same set up.



Figure 4. Wiring cables corresponded some evaluation modes

#### (1) Loopback mode (Default)

Nothing should be connected to PORT2, PORT3. If master clock is supplied from X2 in slave mode, set-up of each jumper switches is as follows. If supplied from except for X2, see Table 2.(p.9). In master mode, see Table 1.(p.8).

| [JP15] (DIR)  | : GND  | [JP14] (LRCK) | : ADC |
|---------------|--------|---------------|-------|
| [JP19] (MCKI) | : XTL  | [JP17] (SCLK) | : ADC |
| [JP24] (XTE)  | : open | [JP18] (SDTI) | : ADC |

# ② Evaluation of D/A using A/D converted data from ideal sine wave generated by ROM data

Digital signals generated by AKD43XX are used. PORT3 is used for the interface with AKD43XX. Master clock is sent from AKD4523 to AKD43XX and SCLK, LRCK, SDATA are sent from AKD43XX to AKD4523. Nothing should be connected to PORT2. If master clock is supplied from X2, set-up of each jumper switches is as follows. If supplied from except for X2, see Table 2.(p.9). Set slave mode (see p.8 Table 1.).

| [JP15] (DIR)  | : GND  | [JP14] (LRCK) | : | open |
|---------------|--------|---------------|---|------|
| [JP19] (MCKI) | : XTL  | [JP17] (SCLK) | : | open |
| [JP24] (XTE)  | : open | [JP18] (SDTI) | : | open |

#### ③ Evaluation of D/A using A/D converted data

It is possible to make evaluation in the form of analog inputs and analog outputs by interfacing with various AKM's A/D evaluation boards (AKD5391/2, AKD5330 and AKD5352/1) with PORT3. Master clock, SCLK, LRCK and SDATA are sent from A/D board to AKD4523. Nothing should be connected to PORT2. Set slave mode (see p.8 Table 1.).

| [JP15] (DIR)  | : GND   | [JP14] (LRCK) | :   | open |
|---------------|---------|---------------|-----|------|
| [JP19] (MCKI) | : open  | [JP17] (SCLK) | :   | open |
| [JP24] (XTE)  | : short | [JP18] (SDTI) | • : | open |

#### 4 Evaluation of D/A using DIR (Optical Link)

PORT2 is used. DIR generates MCLK, SCLK LRCK and SDATA from the received data through optical connector(TORX174). Used for the evaluation using CD test disk. Nothing should be connected to PORT3. CS8412(DIR) needs the operating voltage of VD+≥ 3.2V. Set slave mode (see p.8 Table 1.).

| [JP15] (DIR)  | : VD    | [JP14] (LRCK) | : DIR |
|---------------|---------|---------------|-------|
| [JP19] (MCKI) | : DIR   | [JP17] (SCLK) | : DIR |
| [JP24] (XTE)  | : short | [JP18] (SDTI) | : DIR |

#### (5) Evaluation of A/D using D/A converted data

It is possible to make evaluation in the form of analog inputs and analog outputs by interfacing with various AKM's D/A evaluation boards (AKD4319, AKD4320 AKD4321 and AKD4324) with PORT3. Nothing should be connected to PORT2. If master clock is supplied from X2 in slave mode, set-up of each jumper switches is as follows. If supplied from except for X2, see Table 2.(p.9). In master mode, see Table 1.(p.8).

| [JP15] (DIR)  | : GND  | [JP14] (LRCK) | : ADC |
|---------------|--------|---------------|-------|
| [JP19] (MCKI) | : XTL  | [JP17] (SCLK) | : ADC |
| [JP24] (XTE)  | : open | [JP18] (SDTI) | : ADC |

#### 6 Evaluation of A/D using DIT (Optical Link)

PORT1 is used. DIT generates SDATA from received data and which is output through optical connector (TOTX174). It is possible to connect AKM's evaluation boards (AKD4319, AKD4320, AKD4321 and AKD4324), digital-amplifier and etc. Nothing should be connected to PORT2, PORT3. This set-up is same as that of ①. CS8402(DIT) needs the operating voltage of VD+≥ 3.2V. SW5 should be kept "H" during normal operation. If master clock is supplied from X2 in slave mode, set-up of each jumper switches is as follows. If supplied from except for X2, see Table 2.(p.9). In master mode, see Table 1. (p.8).

| [JP15] (DIR)  | : Gì | ND | [JP14] (LRCK) | : | ADC |
|---------------|------|----|---------------|---|-----|
| [JP19] (MCKI) | : X7 | TL | [JP17] (SCLK) | : | ADC |
| [JP24] (XTE)  | : ор | en | [JP18] (SDTI) | : | ADC |

## 7 All interfacing signals including master clock are fed externally.

Under the following set-up, all external signals needed for the AK4523 to operate could be fed through PORT3. Set slave mode (see p.8 Table 1.).

| [JP15] (DIR)  | : GND   | [JP14] (LRCK) | : open |
|---------------|---------|---------------|--------|
| [JP19] (MCKI) | : open  | [JP17] (SCLK) | : open |
| [JP24] (XTE)  | : short | [JP18] (SDTI) | : open |

#### ■ Master / Slave mode set-up

|           | Master mode | Slave mode (default) |
|-----------|-------------|----------------------|
| SW2-6(M   | /S) ON      | OFF                  |
| SW6,7,8,9 | Master      | Slave                |
| JP14, JP1 | 7 MSTR      | See above            |

Table 1. Master / Slave mode set-up

#### ■ Selection of master clock

|     | Internal clock (X1) | External clock (X2,J5,PORT2) |
|-----|---------------------|------------------------------|
| JP7 | XTI                 | VA                           |
| JP8 | XTO                 | DFS                          |
| JP6 | DFS                 | MCKI                         |

Table 2. Selection of master clock

Master clock is X2 at default.

(default)

#### ■ Master clock set-up

| *      |       |     |       |      |      |
|--------|-------|-----|-------|------|------|
|        |       | SW2 | JP9   | JP21 | JP22 |
|        |       | DFS | CMODE | FS1  | FS2  |
| Normal | 256fs | OFF | L     | x1   | x1   |
| Speed  | 512fs | OFF | open  | x2   | x1   |
| Double | 128fs | ON  | L     | x1   | x1/2 |
| Speed  | 256fs | ON  | open  | x1   | x1   |

Table 3. Master clock set-up

In master mode, 128fs set-up cannot used.

#### ■ SCLK set-up

SCLK can be selected 64fs or 32fs by JP23(SCLK). In master mode, set 64fs. SCLK is 64fs at default.

#### ■ Other jumpers set-up

[JP27, JP27] : short (always) [JP16] : open (always)

#### ■ The function of the toggle SW.

[SW1] : Resets the AK4523. Keep "H" during normal operation.

[SW5] : Initiates soft mute cycle of AK4523. If this switch goes "H", soft mute cycle is initiated.

Keep "L" during normal operation.

[SW3] : Resets the CS8402. "L" resets the internal counter of CS8402, then Bi-phase signal is not output.

Keep "H" during normal operation.

(Upper-side is "H" and lower-side is "L".)

#### ■ The indication content for LED.

[D3] : Monitors VERF pin of the CS8412. LED turns on when some error has occurred to CS8412.

[D2] : Indicates whether the input data of CS8412 is pre-emphasized or not.

LED turns on when the data is pre-emphasized.

(default)

#### DIP switch set-up

[SW3] : This switch sets up the operation mode of the AK4523.

Confirm the set-up of the DIP-SW before evaluation starts.

Refer to AK4523 data-sheet about detail information. ON means "H" and OFF, "L". Since formats of CS8402, CS8412 are fixed IIS(I2S), set DIF1,0 ON if use them.

| No. | PIN  | ON                         | OFF                               | default |  |
|-----|------|----------------------------|-----------------------------------|---------|--|
| 1   | DFS  | Double Speed               | Normal Speed                      | OFF     |  |
| 2   | DIF0 | Serial Data Inter          | Serial Data Interface Format Mode |         |  |
| 3   | DIF1 | (See T                     | ON                                |         |  |
| 4   | DEM0 | De-emphasis filter control |                                   | ON      |  |
| 5   | DEM1 | (See Table 6.)             |                                   | OFF     |  |
| 6   | M/S  | Master mode                |                                   |         |  |

Table 4. Set-up of SW2(4523\_MODE)

| Mode | DIF1 | DIF0 | SDTO(ADC)            | SDTI(DAC)            | L/R | SCLK       |
|------|------|------|----------------------|----------------------|-----|------------|
| 0    | OFF  | OFF  | 20bit, MSB justified | 16bit, LSB justified | H/L | 64fs, 32fs |
| 1    | OFF  | ON   | 20bit, MSB justified | 20bit, LSB justified | H/L | 64fs       |
| 2    | ON   | OFF  | 20bit, MSB justified | 20bit, MSB justified | H/L | 64fs       |
| 3    | ON   | ON   | IIS(I2S)             | IIS(I2S)             | L/H | 64fs, 32fs |

Table 5. Serial Data Interface Format Mode

**DFS** DEM1 DEM0 Mode OFF 44.1kHz OFF **OFF** ON OFF. **OFF** OFF OFF 48kHz ON **OFF** ON ON 32kHz OFF ON **OFF OFF OFF** ON OFF ON **OFF OFF** OFF ON ON ON ON OFF ON

(default)

Table 6. De-emphasis filter control

[SW4] : This switch sets the C-bit of CS8402. (Default is the consumer mode)

This set-up does not affect the evaluation of the AK4523. In case of using DIT, need to set it up correctly. For more detailed configurations, please refer to the CS8402 data-sheet.

| Switch | OFF=0,ON=1                          | Contents                                                                                                                                                                            |
|--------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | PRO=0                               | Professional mode, C0=1                                                                                                                                                             |
| 2,3    | <u>C6,C7</u>                        | C6,C7 - Sampling frequency                                                                                                                                                          |
|        | 1 1<br>1 0<br>0 1<br>0 0            | 00 - Not indicated. Receiver default to 48kHz. 01 - 48kHz 10 - 44.1kHz 11 - 32kHz                                                                                                   |
| 4      | <del>C</del> 9                      | C8,C9,C10,C11 - 1bit of channel mode                                                                                                                                                |
|        | 1<br>0                              | 0000 - Mode not indicated. Receiver default to 2-channel mode. 0100 - Stereophonic.                                                                                                 |
| 5      | <u>C1</u><br>1<br>0                 | C1 - Audio mode 0 - Normal audio 1 - Non-audio                                                                                                                                      |
| 6      | TRNPT<br>0<br>1                     | Transparent mode * CS8402 is CRE  Normal mode  Transparent mode                                                                                                                     |
| 8,7    | EM1,EM0<br>1 1<br>1 0<br>0 1<br>0 0 | C2,C3,C4 - Encoded audio signal emphasis  000 - Emphasis not indicated. Receiver defaults to no emphasis with manual override enabled.  100 - None 110 - 50/15usec 111 - CCITT J.17 |

Table 7. DIP switch set-up of CS8402 (Professional mode)

| Switch  | OFF=0,ON=1                           | Contents                                                                            |
|---------|--------------------------------------|-------------------------------------------------------------------------------------|
| 1       | PRO=1                                | Consumer mode, C0=0 (Default)                                                       |
| 2       | C2                                   | C2 - Copy                                                                           |
| Default | $\begin{matrix} 1 \\ 0 \end{matrix}$ | 0 - Copy inhibited<br>1 - Copy permitted                                            |
| 3       | C3                                   | C3,C4,C5 - Pre-emphasis                                                             |
| Default | 1<br>0                               | 000 - None<br>100 - 50/15usec                                                       |
| 4       | C15                                  | C15 - Generation Status                                                             |
| Default | 1<br>0                               | 0 - See the standard 1 - See the standard                                           |
| 6,5     | FC1,FC0                              | C24,C25,C26,C27- Sampling frequency                                                 |
| Default | 0 0<br>0 1<br>1 0<br>1 1             | 0000 - 44.1kHz<br>0100 - 48kHz<br>1100 - 32kHz<br>0000 - 44.1kHz, CD mode           |
| 8,7     | <u>C8,C9</u>                         | C8-C14 - Category code                                                              |
| Default | 1 1<br>1 0<br>0 1<br>0 0             | 0000000 - General<br>0100000 - PCM encoder/decoder<br>1000000 - CD<br>1100000 - DAT |

Table 8. DIP switch set-up of CS8402 (Consumer mode)

### AK4523 Measurement Results

#### [Measurement Condition]

·Measurement unit : ROHDE & SCHWARZ, UPD04

•MCLK

: 256fs

•BCLK

: 64fs

•Bit

: 20bit

•fs

: 44.1kHz

Power Supply : VA=5V, VD=5V/3V

Interface

: DIT/DIR

Temperature

: Room

## 1. A/D Output (Full-differential inputs, refer to Figure 2.)

| Parameter     | Input signal                            | Measurement Filter | VD = 5V  | VD = 3V  |
|---------------|-----------------------------------------|--------------------|----------|----------|
| S/(N+D)       | 1kHz, −0.5dB                            | 20kLPF             | 92.2 dB  | 92.5 dB  |
| Dynamic Range |                                         | 20kLPF             | 96.7 dB  | 96.9 dB  |
| <b>J</b>      | ,                                       | 20kLPF, A-weight   | 100.5 dB | 100.7 dB |
|               | 1kHz, −60dB                             | 20kLPF             | 96.7 dB  | 96.9 dB  |
|               | , , , , , , , , , , , , , , , , , , , , | 20kLPF, A-weight   | 100.0 dB | 100.2 dB |
| S/N           | 1kHz, 0dB/GND IN                        | 20kLPF             | 97.0 dB  | 97.3 dB  |
| 0,            |                                         | 20kLPF, A-weight   | 101.0 dB | 101.1 dB |

### 4. D/A Output

| Parameter     | Input signal | Measurement Filter | VD = 5V  | VD = 3V  |
|---------------|--------------|--------------------|----------|----------|
| S/(N+D)       | 1kHz, 0dB    | 20kLPF             | 90.6 dB  | 90.7 dB  |
| Dynamic Range |              | 20kLPF             | 97.0 dB  | 97.1 dB  |
| J y ,         | ,            | 20kLPF, A-weight   | 100.4 dB | 100.5 dB |
|               | 1kHz, -60dB  | 20kLPF             | 97.1 dB  | 97.2 dB  |
|               | ·····        | 20kLPF, A-weight   | 100.6 dB | 100.5 dB |
| S/N           | 1kHz,        | 20kLPF             | 97.2 dB  | 97.3 dB  |
|               |              | 20kLPF, A-weight   | 100.6 dB | 100.6 dB |

#### [Measurement Condition]

• Measurement unit : Audio Precision System two

•MCLK : 256fs •BCLK : 64fs

•Bit : 20bit •fs : 44.1kHz

•Power Supply : VA=5V, VD=5V/3V

Interface : DIT/DIRTemperature : Room

## 1. A/D Output (Full-differential inputs, refer to Figure 2.)

| Parameter     | Input signal                            | Measurement Filter | VD = 5V  | VD = 3V  |
|---------------|-----------------------------------------|--------------------|----------|----------|
| S/(N+D)       | 1kHz, −0.5dB                            | 20kLPF             | 94.7 dB  | 94.9 dB  |
| Dynamic Range |                                         | 20kLPF             | 97.0 dB  | 97.1 dB  |
| J ,           | ,                                       | 20kLPF, A-weight   | 99.8 dB  | 100.0 dB |
|               | 1kHz, -60dB                             | 20kLPF             | 97.0 dB  | 97.2 dB  |
|               |                                         | 20kLPF, A-weight   | 99.7 dB  | 100.0 dB |
| S/N           | 1kHz, 0dB/GND IN                        | 20kLPF             | 97.1 dB  | 97.2 dB  |
|               | , , , , , , , , , , , , , , , , , , , , | 20kLPF, A-weight   | 100.1 dB | 100.1 dB |

## 2. A/D Output (Single-ended inputs with external bias, refer to Figure 3.)

| Parameter           | Input signal     | Measurement Filter | VD = 5V  | VD = 3V  |
|---------------------|------------------|--------------------|----------|----------|
| S/(N+D)             | 1kHz, −0.5dB     | 20kLPF             | 80.8 dB  | 82.2 dB  |
| Dynamic Range       |                  | 20kLPF             | 97.0 dB  | 97.2 dB  |
| by name in tallings | ·····-,          | 20kLPF, A-weight   | 99.8 dB  | 100.0 dB |
|                     | 1kHz, −60dB      | 20kLPF             | 97.1 dB  | 97.4 dB  |
| ,                   | .,,              | 20kLPF, A-weight   | 99.7 dB  | 100.0 dB |
| S/N                 | 1kHz, 0dB/GND IN |                    | 97.3 dB  | 97.5 dB  |
| 0, 11               |                  | 20kLPF, A-weight   | 100.1 dB | 100.5 dB |

## 3. A/D Output (Single-ended inputs without external bias, refer to Figure 4.)

| Parameter       | Input signal                          | Measurement Filter | VD = 5V  | VD = 3V  |
|-----------------|---------------------------------------|--------------------|----------|----------|
| S/(N+D)         | 1kHz, −0.5dB                          | 20kLPF             | 79.7 dB  | 81.2 dB  |
| Dynamic Range   |                                       | 20kLPF             | 97.1 dB  | 97.3 dB  |
| by name y lange |                                       | 20kLPF, A-weight   | 99.9 dB  | 100.2 dB |
| *               | 1kHz, −60dB                           | 20kLPF             | 97.2 dB  | 97.5 dB  |
|                 | · · · · · · · · · · · · · · · · · · · | 20kLPF, A-weight   | 100.2 dB | 100.4 dB |
| S/N             | 1kHz, 0dB/GND IN                      | 20kLPF             | 97.2 dB  | 97.6 dB  |
| 0,              |                                       | 20kLPF, A-weight   | 100.3 dB | 100.6 dB |

| Parameter     | Input signal     | Measurement Filter | VD = 5V | VD = 3V |
|---------------|------------------|--------------------|---------|---------|
| S/(N+D)       | 1kHz, 0dB        | 20kLPF             | 91.4 dB | 91.5 dB |
| Dynamic Range |                  | 20kLPF             | 97.0 dB | 97.0 dB |
| <b>y</b> ,    | ,,               | A-weight           | 99.6 dB | 99.6 dB |
|               | 1kHz, -60dB      | 20kLPF             | 97.0 dB | 97.0 dB |
|               | : 1              | A-weight           | 99.5 dB | 99.6 dB |
| S/N           | 1kHz,            | 20kLPF             | 97.0 dB | 97.1 dB |
|               | 0dB / "0"data IN |                    | 99.6 dB | 99.7 dB |

## 5. A/D→D/A Loopback Output (Full-differential inputs, refer to Figure 2.)

| Parameter     | Input signal     | Measurement Filter | VD = 5V | VD = 3V |
|---------------|------------------|--------------------|---------|---------|
| S/(N+D)       | 1kHz, 0dB        | 20kLPF             | 89.3 dB | 89.5 dB |
| Dynamic Range |                  | 20kLPF             | 93.9 dB | 94.0 dB |
|               | ·                | A-weight           | 96.6 dB | 96.8 dB |
|               | 1kHz, −60dB      | 20kLPF             | 93.9 dB | 94.0 dB |
|               | , ·              | A-weight           | 96.5 dB | 96.7 dB |
| S/N           | 1kHz, 0dB/GND IN | 20kLPF             | 93.9 dB | 93.9 dB |
|               |                  | A-weight           | 96.7 dB | 96.7 dB |

## 6. A/D→D/A Loopback Output (Single-ended inputs with external bias, refer to Figure 3.)

| Parameter     | Input signal     | Measurement Filter | VD = 5V | VD = 3V |
|---------------|------------------|--------------------|---------|---------|
| S/(N+D)       | 1kHz, 0dB        | 20kLPF             | 79.1 dB | 80.3 dB |
| Dynamic Range |                  | 20kLPF             | 94.0 dB | 94.0 dB |
|               |                  | A-weight           | 96.6 dB | 96.8 dB |
| ·             | 1kHz, -60dB      | 20kLPF             | 93.9 dB | 94.0 dB |
|               | ,                | A-weight           | 96.4 dB | 96.7 dB |
| S/N           | 1kHz, 0dB/GND IN |                    | 94.0 dB | 94.1 dB |
|               |                  | A-weight           | 96.8 dB | 96.9 dB |

## 7. A/D→D/A Loopback Output (Single-ended inputs without external bias, refer to Figure 4.)

| Parameter     | Input signal     | Measurement Filter | VD = 5V | VD = 3V |
|---------------|------------------|--------------------|---------|---------|
| S/(N+D)       | 1kHz, 0dB        | 20kLPF             | 78.2 dB | 79.4 dB |
| Dynamic Range |                  | 20kLPF             | 94.0 dB | 94.1 dB |
|               | ,                | A-weight           | 96.6 dB | 96.8 dB |
| Ĭ             | 1kHz, −60dB      | 20kLPF             | 94.0 dB | 94.1 dB |
|               |                  | A-weight           | 96.9 dB | 97.0 dB |
| S/N           | 1kHz, 0dB/GND IN |                    | 93.9 dB | 94.0 dB |
| 5,            | , 222, 402       | A-weight           | 96.8 dB | 97.0 dB |

## AK4523 ADC part

## Conditions:

AVDD = DVDD = 5.0V fs = 44.1kHz, MCLK = 256fs, BICK = 64fs, Measurement unit = ROHDE & SCHWARZ UPD04 Interface = DIT

### Contents:

| Figure 34 : THD+N vs. Input level                                 | ••••• | p.16 |
|-------------------------------------------------------------------|-------|------|
| Figure 35 : THD+N vs. Input frequency                             |       |      |
| Figure 36 : Linearity                                             |       | p.17 |
| Figure 37 : Frequency response                                    |       |      |
| Figure 38 : Cross talk                                            | ••••• | p.18 |
| Figure 39 : FFT (Full-differential input : 1kHz,-0.5dBFS)         |       |      |
| Figure 40 : FFT (Single-ended input (bias input) : 1kHz,-0.5dBFS) | ••••• | p.19 |
| Figure 41 : FFT (Single-ended input (no bias) : 1kHz,-0.5dBFS)    |       |      |
| Figure 42 : FFT (Full-differential input : 1kHz,-60dBFS)          | ••••• | p.20 |
| Figure 43 : FFT (noise floor)                                     | -     |      |



Figure 34 : THD+N vs. Input level (fin : 1kHz (Full-differential input))



Figure 35 : THD+N vs. Input frequency (input level : -0.5dBFS (Full-differential input))



Figure 36: Linearity (fin: 1kHz)



Figure 37 : Frequency response (input level : -0.5dBFS)



Figure 38 : Cross talk



Figure 39: FFT (Full-differential input: 1kHz, -0.5dBFS;



Figure 40 : FFT (Single-ended input(bias input) : 1kHz, -0.5dBFS;



Figure 41 : FFT (Single-ended input (no bias) : 1kHz, -0.5dBFS ;



Figure 42 : FFT (Full-differential input : 1kHz, -60dBFS ;



Figure 43: FFT (noise floor;

## AK4523 DAC part

| _   |   | ٠. • |        |    |   |
|-----|---|------|--------|----|---|
| Con | 1 | 141  | $\sim$ | 20 | • |
| OUL | u | ш    | u      | 10 | - |

AVDD = DVDD = 5.0V fs = 44.1kHz, MCLK = 256fs, BICK = 64fs, Measurement unit = ROHDE & SCHWARZ UPD04 Interface = DIR

### Contents:

| Figure 44 : THD+N vs. Input level            | ••••• | p.22 |
|----------------------------------------------|-------|------|
| Figure 45 : THD+N vs. Input frequency        |       |      |
| Figure 46 : Linearity                        | ••••• | p.23 |
| Figure 47 : Frequency response               |       |      |
| Figure 48 : Cross talk                       | ••••• | p.24 |
| igure 49 : FFT (input signal : 1kHz,0dBFS)   |       |      |
| igure 50 : FFT (input signal : 1kHz,-60dBFS) | ••••• | p.25 |
| igure 51 : FFT (noise floor)                 |       |      |
| igure 52 : FFT (out-of-band noise ~300kHz)   | )     | p.26 |



Figure 44: THD+N vs. Input level (fin: 1kHz)



Figure 45: THD+N vs. Input frequency (input level: 0dBFS)



Figure 46: Linearity (fin: 1kHz)



Figure 47: Frequency response (input level: 0dBFS)



Figure 48: Cross talk



Figure 49: FFT (input signal: 1kHz, 0dBFS;

FFT points: 8192, averaging: 10, 30dBFS Notch filter: on)



Figure 50: FFT (input signal: 1kHz, -60dBFS;

FFT points: 8192, averaging: 10, 30dBFS Notch filter: off)



Figure 51: FFT (noise floor;

FFT points: 8192, averaging: 10, 30dBFS Notch filter: off)



Figure 52 : FFT (out-of-band noise ~300kHz ;







#### **IMPORTANT NOTICE -**

- These products and their specifications are subject to change without notice. Before considering any use or application, consult the Asahi Kasei Microsystems Co., Ltd. (AKM) sales office or authorized distributor concerning their current status.
- AKM assumes no liability for infringement of any patent, intellectual property, or other right in the application or use of any information contained herein.
- Any export of these products, or devices or systems containing them, may require an
  export license or other official approval under the law and regulations of the country of
  export pertaining to customs and tariffs, currency exchange, or strategic materials.
- AKM products are neither intended nor authorized for use as critical components in any safety, life support, or other hazard related device or system, and AKM assumes no responsibility relating to any such use, except with the express written consent of the Representative Director of AKM. As used here:
- (a) A hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life or in significant injury or damage to person or property.
- (b) A critical component is one whose failure to function or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability.
- It is the responsibility of the buyer or distributor of an AKM product who distributes, disposes of, or otherwise places the product with a third party to notify that party in advance of the above content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold AKM harmless from any and all claims arising from the use of said product in the absence of such notification.