# 

#### AA026P2-00

#### **Features**

- Single Bias Supply Operation (6 V)
- 17 dB Typical Small Signal Gain
- 24 dBm Typical P<sub>1 dB</sub> Output Power at 26.5 GHz
- 100% On-Wafer RF and DC Testing
- 100% Visual Inspection to MIL-STD MT 2010

#### Description

Alpha's three-stage balanced K band GaAs MMIC power amplifier has a typical  $P_{1 dB}$  of 24 dBm and a typical  $P_{SAT}$ of 26 dBm at 26.5 GHz. The chip uses Alpha's proven 0.25 µm MESFET technology, and is based upon MBE layers and electron beam lithography for the highest uniformity and repeatability. The FETs employ surface passivation to ensure a rugged, reliable part with through-substrate via holes and gold-based backside metallization to facilitate a conductive epoxy die attach process. All chips are screened for small signal S-parameters and power characteristics prior to shipment for guaranteed performance. A broad range of applications exist in both the commercial and military areas where high power and gain are required.

#### **Chip Outline**



Dimensions indicated in mm.

All DC (V) pads are 0.1 x 0.1 mm and RF In, Out pads are 0.07 mm wide. Chip thickness = 0.1 mm.

#### **Absolute Maximum Ratings**

| Characteristic                          | Value             |  |
|-----------------------------------------|-------------------|--|
| Operating Temperature (T <sub>C</sub> ) | -55°C to +90°C    |  |
| Storage Temperature (T <sub>ST</sub> )  | -65°C to +150°C   |  |
| Bias Voltage (V <sub>D</sub> )          | 7 V <sub>DC</sub> |  |
| Power In (P <sub>IN</sub> )             | 22 dBm            |  |
| Junction Temperature (T <sub>J</sub> )  | 175°C             |  |

## Electrical Specifications at $25^{\circ}C$ (V<sub>DS</sub> = 6 V)

| Parameter                             | Condition         | Symbol            | Min. | Typ. <sup>2</sup> | Max. | Unit |
|---------------------------------------|-------------------|-------------------|------|-------------------|------|------|
| Drain Current (at Saturation)         |                   | I <sub>DS</sub>   |      | 520               | 700  | mA   |
| Small Signal Gain                     | F = 23.5–26.5 GHz | G                 | 15   | 17                |      | dB   |
| Input Return Loss                     | F = 23.5–26.5 GHz | RL                |      | -17               | -10  | dB   |
| Output Return Loss                    | F = 23.5–26.5 GHz | RL <sub>O</sub>   |      | -20               | -10  | dB   |
| Output Power at 1 dB Gain Compression | F = 26.5 GHz      | P <sub>1 dB</sub> | 23   | 24                |      | dBm  |
| Saturated Output Power                | F = 26.5 GHz      | P <sub>SAT</sub>  | 24   | 26                |      | dBm  |
| Gain at Saturation                    | F = 26.5 GHz      | G <sub>SAT</sub>  |      | 14                |      | dB   |
| Thermal Resistance <sup>1</sup>       |                   | Θ <sub>JC</sub>   |      | 17                |      | °C/W |

1. Calculated value based on measurement of discrete FET.

2. Typical represents the median parameter value across the specified

frequency range for the median chip.

### **Typical Performance Data**





Function of Input Drive Level  $(F = 26.5 \text{ GHz}, V_{DS} = 6 \text{ V})$ 

#### **Bias Arrangement**



For biasing on, adjust  $V_{DS}$  from zero to the desired value (6 V recommended). For biasing off, reverse the biasing on procedure.

#### **Circuit Schematic**



Detail A

