## 3.3V 4Mx16 and 8Mx8 CMOS synchronous DRAM #### **Features** - PC100/133 compliant - Organization - 2,097,152 words $\times$ 8 bits $\times$ 4 banks (8M $\times$ 8) - 1,048,576 words $\times$ 16 bits $\times$ 4 banks (4M $\times$ 16) - Fully synchronous - All signals referenced to positive edge of clock - Four internal banks controlled by BAO/BA1 (bank select) - High speed - 133/125/100 MHz - 5.4 ns (133 MHz)/6 ns (125/100 MHz) clock access time - Low power consumption - Standby: 7.2 mW max, CMOS I/O ### Pin arrangement - 4096 refresh cycles, 64 ms refresh interval - Auto refresh and self refresh - Automatic and direct precharge - Burst read, single write operation - Can assert random column address in every cycle - LVTTL compatible I/O - 3.3V power supply - JEDEC standard package, pinout and function - 400 mil, 54-pin TSOP II - Read/write data masking - Programmable burst length (1/2/4/8/full page) - Programmable burst sequence (sequential/interleaved) - Programmable CAS latency (2/3) ## Pin designation | Pin(s) | Description | |------------------------------------------|---------------------------| | DQM (8M×8)<br>UDQM/LDQM (4M×16) | Output disable/write mask | | A0 to A11 | Address inputs | | BAO, BA1 | Bank select inputs | | DQ0 to DQ7 (8M×8)<br>DQ0 to DQ15 (4M×16) | Input/output | | RAS | Row address strobe | | CAS | Column address strobe | | WE | Write enable | | CS | Chip select | | $V_{CC}$ , $V_{CCQ}$ | Power $(3.3V \pm 0.3V)$ | | V <sub>SS</sub> , V <sub>SSQ</sub> | Ground | | CLK | Clock input | | CKE | Clock enable | #### Selection guide | Dollo o tho h | | | | | | | | |--------------------------------------------------|--------|------------------|-------------|-------|--------------|-------------|--------| | | | Symbol | -75 (PC133) | -8 | -10F (PC100) | -10 (PC100) | Unit | | Bus frequency | | f <sub>max</sub> | 133 | 125 | 100 | 100 | MHz | | Minimum clock access time | CL = 2 | t <sub>AC</sub> | - | _ | 6 | - | ns | | William clock decess time | CL = 3 | t <sub>AC</sub> | 5.4 | 6 | _ | 6 | ns | | Minimum setup time | | t <sub>S</sub> | 1.5 | 2 | 2 | 2 | ns | | Minimum hold time | | t <sub>H</sub> | 0.8 | 1.0 | 1.0 | 1.0 | ns | | Minimum RAS to CAS delay | | t <sub>RCD</sub> | 3 | 3 | 2 | 3 | cycles | | Minimum RAS precharge time | ġ. | t <sub>RP</sub> | 3 | 3 | 2 | 3 | cycles | | Remarks: (CL/t <sub>RCD</sub> /t <sub>RP</sub> ) | | | 3/3/3 | 3/3/3 | 2/2/2 | 3/3/3 | | ## Functional description The AS4LC8M8S0 and AS4LC4M16S0 are high-performance 64-megabit CMOS Synchronous Dynamic Random Access Memory (SDRAM) devices organized as 2,097,152 words $\times$ 8 bits $\times$ 4 banks, and 1,048,576 words $\times$ 16 bits $\times$ 4 banks, respectively. Very high bandwidth is achieved using a pipelined architecture where all inputs and outputs are referenced to the rising edge of a common clock. Programmable burst mode can be used to read up to a full page of data without selecting a new column address. The four internal banks can be alternately accessed (read or write) at the maximum clock frequency for seamless interleaving operations. This provides a significant advantage over asynchronous EDO and fast page mode devices. This SDRAM product also features a programmable mode register, allowing users to select read latency as well as burst length and type (sequential or interleaved). Lower latency improves first data access in terms of CLK cycles, while higher latency improves maximum frequency of operation. This feature enables flexible performance optimization for a variety of applications. DRAM commands and functions are decoded from control inputs. Basic commands are as follows: - Mode register set - Deactivate bank - Deactivate all banks - Select row; activate bank - Select column; write - Select column; read - Deselect; power down - CBR refresh • Auto precharge with read/write • Self-refresh The 64 Mb DRAM devices are available in 400-mil plastic TSOP II packages and have 54 pins in each configuration. Both devices operate with a power supply of $3.3V \pm 0.3V$ . Multiple power and ground pins are provided for low switching noise and EMI. Inputs and outputs are LVTTL-compatible. ## Logic block diagram <sup>&</sup>lt;sup>†</sup> For AS4LC8M8S0, Banks A-D will read 8M×8 (4096×512×8). <sup>&</sup>lt;sup>‡</sup>For AS4LC4M16S0, DQM will be UDQM and LDQM. Pin descriptions | Pin descriptions | Nama | Description | |-------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin | Name | Description | | CLK | System clock | All operations synchronized to rising edge of CLK. It also increments the burst counters. | | СКЕ | Clock enable | Controls CLK input. If CKE is high, the next CLK rising edge is valid. If CKE is low, the internal clock is suspended from the next clock cycle and the burst address and output states are frozen. Pulling CKE low has the following effects: all banks idle: Precharge power down and Self refresh. row active in any bank: Active power down. burst/access in progress: Clock suspend. | | | | When in Power down or Self refresh mode, CKE becomes asynchronous until exiting the mode. | | CS | Chip select | Enables or disables device operation by masking or enabling all inputs except CLK, CKE, UDQM/LDQM ( $\times 16$ ), DQM ( $\times 8$ ). | | A0~A11 | Address | Row and column addresses are multiplexed. Row address: A0~A11. Column address (8M×8): A0~A8. Column address (4M×16): A0~A7. | | BAO, BA1 | Bank select | Memory cell array is organized in 4 banks. BAO and BA1 select which internal bank will be active during activate, read, write, and precharge operations. | | RAS | Row address strobe | Enables row access and precharge operation. When RAS is low, row address is latched at the rising edge of CLK. | | CAS | Column address strobe | Enables column access. When $\overline{\text{CAS}}$ is low, starting column address for the burst access operation is latched at the rising edge of the CLK. | | WE | Write enable | Enables write operation and row precharge operation. | | ×8: DQM<br>×16: UDQM/LDQM | Output disable/ write mask | Controls I/O buffers. When DQM is high, output buffers are disabled during a read operation and input data is masked during a write operation. DQM latency is 2 clocks for Read and 0 clocks for Write. For ×16, LDQM controls lower byte (DQ0–7) and UDQM controls upper byte (DQ8–15). For ×8, only one DQM controls the 8 DQs. UDQM and LDQM are considered same state when referenced as DQM. | | DQ0~DQ15 | Data input/output | Data inputs/outputs are multiplexed. Data bus for 8M×8 is DQ0~DQ7 only. | | $V_{\mathrm{DD}}/V_{\mathrm{SS}}$ | Power supply/ground | Power and ground for core logic and input buffers. | | $V_{\mathrm{DDQ}}/V_{\mathrm{SSQ}}$ | Data output power/<br>ground | Power and ground for data output buffers. | ### Commands | COMMINA | Hus | | | | | | | | | BAO/ | | | | | |----------------------|----------------------|-----------------------------------|--------------------|------------------|----|-----|-----|----|-------|------|----------|-------------------|--------|-------| | Comman | d | | CKE <sub>n-1</sub> | CKE <sub>n</sub> | CS | RAS | CAS | WE | DQM | BA1 | A10 | A9-A0 | DQ | Note | | Register | Mode r | egister set | $H^*$ | Н | L | L | L | L | X | | Op co | de | X | 1,2 | | | Auto re | fresh | Н | Н | L | L | L | Н | X | - | | _ | | 3 | | Refresh | C 1C | Entry | Н | L | L | L | L | Н | X | _ | -<br>- X | _ | - X | 3 | | Refresii | Self<br>refresh | Exit | L | Н | L | Н | Н | Н | X | - | - A | _ | - Λ | 3 | | | | LAIT | ь | 11 | Н | X | X | X | X | _ | _ | _ | - | 3 | | Bank activ | vate | | Н | Н | L | L | Н | Н | X | V | row | address | X | | | Read | | echarge disable<br>echarge enable | – H | Н | L | Н | L | Н | X | V | L<br>H | column<br>address | X | 4 4,5 | | Write | Auto pr | echarge disable | – H | Н | L | Н | L | L | X | V | L | column | Valid | 4 | | Write Auto precha | | echarge enable | - п | пп | L | ь п | L | L | Λ | X V | Н | address | vana - | 4,5 | | Burst stop | p | | Н | Н | L | Н | Н | L | X | | X | | Active | 6 | | Precharge | Selected | l bank | – H | Н | L | L | Н | L | Х | V | L | - X | Х | 4 | | Treemarge | All banl | (S | - 11 | 11 | L | ь | 11 | L | Λ | X | Н | – A | | т | | Cleak ava | | Entry | Н | L | Н | X | X | X | | | | | X | | | Clock sus | spena or<br>wer down | • | | | L | V | V | V | X | X | X | X | | | | р с | | Exit | L | Н | X | X | X | X | = | | | | | | | | | Entry | Н | L | Н | X | X | X | _ | | | | | | | Precharge | | | 11 | L | L | Н | Н | Н | - X | X | X | X | X | | | down mo | ode | Exit | L | Н | Н | X | X | X | - Λ Λ | 71 | 21 | 71 | 71 | | | | | | L | 11 | L | V | V | V | | | | | | | | DQM | enable | nable/output | - H | Н | X | X | X | X | - H | X | X | X | X | 7 | | | Write in<br>High-Z | nhibit/Output | 11 | | | | | | | | | | | | | No opera | tion com | mand | Н | X | Н | X | X | X | X | X | Х | Х | Х | | | No operation command | | 11 | Λ | L | Н | Н | Н | X | 11 | Λ Λ | | 71 | | | <sup>1</sup> OP = operation code. A0~A11 and BA0~BA1 program keys. If A10/AP is High at row precharge, BAO and BA1 are ignored and all banks are selected. During read, write, row active, and prechage: If BAO and BA1 are Low, Bank A is selected. If BA0 = Low and BA1 = High, Bank B is selected. If BAO = High and BA1 = Low, Bank C is selected. If BAO and BA1 are High, Bank D is selected. <sup>2</sup> MRS can be issued only when all banks are precharged. A new command can be issued 1 clock cycle after MRS. <sup>3</sup> Auto refresh functions similarly to CBR DRAM refresh. However, precharge is automatic. Auto/self refresh can only be issued after all banks are precharged. <sup>4</sup> BA0~BA1: bank select addresses. A new read/write command to the same bank cannot be issued during a burst read/write with auto precharge. A new row active command can be issued after $t(t_{RP}/t_{CK} + BL +)$ cycles. <sup>6</sup> Burst stop command valid at every burst length. <sup>7</sup> DQM sampled at positive edge of CLK. Data-in may be masked at every CLK (Write DQM latency is 0). Data-out mask is active 2 CLK cycles after issuance. (Read DQM latency is 2). # Mode register fields | Register programmed with MRS | | | | | | | | | | | | |------------------------------|------------------|--------|----|-------------|----|-----------|----|-----------|-----------|----|----| | Address | A11~A10 | A9 | A8 | A7 | A6 | <b>A5</b> | A4 | <b>A3</b> | A2 | A1 | A0 | | Function | RFU <sup>†</sup> | WBL TM | | CAS latency | | | BT | Bu | rst lengt | th | | $^{\dagger}$ RFU = 0 during MRS cycle. | - | | | | | | | |--------------------|----------------------------|--|--|--|--|--| | Write burst length | | | | | | | | A9 | Length | | | | | | | 0 | Programmed<br>burst length | | | | | | | 1 | Single burst | | | | | | | Burst type | | | | | | | | |------------|-------------|--|--|--|--|--|--| | A3 | Туре | | | | | | | | 0 | Sequential | | | | | | | | 1 | Interleaved | | | | | | | | Test mode | | | | | | | | | | |-----------|----|-------------------|--|--|--|--|--|--|--| | A8 | A7 | Туре | | | | | | | | | 0 | 0 | Mode register set | | | | | | | | | 0 | 1 | Reserved | | | | | | | | | 1 | 0 | Reserved | | | | | | | | | 1 | 1 | Reserved | | | | | | | | **CAS** latency A6 A5 A4 Latency 0 0 0 Reserved 0 0 1 Reserved 2 0 1 0 0 1 3 1 X X Reserved | | т | 1 1 .1 | | | | | | | | | |----|--------------|--------|-----------|----------|--|--|--|--|--|--| | | Burst length | | | | | | | | | | | A2 | A1 | A0 | BT = 0 | BT = 1 | | | | | | | | 0 | 0 | 0 | 1 | 1 | | | | | | | | 0 | 0 | 1 | 2 | 2 | | | | | | | | 0 | 1 | 0 | 4 | 4 | | | | | | | | 0 | 1 | 1 | 8 | 8 | | | | | | | | 1 | 0 | 0 | Reserved | Reserved | | | | | | | | 1 | 0 | 1 | Reserved | Reserved | | | | | | | | 1 | 1 | 0 | Reserved | Reserved | | | | | | | | 1 | 1 | 1 | Full page | Reserved | | | | | | | Recommended operating conditions | Parameter | Symbol | Min | Max | Unit | |----------------------------------------------------------------------------------------|-------------------|-------------------|----------------|------| | Cumply voltage | $V_{CC}, V_{CCQ}$ | 3.0 | 3.6 | V | | Supply voltage | GND | 0.0 | 0.0 | V | | Input voltage | $V_{\mathrm{IH}}$ | 2.0 | $V_{CC} + 0.3$ | V | | | $V_{ m IL}$ | -0.3 <sup>†</sup> | 0.8 | V | | Output voltage <sup>‡</sup> | V <sub>OH</sub> | 2.4 | _ | V | | Output voltage | $V_{\mathrm{OL}}$ | - | 0.4 | V | | Input leakage current<br>Any input $0V \le V_{IN} \le V_{CC}$ | $I_{L}$ | -5 | +5 | uA | | Output leakage current<br>DQs are disabled<br>0V ≤ V <sub>OUT</sub> ≤ V <sub>CCQ</sub> | $I_{OZ}$ | -5 | +5 | uA | | Ambient operating temperature | T <sub>A</sub> | 0 | 70 | °C | $<sup>^{\</sup>dagger}$ $V_{IL}$ min = -1.5V for pulse widths less than 5 ns. $^{\ddagger}$ $I_{OH}$ = -2mA , and $I_{OL}$ = 2mA . Recommended operating conditions apply throughout this document unless otherwise specified. ## Absolute maximum ratings | Parameter | Symbol | Min | Max | Unit | |-------------------------------|-------------------|------|------|------| | Input voltage | $V_{IN}, V_{OUT}$ | -1.0 | +4.6 | V | | Power supply voltage | $V_{CC}, V_{CCQ}$ | -1.0 | +4.6 | V | | Storage temperature (plastic) | T <sub>STG</sub> | -55 | +150 | °C | | Power dissipation | $P_{\mathrm{D}}$ | _ | 1 | W | | Short circuit output current | I <sub>OUT</sub> | _ | 50 | mA | Note: Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### **Capacitance** | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------------------|------------------|-----|-----|------|---------| | Input capacitance: CLK | $C_{i1}$ | 2.5 | 4 | pF | 1, 2, 3 | | Input capacitance: All other input-only pins | C <sub>i2</sub> | 2.5 | 5 | pF | 1, 2, 4 | | Input/output capacitance | C <sub>I/O</sub> | 4.0 | 6.5 | pF | 1, 2, 5 | - This parameter is sampled. $V_{CC} = V_{CCQ} = 3.3V$ ; f = 1MHz; $T_A = 23^{\circ}$ C; pin under test biased at 1.4V. 1 - Max value is specified for -10, -10F, and -8. 2 - For -75 part, Max = 3.5 pF. - For -75 part, Max = 3.8 pF. - For -75 part, Max = 6.0 pF. $I_{DD}$ specifications and conditions (0° C $\leq$ $T_A \leq$ 70° C, $V_{DD},~V_{DDQ}$ = +3.3V $\pm$ 0.3V) | (* * = - <u>A</u> = * * * * * * <u>DD</u> * * <u>DD</u> * | * | | | Max | | | | |---------------------------------------------------------------------------------|--------------------------------------|--------------------|-----|---------|-------|-------|------| | Parameter | Symbol | -75 | -8 | -10F/10 | Units | Notes | | | Operating current: active mode; but $t_{RC} = t_{RC}(min)$ ; CAS latency = 3 | $I_{\mathrm{DD1}}$ | 115 | 95 | 95 | mA | 4, 5 | | | Standby current: power-down mode CKE = low | $I_{\mathrm{DD2}}$ | 2 | 2 | 2 | mA | 4,5 | | | Standby current: active mode; CKE = banks active after $t_{RCD}$ met; no access | $I_{DD3}$ | 45 | 35 | 35 | mA | 4, 5 | | | Operating current: burst mode; con WRITE; all banks active; CAS latency | | $I_{\mathrm{DD4}}$ | 140 | 130 | 120 | mA | 4,5 | | Auto refresh current: CKE = high; | $t_{RFC} = t_{RFC} (min);$<br>CL = 3 | $I_{\mathrm{DD5}}$ | 210 | 210 | 190 | mA | 4, 5 | | CS# = high | $t_{RFC} = 15.625 ms;$ $CL = 3$ | $I_{\mathrm{DD6}}$ | 50 | 50 | 40 | mA | 4,5 | | Self-refresh current: CKE ≤ 0.2V | | $I_{\mathrm{DD7}}$ | 1 | 1 | 1 | mA | 4,5 | #### Notes - $\ensuremath{I_{DD}}$ specifications are tested after proper initialization of the device. - $I_{\mbox{\scriptsize DD}}$ is dependent on output loading and clock cycle time. Values are specified with minimum cycle time and outputs open. - $I_{\mbox{\scriptsize DD}}$ tests have $V_{\mbox{\scriptsize IL}}=0\mbox{\scriptsize V}$ and $V_{\mbox{\scriptsize IH}}=3\mbox{\scriptsize V}.$ - $I_{\mbox{\scriptsize DD}}$ current will decrease at lower CAS latencies. This is because the lower the latency, the lower the clock cycle time. - Address transitions average one transition every two clock cycles. # AC parameters common to all waveforms | | arameters common to an wav | CAS | -7 | 75 | - | 8 | -1 | OF | -1 | 10 | | | |--------------------------------|--------------------------------------------------|---------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------| | Sym | Parameter | latency | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | $t_{RRD}$ | Row active to row active delay | | 15 | - | 20 | - | 20 | - | 20 | - | ns | 1 | | $t_{RCD}$ | RAS to CAS delay time | | 20 | - | 20 | - | 20 | - | 30 | - | ns | 1 | | t <sub>RP</sub> | Row precharge | | 20 | - | 20 | - | 20 | _ | 30 | - | ns | 1 | | t <sub>RAS</sub> | Row active | | 44 | - | 50 | _ | 50 | _ | 60 | _ | ns | 1 | | tRC | Row cycle time | | 66 | _ | 70 | - | 70 | - | 90 | _ | ns | 1 | | t <sub>CDL</sub> | Last data in to new column address delay | | 1 | - | 1 | _ | 1 | _ | 1 | - | CLK | 2 | | $t_{RDL}$ | Last data in to row precharge | | 2 | _ | 2 | _ | 2 | _ | 2 | _ | CLK | 2 | | $t_{\mathrm{BDL}}$ | Last data in to burst stop | | 1 | - | 1 | _ | 1 | _ | 1 | _ | CLK | 2 | | $t_{CCD}$ | Column address to column address delay | | 1 | 1 | 1 | _ | 1 | - | 1 | - | CLK | 3 | | + | LK cycle time | 3 | 7.5 | - | 8 | _ | 10 | _ | 10 | _ | ns | 4 | | t <sub>CK</sub> CLK cycle time | CLK Cycle time | 2 | 10 | - | 10 | _ | 15 | _ | 15 | _ | 1115 | 4 | | t. a | t <sub>AC</sub> CLK to valid output delay @ 50pF | 3 | 5.4 | - | 6 | _ | 6 | _ | 6 | _ | ns | 4,5,7 | | t <sub>AC</sub> | CLK to valid output delay @ 30pr | 2 | 6 | - | 6 | _ | 6 | _ | 6 | _ | 113 | 4,5,7 | | t <sub>OH</sub> | Output data hold time @ 50 pF | | 2.7 | - | 3 | ı | 3 | - | 3 | _ | ns | 4,5,7 | | ОН | - | 2 | 3 | 1 | 3 | ı | 3 | _ | 3 | _ | 115 | 4,5,7 | | $t_{CH}$ | CLK high pulse width | | 2.5 | 1 | 3 | 1 | 3 | _ | 3 | _ | ns | 6 | | $t_{CL}$ | CLK low pulse width | | 2.5 | _ | 3 | _ | 3 | - | 3 | _ | ns | 6 | | t <sub>AS</sub> | Add setup time | | 1.5 | _ | 2 | _ | 2 | _ | 2 | _ | ns | 6 | | t <sub>AH</sub> | Add hold time | | 0.8 | _ | 1 | _ | 1 | _ | 1 | _ | ns | 6 | | $t_{SLZ}$ | CLK to output in low Z | | 1 | _ | 1 | _ | 1 | - | 1 | _ | ns | 5 | | t <sub>SHZ</sub> | CLK to output in high Z | 3 | _ | 6 | - | 7 | _ | 7 | _ | 7 | ns | | | ъпг | | 2 | _ | 6 | - | 7 | _ | 7 | _ | 7 | 110 | | | $t_{CKH}$ | CKE hold time | | 0.8 | _ | 1 | _ | 1 | - | 1 | _ | ns | | | $t_{CKS}$ | CKE setup time | | 1.5 | _ | 2 | - | 2 | - | 2 | _ | ns | | | t <sub>CMH</sub> | CS, RAS, CAS, WE, DQM hold time | | 0.8 | - | 1 | - | 1 | - | 1 | - | ns | | | t <sub>CMS</sub> | CS, RAS, CAS, WE, DQM setup time | | 1.5 | 1 | 2 | _ | 2 | _ | 2 | _ | ns | | | t <sub>DH</sub> | Data in hold time | | 0.8 | - | 1 | _ | 1 | _ | 1 | _ | ns | | | t <sub>DS</sub> | Data in setup time | | 1.5 | - | 2 | - | 2 | - | 2 | _ | ns | | AC parameters common to all waveforms (continued) | | | CAS | CAS -75 - | | 8 | -10 | 0 F | -10 | | | | | |-------------------|---------------------------------------------------|---------|-----------|-----|-----|-----|-----|-----|-----|-----|------|-------| | Sym | Parameter | latency | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | $t_{\rm DQD}$ | DQM to input data delay | | 1 | - | 1 | _ | 1 | _ | 1 | _ | CLK | | | $t_{DQM}$ | DQM to data mast during writes | | 0 | _ | 0 | ı | 0 | ı | 0 | - | CLK | | | $t_{DQZ}$ | DQM to data high Z during reads | | 2 | - | 2 | - | 2 | - | 2 | - | CLK | | | t <sub>DWD</sub> | Write command to input data delay | | 0 | _ | 0 | _ | 0 | - | 0 | _ | CLK | | | t <sub>DAL</sub> | Data-in to active command | | 5 | - | 5 | _ | 5 | _ | 5 | _ | CLK | | | t <sub>MRD</sub> | Load mode register to active/<br>refresh command | | 1 | - | 1 | _ | 1 | - | 1 | _ | CLK | | | $t_{ROH}$ | Data-out high Z from | 3 | 3 | _ | 3 | - | 3 | - | 3 | - | CLK | 4 | | ROH | precharge/burst stop command | 2 | 2 | - | 2 | - | 2 | - | 2 | _ | CLK | 4 | | t <sub>CKED</sub> | CKE to CLOCK disable or power-<br>down entry mode | | 1 | _ | 1 | - | 1 | - | 1 | - | CLK | | | t <sub>PED</sub> | CKE to clock enable or power-<br>down exit mode | | 1 | _ | 1 | _ | 1 | _ | 1 | _ | CLK | | #### Notes - $1 \quad \ \mbox{Minimum clock cycles} = (\mbox{Minimum time / clock cycle time}) \ \ \mbox{rounded up}.$ - 2 Minimum delay required to complete write. - 3 Column address change allowed every cycle. - 4 Parameters dependent on CAS latency. - 5 If clock rising time > 1ns, (tr/2-0.5)ns should be added to parameter. - If (tr and tf) > 1 ns, [(tr+tf)/2-1] ns should be added to parameter. - 7 Outputs measured at 1.5V with 50pF load only without resistive termination. Burst sequence (BL = 4) | 1 | | | | | | | | | | | |---------|---------|---|------|--------|---|---|------------|---|---|--| | Initial | address | | | | | | | | | | | A1 | A0 | | Sequ | ential | | | Interleave | | | | | 0 | 0 | 0 | 1 | 2 | 3 | 0 | 1 | 2 | 3 | | | 0 | 1 | 1 | 2 | 3 | 0 | 1 | 0 | 3 | 2 | | | 1 | 0 | 2 | 3 | 0 | 1 | 2 | 3 | 0 | 1 | | | 1 | 1 | 3 | 0 | 1 | 2 | 3 | 2 | 1 | 0 | | Burst sequence (BL = 8) | 1 | nitial addres | S | | | | | | | | | | | | | | | | | |----|---------------|----|---|------------|---|---|---|---|---|---|------------|---|---|---|---|---|---|---| | A2 | A1 | A0 | | Sequential | | | | | | | Interleave | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | 0 | 0 | 1 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 | | 0 | 1 | 0 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 0 | 1 | 6 | 7 | 4 | 5 | | 0 | 1 | 1 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | | 1 | 0 | 0 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | | 1 | 0 | 1 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 4 | 7 | 6 | 1 | 0 | 3 | 2 | | 1 | 1 | 0 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 4 | 5 | 2 | 3 | 0 | 1 | | 1 | 1 | 1 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Device operation | Command | Pin settings | Description | |----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power up | | <ol> <li>The following sequence must be performed prior to normal operation.</li> <li>Apply power, start clock, and assert CKE and DQM high. All other signals are NOP.</li> <li>After power-up, pause for a minimum of 200μs. CKE/DQM = high; all others NOP.</li> <li>Precharge both banks.</li> <li>Perform Mode Register Set command to initialize mode register.</li> <li>Perform a minimum of 8 auto refresh cycles to stabilize internal circuitry. (Steps 4 and 5 may be interchanged.)</li> </ol> | | Mode register set | $CS = RAS = CAS = WE = low;$ $A0 \sim A11 = opcode$ | The mode register stores the user selected opcode for the SDRAM operating modes. The CAS latency, burst length, burst type, test mode and other vendor specific functions are selected/programmed during the Mode Register Set command cycle. The default setting of the mode register is not defined after power-up. The power-up and mode register set cycle must be executed prior to normal SDRAM operation. Refer to the Mode Register Set table and timing for details. | | Device deselect and no operation | CS = high | The SDRAM performs a "no operation" (NOP) when RAS, CAS, and WE = high. Since the NOP performs no operation, it may be used as a wait state in performing normal SDRAM functions. The SDRAM is deselected when CS is high. CS high disables the command decoder such that RAS, CAS, WE and address inputs are ignored. Device deselection is also considered a NOP. | | Bank activation | CS = RAS = low; CAS = WE = high; A0~A10 = row address; BA0~BA1 = bank select | The SDRAM is configured with four internal banks. Use the Bank Activate command to select a row in one of the idle banks. Initiate a read or write operation after $t_{\rm RCD}({\rm min})$ from the time of bank activation. | | Burst read | CS = CAS = A10 = low; RAS = WE = high; BA0~BA1 = bank select, A0~A8 = column address; (A9 = don't care for 8M×8; A8,A9 = don't care for 4M×16) | Use the Burst Read command to access a consecutive burst of data from an active row in an active bank. Burst read can be initiated on any column address of an active row. The burst length, sequence and latency are determined by the mode register setting. The first output data appears after the $\overline{\text{CAS}}$ latency from the read command. The output goes into a high impedance state at the end of the burst (BL = 1,2,4,8) unless a new burst read is initiated to form a gapless output data stream. Terminate the burst with a burst stop command, precharge command to the same bank or another burst read/write. | | Burst write | RAS = high; $A0\sim A9$ = column<br>address; $(A9 = don't care for$ | Use the Burst Write command to write data into the SDRAM on consecutive clock cycles to adjacent column addresses. The burst length and addressing mode is determined by the mode register opcode. Input the initial write address in the same clock cycle as the Burst Write command. Terminate the burst with a burst stop command, precharge command to the same bank or another burst read/write. | | UDQM/LDQM (×16),<br>DQM (×8) operation | | Use DQM to mask input and output data on a cycle-by-cycle basis. It disables the output buffers in a read operation and masks input data in a write operation. The output data is invalid 2 clocks after DQM assertion (2 clock latency). Input data is masked on the same clock as DQM assertion (0 clock latency). | Device operation (continued) | Device operation (co | | D | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Command | Pin Settings | Description | | Burst stop | $\overline{CS} = \overline{WE} = low; \overline{RAS} = \overline{CAS} = high$ | Use burst stop to terminate burst operation. This command may be used to terminate all legal burst lengths. | | Bank precharge | CS = A10 = RAS = WE =<br>low; CAS = high; A11 =<br>bank select; A0~A9 =<br>don't care | The Bank Precharge command precharges the bank specified by BAO and BA1. The precharged bank is switched from active to idle state and is ready to be activated again. Assert the precharge command after $t_{RAS}(\text{min})$ of the bank activate command in the specified bank. The precharge operation requires a time of $t_{RP}(\text{min})$ to complete. | | Precharge all | CS = RAS = WE = low;<br>CAS = A10 = high;<br>BA0~BA1 = bank select;<br>A0~A9 = don't care | The Precharge All command precharges all four banks simultaneously. All four banks are switched to the idle state on precharge completion. | | Auto precharge | CS = CAS = WE (write) =<br>low; RAS = WE (read) =<br>A10 = high; BA0~BA1 =<br>bank select; A0~A9 =<br>column address; (A9 =<br>don't care for 2M×8;<br>A8,A9 = don't care for<br>1M×16) | During auto precharge, the SDRAM adjusts internal timing to satisfy $t_{RAS}(\text{min})$ and $t_{RP}$ for the programmed CAS latency and burst length. Couple the auto precharge with a burst read/write operation by asserting A10 to a high state at the same time the burst read/write commands are issued. At auto precharge completion, the specified bank is switched from active to idle state. Note that no new commands to the bank can be issued until the specified bank achieves the idle state. Auto precharge doesn't work with full-page burst. | | Clock suspend/power<br>down mode entry | CKE = low | When CKE is low, the internal clock is frozen or suspended from the next clock cycle and the state of the output and burst address are frozen. If all banks are idle and CKE goes low, the SDRAM enters power down mode at the next clock cycle. When in power down mode, no input commands are acknowledged as long as CKE remains low. To exit power down mode, raise CKE high before the rising edge of CLK. | | Clock suspend/power down mode exit | CKE = high | Resume internal clock operation by asserting CKE high before the rising edge of CLK. Subsequent commands can be issued one clock cycle after the end of the Exit command. | | Auto refresh | CS = RAS = CAS = low;<br>WE = CKE = high;<br>A0~A11 = don't care | SDRAM storage cells must be refreshed every 64ms to maintain data integrity. Use the Auto Refresh command to refresh all rows in all banks of the SDRAM. The row address is provided by an internal counter which increments automatically. Auto refresh can only be asserted when all four banks are idle and the device is not in the power down mode. The time required to complete the auto refresh operation is $t_{RC}(\min)$ . Use NOPs in the interim until the auto refresh operation is complete. This is the most common refresh mode. It is typically performed once every 15.6us or in a burst of 4096 auto refresh cycles every 64ms. All four banks will be in the idle state after this operation. | | Self refresh | CS = RAS = CAS = CKE =<br>low; WE = high; A0~A11<br>= don't care | Self refresh is another mode for refreshing SDRAM cells. In this mode, refresh address and timing are provided internally. Self refresh entry is allowed only when all four banks are idle. The internal clock and all input buffers with the exception of CKE are disabled in this mode. Exit self refresh by restarting the external clock and then asserting CKE high. NOP's must follow for a time of $t_{RC}(\min)$ for the SDRAM to reach the idle state where normal operation is allowed. If burst auto refresh is used in normal operation, burst 4096 auto refresh cycles immediately after exiting self refresh. | ## Mode register set command waveform MRS can be issued only when both banks are idle. #### Precharge waveforms Precharge can be asserted after $t_{RAS}$ (min). The selected bank will enter the idle state after $t_{RP}$ . The earliest assertion of the precharge command without losing any burst data is show below. #### Auto precharge waveforms <sup>\*</sup> The row active command of the precharge bank can be issued after t<sub>RP</sub> from this point. At burst read/write with auto precharge, CAS interrupt of the same bank is illegal; other bank is described below. #### **Concurrent Auto-P Waveforms** According to Intel $^{\text{TM}}$ 's specification, auto-p burst interruption is allowed by another burst provided that the interrupting burst is in a different bank than the ongoing burst. ## (A) RD-P interrupted by RD in another bank (CL = 3, BL = 4) Bank A Precharge Starts \* ## (B) RD-P interrupted by WR in another bank (CL = 2, BL = 8) Bank A Precharge Starts \* ## (C) WR-P interrupted by RD in another bank (CL = 2, BL = 4) Bank A Precharge Starts \* <sup>\*</sup> The row active command of the precharge bank can be issued after t RP from this point. # (D) WR-P Interrupted by WR in another bank (CL = 3, BL = 4) $<sup>^{*}</sup>$ The row active command of the precharged bank can be issued after $t_{\mbox{\scriptsize RP}}$ from this point. $t_{CCD} = \overline{CAS}$ to $\overline{CAS}$ delay (= 1 CLK) ## write interrupted by write (BL = 4) $t_{CCD} = \overline{CAS}$ to $\overline{CAS}$ delay (= 1 CLK) $t_{\mbox{CDL}} = \mbox{last address}$ in to new column addres delay (= 1 CLK) ## write interrupted by read (CL = 2, BL = 4) $t_{CCD} = \overline{CAS}$ to $\overline{CAS}$ delay (= 1 CLK) $t_{CDL}$ = last address in to new column address delay (= 1 CLK) #### read interrupted by write (CL = 3, BL = 4) <sup>\*</sup> To prevent bus contention, maintain a gap between data in and data out. #### **Burst termination** Burst operations may be terminated with a Read, Write, Burst Stop, or Precharge command. When Burst Stop is asserted during the read cycle, burst read data is terminated and the data bus goes to High Z after $\overline{\text{CAS}}$ latency. When Burst Stop is asserted during the write cycle, burst write data is terminated and the databus goes to High Z simultaneously. ### Precharge command A Precharge command can be used to interrupt burst read/write operation during the read cycle. During RD, burst read is terminated and o/p goes to High Z after $\overline{\text{CAS}}$ latency. The same bank can be activated after $t_{\text{RP}}$ . During write, burst write operation is terminated immediately. Data written two cycles prior to the precharge command will be correctly stored. Set DQM high one cycle before Precharge command and hold it high until Precharge command to mask and avoid writing invalid data. # Auto refresh waveform $<sup>^{\</sup>dagger}$ If A10 = High, then BA0/BA1 = don't care; if A10 = bw, then BA0/BA1 = bank select. ## Self refresh waveform Enter power down mode by pulling CKE low. All input/output buffers (except CKE buffer are turned off in power down mode. When CKE goes high, command input must be equal to no operation at next CLK rising edge. (BL = 4, CL = 3) ## Interleaved bank read waveform (BL = 4, CL = 3) <sup>&</sup>lt;sup>†</sup> BAO and BA1 together determine which bank undergoes operations. ## Interleaved bank read waveform # (BL = 4, CL = 3, Autoprecharge) †BAO and BA1 together determine which bank undergoes operations. AP = internal precharge begins. #### Interleaved bank read waveform (BL = 8, CL = 3) Bank A Active Bank B AP Read Active Active Read $<sup>^\</sup>dagger$ BA0 and BA1 together determine which bank undergoes operations. QB<sub>b4</sub> QB<sub>b5</sub> QB<sub>b6</sub> AP Read $<sup>^\</sup>dagger$ BAO and BA1 together determine which bank undergoes operations. AP = internal precharge begins. $<sup>^\</sup>dagger$ BAO and BA1 together determine which bank undergoes operations. AP = internal precharge begins # Package dimensions | | 54-pin | TSOP II | | | | | | |----------------|----------------|---------|--|--|--|--|--| | | Min | Max | | | | | | | | (mm) | (mm) | | | | | | | A | ı | 1.2 | | | | | | | $A_1$ | 0.05 | _ | | | | | | | $A_2$ | 0.95 | 1.05 | | | | | | | b | 0.30 | 0.45 | | | | | | | С | 0.12 | 0.21 | | | | | | | D | 22.12 | 22.32 | | | | | | | Е | 10.03 | 10.29 | | | | | | | e | 0.80 (typical) | | | | | | | | H <sub>e</sub> | 11.56 | 11.96 | | | | | | | l | 0.40 | 0.60 | | | | | | #### AC test conditions - Input reference levels of VIH = 2.0V and VIL = 0.8V - Output reference levels = 1.4V - Input rise and fall times: 2 ns Figure A: Equivalent output load #### Ordering information | <u> </u> | *** | | | | |--------------------------|------------------|-----------------|------------------|-------------------| | Part | -75 | -8 | -10 | -10F | | TSOP II, 400 mil, 54-pin | AS4LC8M8S0-75TC | AS4LC8M8S0-8TC | AS4LC8M8S0-10TC | AS4LC8M8S0-10FTC | | TSOP II, 400 mil, 54-pin | AS4LC4M16S0-75TC | AS4LC4M16S0-8TC | AS4LC4M16S0-10TC | AS4LC4M16S0-10FTC | ## Part numbering system | AS4 | LC | XXXS0 | -XX | T | С | |-------------|-----------------|------------------------------------|-------------|--------------------------------------------------------|----------------------------------------------| | DRAM prefix | LC = 3.3V CMOS | Device number for synchronous DRAM | 1/frequency | Package (device dependent):<br>TSOP II 400 mil, 54 pin | Commercial temperature range, 0° C to 70 ° C |