#### **Features** - High Performance, High Density Programmable Logic Device - Typical 7 ns Pin-to-Pin Delay - Fully Connected Logic Array With 416 Product Terms - Flexible Output Macrocell - 48 Flip-Flops Two per Macrocell - 72 Sum Terms - All Flip-Flops, I/O Pins Feed In Independently - Achieves Over 80% Gate Utilization - Enhanced Macrocell Configuration Selections - D- or T-Type Flip-Flops - Product Term or Direct Input Pin Clocking - Registered or Combinatorial Internal Feedback - Several Power Saving Options | Device | I <sub>cc</sub> , Stand-By | |------------|----------------------------| | ATV2500B | 110 mA | | ATV2500BQ | 30 mA | | ATV2500BL | 2 mA | | ATV2500BQL | 2 mA | - Backward Compatible With ATV2500H/L Software - Proven and Reliable High Speed UV EPROM Process - Reprogrammable Tested 100% for Programmability - 40-Pin Dual-In-Line and 44-Pin Lead Surface Mount Packages ### **Block Diagram** ## **Pin Configurations** | Pin Name | Function | |-----------|--------------------------| | IN | Logic Inputs | | CLK/IN | Pin Clock and Input | | I/O | Bidirectional<br>Buffers | | I/O 0,2,4 | "Even" I/O Buffers | | I/O 1,3,5 | "Odd" I/O Buffers | | GND | Ground | | VCC | +5V Supply | Note: For ATV2500BQ and ATV2500BQL (PLCC/LCC package only) pin 4 and pin 26 connections are not required. | O III OLIVIII | | _ | 1 | |---------------------|----------|-------|-----------| | GND IN ┌─IN ┬─ I/O6 | CLK/IN □ | 1 40 | 0 IN | | | IN 🗆 | 2 3 | 9 | | 1 { 1/07 | IN 🗆 | 3 3 | 8 □ IN | | ξ 1/08 | I/O0 [ | 4 3 | 7 🗆 IN | | 60/i 2 | I/O1 □ | 5 30 | 6 🗀 1/06 | | 2 1/010 | I/O2 [ | 6 3 | 5 🗆 1/07 | | ξ <sub>1/011</sub> | 1/O3 □ | 7 3- | 4 🗆 1/08 | | 34 C GND | 1/04 □ | 8 3 | 3 🗖 1/09 | | ₹ gnp | I/O5 [ | 9 3 | 2 1/010 | | <b>c</b> 1/023 | VCC □ | 10 3 | 1 🗀 1/011 | | ¢ 1/022 | I/O17 🗆 | 11 30 | 0 GND | | <b>d</b> I/O21 | I/O16 □ | 12 29 | 9 🗀 1/023 | | <b>८</b> 1/020 | I/O15 🗆 | 13 28 | 8 🗆 1/022 | | 23 | I/O14 □ | 14 2 | 7 🗆 1/021 | | ~~~~~~~~ | I/O13 🗆 | 15 20 | 6 🗆 1/020 | | IN GND I/O19 | I/O12 [ | 16 2 | 5 🗖 1/019 | | I/O18 | IN 🗆 | 17 2 | 4 🗀 1/018 | | | IN 🗆 | 18 23 | 3 □ IN | | | IN□ | 19 2 | 2 🗆 IN | | | IN 🗆 | 20 2 | 1 🗆 IN | | | | | 1 | LCC/PLCC **High-Speed High-Density UV Erasable Programmable Logic Device** **ATV2500B** Rev. 0249F-06/98 ## **Functional Logic Diagram ATV2500B** Note: 1. Not required for PLCC versions of ATV2500BQ or ATV2500BQL, making them compatible with ATV2500H and ATV2500L pinout. #### **Description** The ATV2500Bs are the highest density PLDs available in a 40- or 44-pin package. With their fully connected logic array and flexible macrocell structure, high gate utilization is easily obtainable. The ATV2500Bs are organized around a *single universal* and-or array. All pin and feedback terms are always available to every macrocell. Each of the 38 logic pins are array inputs, as are the outputs of each flip-flop. In the ATV2500Bs, four product terms are input to each sum term. Furthermore, each macrocell's three sum terms can be combined to provide up to 12 product terms per sum term with *no performance penalty*. Each flip-flop is individually selectable to be either D- or T-type, providing further logic compaction. Also, 24 of the flip-flops may be bypassed to provide internal combinatorial feedback to the logic array. Product terms provide individual clocks and asynchronous resets for each flip-flop. The flip-flops may also be individually configured to have direct input pin clocking. Each output has its own enable product term. Eight synchronous preset product terms serve local groups of either four or eight flip-flops. Register preload functions are provided to simplify testing. All registers automatically reset upon power up. Several low power device options allow selection of the optimum solution for many power-sensitive applications. Each of the options significantly reduces total system power and enhances system reliability. #### **Functional Logic Diagram Description** The ATV2500B functional logic diagram describes the interconnections between the input, feedback pins and logic cells. All interconnections are routed through the single global bus. The ATV2500Bs are straightforward and uniform PLDs. The 24 macrocells are numbered 0 through 23. Each macrocell contains 17 AND gates. All AND gates have 172 inputs. The five lower product terms provide AR1, CK1, CK2, AR2, and OE. These are: one asynchronous reset and clock per flip-flop, and an output enable. The top 12 product terms are grouped into three sum terms, which are used as shown in the macrocell diagrams. Eight synchronous preset terms are distributed in a 2/4 pattern. The first four macrocells share Preset 0, the next two share Preset 1, and so on, ending with the last two macrocells sharing Preset 7. The 14 dedicated inputs and their complements use the numbered positions in the global bus as shown. Each macrocell provides six inputs to the global bus: (left to right) feedback F2 <sup>(1)</sup> true and false, flip-flop Q1 true and false, and the pin true and false. The positions occupied by these signals in the global bus are the six numbers in the bus diagram next to each macrocell. Note: 1. Either the flip-flop input (D/T2) or output (Q2) may be fed back in the ATV2500Bs. ## **Absolute Maximum Ratings\*** | emperature Under Bias55°C to +125°C | |-----------------------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground2.0V to +7.0V (1) | | Voltage on Input Pins<br>with Respect to Ground<br>During Programming2.0V to +14.0V (1) | | Programming Voltage with Respect to Ground2.0V to +14.0V (1) | | Integrated UV Erase Dose7258 W-sec/cm <sup>2</sup> | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: Minimum voltage is -0.6V dc which may undershoot to -2.0V for pulses of less than 20ns. Maximum output pin volt-ageis V<sub>CC</sub>+0.75V dcwhich may overshoot to +7.0V for pulses of less than 20ns. ### **DC and AC Operating Conditions** | | Commercial | Industrial | Military | |------------------------------|------------|--------------|---------------| | Operating Temperature (Case) | 0°C - 70°C | -40°C - 85°C | -55°C - 125°C | | V <sub>CC</sub> Power Supply | 5V ± 5% | 5V ± 10% | 5V ± 10% | # Pin Capacitance (f = 1 MHz, T = $25^{\circ}$ C)<sup>(1)</sup> | | Тур | Max | Units | Conditions | |------------------|-----|-----|-------|-----------------------| | C <sub>IN</sub> | 4 | 6 | pF | V <sub>IN</sub> = 0V | | C <sub>OUT</sub> | 8 | 12 | pF | V <sub>OUT</sub> = 0V | Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested. # Output Logic, Registered<sup>(1)</sup> # Output Logic, Combinatiorial<sup>(1)</sup> Note: 1. These diagrams show equivalent logic functions, not necessarily the actual circuit implementation. | S2 = 0 | | Terms in | | | |------------|----|----------|------------------|--------------------------| | <b>S</b> 1 | S0 | D/T1 | D/T2 | Output Configuration | | 0 | 0 | 8 | 4 | Registered (Q1); Q2 FB | | 1 | 0 | 12 | 4 <sup>(1)</sup> | Registered (Q1); Q2 FB | | 1 | 1 | 8 | 4 | Registered (Q1); D/T2 FB | | S3 | Ouput Configuration | |----|---------------------| | 0 | Active Low | | 1 | Active High | | S4 | Register 1 Type | |----|-----------------| | 0 | D | | 1 | T | | <b>S</b> 5 | Register 2 Type | |------------|-----------------| | 0 | D | | 1 | Т | | S6 | Q1 CLOCK | |----|------------| | 0 | CK1 | | 1 | CK1 • PIN1 | | <b>S7</b> | Q2 CLOCK | |-----------|------------| | 0 | CK2 | | 1 | CK2 • PIN1 | | | S2 = 1 | | Terms in | | | |------------|--------|----|------------------|------------------|-------------------------------------| | <b>S</b> 5 | S1 | S0 | D/T1 D/T2 | | Output Configuration | | Х | 0 | 0 | 4 <sup>(1)</sup> | 4 | Combinatorial (8 Terms);<br>Q2 FB | | Х | 0 | 1 | 4 | 4 | Combinatorial (4 Terms);<br>Q2 FB | | Х | 1 | 0 | 4 <sup>(1)</sup> | 4 <sup>(1)</sup> | Combinatorial (12 Terms);<br>Q2 FB | | 1 | 1 | 1 | 4 <sup>(1)</sup> | 4 | Combinatorial (8 Terms);<br>D/T2 FB | | 0 | 1 | 1 | 4 | 4 | Combinatorial (4 Terms);<br>D/T2 FB | Note: 1. These four terms are shared with D/T1. # **Clock Option** ### **DC Characteristics** | Symbol | Parameter | Condition | | | Min | Тур | Max | Units | |--------------------|---------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------|---------------|-----------------------|-----|------------------------|-------| | I <sub>IL</sub> | Input Load Current | $V_{IN} = -0.1V$ to $V_{CO}$ | c + 1V | | | | 10 | μΑ | | I <sub>LO</sub> | Output Leakage<br>Current | V <sub>OUT</sub> = -0.1V to V | $V_{OUT} = -0.1V \text{ to } V_{CC} + 0.1V$ | | | | 10 | μΑ | | | | | AT) (0500D | Com. | | 110 | 190 | mA | | I <sub>CC</sub> Cu | | | ATV2500B | Ind., Mil. | | 110 | 210 | mA | | | | | ATV2500BQ | Com. | | 30 | 70 | mA | | | Power Supply | $V_{CC} = MAX,$ $V_{IN} = GND \text{ or }$ $V_{CC} f = 0 \text{ MHz},$ Outputs Open | | Ind., Mil. | | 30 | 85 | mA | | | Current,<br>Standby | | ATV2500BL | Com. | | 2 | 5 | mA | | | | | | Ind., Mil. | | 2 | 10 | mA | | | | | ATV2500BQL | Com. | | 2 | 4 | mA | | | | | | Ind., Mil. | | 2 | 5 | mA | | I <sub>OS</sub> | Output Short<br>Circuit Current | V <sub>OUT</sub> = 0.5V | | | | | -120 | mA | | V <sub>IL</sub> | Input Low Voltage | $MIN \le V_{CC} \le MAX$ | ( | | -0.6 | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | | | 2.0 | | V <sub>CC</sub> + 0.75 | V | | | Output Low Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL},$ | I <sub>OL</sub> = 8 mA | Com.,<br>Ind. | | | 0.5 | V | | | | $V_{CC} = 4.5V$ | I <sub>OL</sub> = 6 mA | Mil. | | | 0.5 | V | | M | Output High | V MINI | I <sub>OH</sub> = -4.0 mA | | V <sub>CC</sub> - 0.3 | | | V | | $V_{OH}$ | Voltage | $V_{CC} = MIN$ | I <sub>OH</sub> = -4.0 mA | | 2.4 | | | | Note: 1. See I<sub>CC</sub> versus frequency characterization curves. ## AC Waveforms<sup>(1)</sup> Input Pin Clock ## AC Waveforms<sup>(1)</sup> Product Term Clock Note: 1. Timing measurement reference is 1.5V. Input AC driving levels are 0.0V and 3.0V, unless otherwise speicified. ## **Register AC Characteristics, Input Pin Clock** | | | -12 | | -1 | 5 | -20 | | -2 | 25 | -30 | | | |-------------------|------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Units | | t <sub>cos</sub> | Clock to Output | | 7.5 | | 10 | | 11 | | 12 | | 15 | ns | | t <sub>CFS</sub> | Clock to Feedback | 0 | 4 | 0 | 5 | 0 | 6 | 0 | 7 | 0 | 8 | ns | | t <sub>SIS</sub> | Input Setup Time | 7 | | 9 | | 14 | | 20 | | 23 | | ns | | t <sub>SFS</sub> | Feedback Setup Time | 7 | | 9 | | 14 | | 20 | | 23 | | ns | | t <sub>HS</sub> | Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>WS</sub> | Clock Width | 5 | | 6 | | 7 | | 8 | | 9 | | ns | | t <sub>PS</sub> | Clock Period | 10 | | 12 | | 14 | | 16 | | 18 | | ns | | | External Feedback 1/(t <sub>SIS</sub> + t <sub>COS</sub> ) | | 69 | | 52 | | 40 | | 31 | | 26 | MHz | | F <sub>MAXS</sub> | Internal Feedback 1/(t <sub>SFS</sub> + t <sub>CFS</sub> ) | | 90 | | 71 | | 50 | | 37 | | 32 | MHz | | | No Feedback 1/(t <sub>PS</sub> ) | | 100 | | 83 | | 71 | | 62 | | 55 | MHz | | t <sub>ARS</sub> | Asynchronous Reset/Preset<br>Recovery Time | 7 | | 12 | | 15 | | 20 | | 25 | | ns | # Register AC Characteristics, Product Term Clock | | | -12 | | -1 | 15 | -20 | | -25 | | -30 | | | |------------------|------------------------------------------------------------|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-------| | Symbol | Parameter | | Max | Min | Max | Min | Max | Min | Max | Min | Max | Units | | t <sub>COA</sub> | Clock to Output | | 12 | | 15 | | 20 | | 22 | | 25 | ns | | t <sub>CFA</sub> | Clock to Feedback | 3 | 7 | 5 | 12 | 10 | 16 | 12 | 18 | 13 | 20 | ns | | t <sub>SIA</sub> | Input Setup Time | 4 | | 5 | | 10 | | 15 | | 19 | | ns | | t <sub>SFA</sub> | Feedback Setup Time | 4 | | 5 | | 8 | | 10 | | 10 | | ns | | t <sub>HA</sub> | Hold Time | 3 | | 5 | | 10 | | 12 | | 13 | | ns | | t <sub>WA</sub> | Clock Width | 5.5 | | 7.5 | | 11 | | 14 | | 15 | | ns | | t <sub>PA</sub> | Clock Period | 11 | | 15 | | 22 | | 28 | | 30 | | ns | | | External Feedback 1/(t <sub>SIA</sub> + t <sub>COA</sub> ) | | 62.5 | | 50 | | 33 | | 27 | | 23 | MHz | | $F_{MAXA}$ | Internal Feedback 1/(t <sub>SFA</sub> + t <sub>CFA</sub> ) | | 90 | | 58 | | 38 | | 36 | | 24 | MHz | | | No Feedback 1/(t <sub>PS</sub> ) | | 90 | | 66 | | 45 | | 36 | | 33 | MHz | | t <sub>ARA</sub> | Asynchronous Reset/Preset<br>Recovery Time | 3 | | 8 | | 12 | | 15 | | 18 | | ns | # AC Waveforms<sup>(1)</sup> Combinatorial Outputs and Feedback Note: 1. Timing measurement reference is 1.5V. Input AC driving levels are 0.0V and 3.0V, unless otherwise specified. #### **AC Characteristics** | | | -1 | 2 | | 15 | -2 | 20 | -25 | | -30 | | | |------------------|----------------------------------------------|-----|-----|---------|---------|-----|---------|-----|---------|-----|---------|-------| | Symbol | Parameter | Min | Max | Mi<br>n | Ma<br>x | Min | Ma<br>x | Min | Ma<br>x | Min | Ma<br>x | Units | | t <sub>PD1</sub> | Input to Non-Registered Output | | 12 | | 15 | | 20 | | 25 | | 30 | ns | | t <sub>PD2</sub> | Feedback to Non-Registered<br>Output | | 12 | | 15 | | 20 | | 25 | | 30 | ns | | t <sub>PD3</sub> | Input to Non-Registered Feedback | | 8 | | 11 | | 15 | | 18 | | 20 | ns | | t <sub>PD4</sub> | Feedback to Non-Registered<br>Feedback | | 8 | | 11 | | 15 | | 18 | | 20 | ns | | t <sub>EA1</sub> | Input to Output Enable | | 12 | | 15 | | 20 | | 25 | | 30 | ns | | t <sub>ER1</sub> | Input to Output Disable | | 12 | | 15 | | 20 | | 25 | | 30 | ns | | t <sub>EA2</sub> | Feedback to Output Enable | | 12 | | 15 | | 20 | | 25 | | 30 | ns | | t <sub>ER2</sub> | Feedback to Output Disable | | 12 | | 15 | | 20 | | 25 | | 30 | ns | | t <sub>AW</sub> | Asynchronous Reset Width | 6 | | 8 | | 12 | | 15 | | 18 | | ns | | t <sub>AP</sub> | Asynchronous Reset to<br>Registered Output | | 15 | | 18 | | 22 | | 28 | | 30 | ns | | t <sub>APF</sub> | Asynchronous Reset to<br>Registered Feedback | | 12 | | 15 | | 19 | | 25 | | 30 | ns | # Input Test Waveforms and Measurement Levels ### **Output Test Load** ## **Preload and Observability of Registered Outputs** The ATV2500Bs registers are provided with circuitry to allow loading of each register asynchronously with either a high or a low. This feature will simplify testing since any state can be forced into the registers to control test sequencing. A $\rm V_{IH}$ level on the odd I/O pins will force the appropriate register high; a $\rm V_{IL}$ will force it low, independent of the polarity or other configuration bit settings. The PRELOAD state is entered by placing an 10.25V to 10.75V signal on SMP lead 42. When the preload clock SMP lead 23 is pulsed high, the data on the I/O pins is placed into the 12 registers chosen by the Q select and even/odd select pins. Register 2 observability mode is entered by placing an 10.25V to 10.75V signal on pin/lead 2. In this mode, the contents of the buried register bank will appear on the associated outputs when the OE control signals are active. | Level forced on<br>Odd I/O pin<br>during<br>PRELOAD cycle | Q Select Pin<br>State | Even/Odd Select | Even Q1 state<br>after cycle | Even Q2 state<br>after cycle | Odd Q1 state<br>after cycle | Odd Q2 state<br>after cycle | |-----------------------------------------------------------|-----------------------|-----------------|------------------------------|------------------------------|-----------------------------|-----------------------------| | $V_{IH}/V_{IL}$ | Low | Low | High/Low | Х | X | Х | | V <sub>IH</sub> /V <sub>IL</sub> | High | Low | Х | High/Low | Х | Х | | V <sub>IH</sub> /V <sub>IL</sub> | Low | High | Х | Х | High/Low | Х | | V <sub>IH</sub> /V <sub>IL</sub> | High | High | Х | Х | Х | High/Low | ### **Power-Up Reset** The registers in the ATV2500Bs are designed to reset during power up. At a point delayed slightly from $V_{CC}$ crossing $V_{RST},$ all registers will be reset to the low state. The output state will depend on the polarity of the output buffer. This feature is critical for state as nature of reset and the uncertainty of how $V_{\rm CC}$ actually rises in the system, the following conditions are required: - The V<sub>CC</sub> rise must be monotonic, - After reset occurs, all input and feedback setup times must be met before driving the clock pin or terms high, and - The clock pin, and any signals from which clock terms are derived, must remain stable during t<sub>PR</sub>. | Parameter | Description | Тур | Max | Units | |------------------|------------------------|-----|------|-------| | t <sub>PR</sub> | Power-Up Reset Time | 600 | 1000 | ns | | V <sub>RST</sub> | Power-Up Reset Voltage | 3.8 | 4.5 | V | #### **Security Fuse Usage** A single fuse is provided to prevent unauthorized copying of ATV2500B fuse patterns. Once programmed, the outputs will read programmed during verify. The security fuse should be programmed last, as its effect is immediate. The security fuse also inhibits Preload and Q2 observability. #### **Atmel CMOS PLDs** The ATV2500Bs utilize an advanced 0.65-micron CMOS EPROM technology. This technology's state of the art features are the optimum combination for PLDs: - CMOS technology provides high speed, low power, and high noise immunity. - EPROM technology is the most cost effective method for producing PLDs - surpassing bipolar fusible link technology in low cost, while providing the necessary reprogrammability. - EPROM reprogrammability, which is 100% tested before shipment, provides inherently better programmability and reliability than one-time fusible PLDs. # Using the ATV2500Bs Many Advanced Features The ATV2500Bs advanced flexibility packs more usable gates into 44 leads than other PLDs. Some of the ATV2500Bs key features are: Fully Connected Logic Array - Each array input is always available to every product term. This makes logic placement a breeze. · Selectable D- and T-Type Registers - Each ATV2500B flip-flop can be individually configured as either D- or T-type. Using the T-type configuration, JK and SR flip-flops are also easily created. These options allow more efficient product term usage. · Buried Combinatorial Feedback - Each macrocell's Q2 register may be bypassed to feed its input (D/T2) directly back to the logic array. This provides further logic expansion capability without using precious pin resources. Selectable Synchronous/Asynchronous Clocking - Each of the ATV2500Bs flip-flops has a dedicated clock product term. This removes the constraint that all registers use the same clock. Buried state machines, counters and registers can all coexist in one device while running on separate clocks. Individual flip-flop clock source selection further allows mixing higher performance pin clocking and flexible product term clocking within one design. · A Total of 48 Registers - The ATV2500B provides two flip-flops per macrocell - a total of 48. Each register has its own clock and reset terms, as well as its own sum term. · Independent I/O Pin and Feedback Paths - Each I/O pin on the ATV2500B has a dedicated input path. Each of the 48 registers has its own feedback term into the array as well. These features, combined with individual product terms for each I/O's output enable, facilitate true bidirectional I/O design. · Combinable Sum Terms - Each output macrocell's three sum terms may be combined into a single term. This provides a fan in of up to 12 product terms per sum term with *no speed penalty*. #### Programming Software Support As with all other Atmel PLDs, several third party PLD development software products and programmers will support the ATV2500Bs. Several third party programmers will support the ATV2500B as well. Additionally, the ATV2500B may be programmed to perform the ATV2500H/Ls functional subset (no T-type flip-flops, pin clocking or D/T2 feedback) using the ATV2500H/L JEDEC file. In this case, the ATV2500B becomes a direct replacement or speed upgrade for the ATV2500H/L (additional GND connections are required). Please refer to the Programmable Logic Development Tools section for a complete PLD software and programmer listing. #### **Erasure Characteristics** The entire memory array of an ATV2500B is erased after exposure to ultraviolet light at a wavelength of 2537 Å. Complete erasure is assured after a minimum of 20 minutes exposure using 12,000 $\mu\text{W/cm}^2$ intensity lamps spaced one inch away from the chip. Minimum erase time for lamps at other intensity ratings can be calculated from the minimum integrated erasure dose of 15 W-sec/cm². To prevent unintentional erasure, an opaque label is recommended to cover the clear window on any UV erasable PLD which will be subjected to continuous fluorescent indoor lighting or sunlight. ## SUPPLY CURRENT vs. INPUT FREQUENCY #### SUPPLY CURRENT vs. SUPPLY VOLTAGE #### SUPPLY CURRENT vs. SUPPLY VOLTAGE #### SUPPLY CURRENT vs. AMBIENT TEMPERATURE #### SUPPLY CURRENT vs. AMBIENT TEMPERATURE #### **OUTPUT SOURCE CURRENT vs SUPPLY VOLTAGE** **OUTPUT SINK CURRENT vs SUPPLY VOLTAGE** Note: 1. All normalized values referenced to maximum specification in AC Characteristics of data sheet. Note: 1. All normalized values referenced to maximum specification in AC Characteristics of data sheet. Note: 1. All normalized values referenced to maximum specification in AC Characteristics of data sheet. # **Ordering Information** | t <sub>PD</sub><br>(ns) | t <sub>cos</sub><br>(ns) | Ext. f <sub>MAXS</sub><br>(MHz) | Ordering Code | Package | Operation Range | |-------------------------|--------------------------|---------------------------------|--------------------|---------|----------------------------------------| | 12 | 7.5 | 69 | ATV2500B-12JC | 44J | Commercial | | | | | ATV2500B-12KC | 44KW | (0°C to 70°C) | | 15 | 10 | 52 | ATV2500B-15JC | 44J | Commercial | | | | | ATV2500B-15KC | 44KW | (0°C to 70°C) | | | | | ATV2500B-15JI | 44J | Industrial | | | | | ATV2500B-15KI | 44KW | (-40°C to 85°C) | | | | | ATV2500B-15KM | 44KW | Military | | | | | ATV2500B-15LM | 44LW | (-55°C to 125°C) | | | | | ATV2500B-15KM/883 | 44KW | Military/883C | | | | | ATV2500B-15LM/883 | 44LW | (-55°C to 125°C) | | | | | | | Class B, Fully Compliant | | 20 | 11 | 40 | ATV2500BL-20JC | 44J | Commercial | | | | | ATV2500BL-20KC | 44KW | (0°C to 70°C) | | | | | ATV2500BL-20JI | 44J | Industrial | | | | | ATV2500BL-20KI | 44KW | (-40°C to 85°C) | | | | | ATV2500BL-20KM | 44KW | Military | | | | | ATV2500BL-20LM | 44LW | (-55°C to 125°C) | | | | | ATV2500BL-20KM/883 | 44KW | Military/883C | | | | | ATV2500BL-20LM/883 | 44LW | (-55°C to 125°C) | | | | | | | Class B, Fully Compliant | | 20 | 11 | 40 | ATV2500BQ-20DC | 40DW6 | Commercial | | | | | ATV2500BQ-20JC | 44J | (0°C to 70°C) | | | | | ATV2500BQ-20KC | 44KW | | | | | | ATV2500BQ-20PC | 40P6 | | | 25 | 12 | 31 | ATV2500BQ-25DC | 40DW6 | Commercial | | | | | ATV2500BQ-25JC | 44J | (0°C to 70°C) | | | | | ATV2500BQ-25KC | 44KW | | | | | | ATV2500BQ-25PC | 40P6 | | | | | | ATV2500BQ-25DI | 40DW6 | Industrial | | | | | ATV2500BQ-25JI | 44J | (-40°C to 85°C) | | | | | ATV2500BQ-25KI | 44KW | | | | | | ATV2500BQ-25PI | 40P6 | | | | | | ATV2500BQ-25DM | 40DW6 | Military/883C | | | | | ATV2500BQ-25KM | 44KW | (-55°C to 125°C) | | | | | ATV2500BQ-25LM | 44LW | ( == == == = = = = = = = = = = = = = = | | | | | ATV2500BQ-25DM/883 | 40DW6 | Military/883C | | | | | ATV2500BQ-25KM/883 | 44KW | (-55°C to 125°C) | | | | | ATV2500BQ-25LM/883 | 44LW | Class B, Fully Compliant | # Ordering Information (Continued) | t <sub>PD</sub><br>(ns) | t <sub>cos</sub><br>(ns) | Ext. f <sub>MAXS</sub><br>(MHz) | Ordering Code | Package | Operation Range | |-------------------------|--------------------------|---------------------------------|---------------------|---------|--------------------------| | 25 | 12 | 31 | ATV2500BQL-25DC | 40DW6 | Commercial | | | | | ATV2500BQL-25JC | 44J | (0°C to 70°C) | | | | | ATV2500BQL-25KC | 44KW | | | | | | ATV2500BQL-25PC | 40P6 | | | 25 | 12 | 31 | ATV2500BQL-25DI | 40DW6 | Industrial | | | | | ATV2500BQL-25JI | 44J | (-40°C to 85°C) | | | | | ATV2500BQL-25KI | 44KW | | | | | | ATV2500BQL-25PI | 40P6 | | | 30 | 15 | 26 | ATV2500BQL-30DM | 40DW6 | Military/883C | | | | | ATV2500BQL-30KM | 44KW | (-55°C to 125°C) | | | | | ATV2500BQL-30LM | 44LW | | | | 15 | 26 | ATV2500BQL-30DM/883 | 40DW6 | Military/883C | | | | | ATV2500BQL-30KM/883 | 44KW | (-55°C to 125°C) | | | | | ATV2500BQL-30LM/883 | 44LW | Class B, Fully Compliant | | 15 | 10 | 52 | 5962 - 9154504MXX | 44LW | Military/883C | | | | | 5962 - 9154504MYX | 44KW | (-55°C to 125°C) | | | | | | | Class B, Fully Compliant | | 20 | 11 | 40 | 5962 - 9154505MXX | 44LW | Military/883C | | | | | 5962 - 9154505MYX | 44KW | (-55°C to 125°C) | | | | | | | Class B, Fully Compliant | | 25 | 12 | 31 | 5962 - 9154506MXX | 44LW | Military/883C | | | | | 5962 - 9154506MYX | 44KW | (-55°C to 125°C) | | | | | 5962 - 9154506MQA | 40DW6 | Class B, Fully Compliant | | 30 | 15 | 26 | 5962 - 9154507MXX | 44LW | Military/883C | | | | | 5962 - 9154507MYX | 44KW | (-55°C to 125°C) | | | | | 5962 - 9154507MQA | 40DW6 | Class B, Fully Compliant | | | Package Type | | | | | | | |-------|---------------------------------------------------------------|--|--|--|--|--|--| | 40DW6 | 40-Lead, 0.600" Wide, Ceramic, Dual Inline Package (Cerdip) | | | | | | | | 44J | 44-Lead, Plastic J-Leaded Chip Carrier OTP (PLCC) | | | | | | | | 44KW | 44-Lead, Windowed, Ceramic J-Leaded Chip Carrier (JLCC) | | | | | | | | 40P6 | 40-Lead, 0.600" Wide, Plastic, Dual Inline Package OTP (PDIP) | | | | | | | | 44LW | 44-Pad, Windowed, Ceramic Leadless Chip Carrier (LCC) | | | | | | | #### **Packaging Information** **40DW6**, 40-Lead, 0.600" Wide, Windowed, Ceramic Dual Inline Package (Cerdip) Dimensions in Inches and (Millimeters) MIL-STD-1835 D-5 CONFIG A **44J**, 44-Lead, Plastic J-Leaded Chip Carrier (PLCC) Dimensiosn in Inches and (Millimeters) JEDEC STANDARD MS-018 AC **44KW**, 44-Lead, Windowed, Ceramic J-Leaded Chip Carrier (JLCC) Dimensions in Inches and (Millimeters) MIL-STD-1835 CJ1 **40P6**, 40-Lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) Dimensions in Inches and (Millimeters) JEDED STANDARD MS-011 AC # **Packaging Information** **44LW**, 44-Pad, Windowed, Ceramic Leadless Chip Carrier (LCC) Dimensions in Inches and (Millimeters)\* MIL-STD-1835 C-5 \*Controlling dimension: millimeters