#### **Features** - Fastest Propagation Speeds in the Industry TPD (F grade) = 2.5 ns, TPD (G grade) = 2.0 ns - Maximum derating for capacitive loads 1.5ns/100 pF (F grade) and 1.1 ns/100 pF (G grade) - Very low ground bounce < 0.6V @ V<sub>CC</sub>=5.00 V, T<sub>a</sub>=25°C - Excellent noise rejection - Typical output skew ≤0.25ns - Bus Hold circuitry to retain last active state during Tri-State™ - Available in SSOP and TSSOP packages #### **Description** Atmel's Fast Logic 16-Bit Buffer/Line driver provides bus interface and signal buffering at the fastest speeds available in the industry. The Tri-state outputs can be set for either 4-bit, 8-bit, or 16-bit independent operation. The AT16244 also has bus-hold circuitry which retains the last state of the input whenever a high impedance level is detected, and eliminates the need for pull-up or pull-down resistors. Minimal ground bounce and high input noise rejection make this device excellent for use in all high speed interface applications. ## Functional Block Diagram (1) Note: 1. The function shown is repeated 3 additional times on each device. ## **Pin Configurations** | Pin Names | Descriptions | |-------------------|----------------------------------| | х <mark>ОЕ</mark> | Output Enable Input (Active Low) | | хАχ | Data Inputs | | xYχ | Tri-State Outputs | #### SSOP/TSSOP | 1 <del>OE</del> | 1Y1 = | 1 | 2 | $\bigcirc$ | 48 | 47 | 1A1 2OE | |-----------------|-------|----|----|------------|----|----|---------------| | 1Y2 | GND = | 3 | 4 | | 46 | 45 | GND 1A2 | | 1Y3 | 1Y4 = | 5 | 6 | | 44 | 43 | 1A4 1A3 | | VCC | 2Y1 = | 7 | 8 | | 42 | | 2A1 VCC | | 2Y2 | GND = | 9 | 10 | | 40 | 39 | GND 2A2 | | 2Y3 | 2Y4 | 11 | 12 | | 38 | 37 | 2A4 2A3 | | 3Y1 | 3Y2 = | 13 | 14 | | 36 | 35 | 3A2 3A1 | | GND | 3Y3 = | 15 | 16 | | 34 | 33 | GND 3A3 | | 3Y4 | VCC | 17 | 18 | | 32 | 31 | VCC 3A4 | | 4Y1 | 4Y2 = | 19 | | | 30 | | 4A2 4A1 | | GND | | 21 | 20 | | 28 | 29 | □ GND | | 4Y4 | 4Y3 | 23 | 22 | | 26 | 27 | 4A3 4A4 | | | 4OE | | 24 | | | 25 | 5 3 <u>OE</u> | **Top View** AT16244 Fast Logic<sup>™</sup> 16-Bit Buffer/Line Driver # AT16244F AT16244G 0755B ### Function Table<sup>(1)</sup> | Inputs | | Outputs | |-------------------|-------------|-------------| | х <mark>ОЕ</mark> | <b>χΑ</b> χ | <b>χΥ</b> χ | | L | L | L | | L | Н | Н | | Н | Х | Z | Note: 1. X = Don't Care, Z = High Impedance ## **Absolute Maximum Ratings\*** | Operating Temperature | 0°C to +70°C | |-------------------------------------------|------------------------------| | Storage Temperature | 65°C to +150°C | | Voltage on any Pin with Respect to Ground | 2.0V to +7.0V <sup>(1)</sup> | | Maximum Operating Voltage | 6.0V | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Notes: 1. Minimum voltage is -0.6V dc which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is V<sub>CC</sub> +0.75V dc which may overshoot to +7.0V for pulses of less than 20 ns. ### 5.0 Volt DC Characteristics Applicable over recommended operating range from $T_a = 0^{\circ}$ C to +70°C, $V_{CC} = +5.0$ V +/- 5% (unless otherwise noted) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |---------------------|-------------------------------------|-----------------------------------------------------|-----|-----|------|-------| | $\Delta I_{CC}$ | Quiescent Power Supply<br>Current | $V_{CC} = Max, V_{IN} = 3.4V$ | | 0.8 | 1.2 | mA | | $V_{IH}$ | Input High Voltage | | 2.0 | | | V | | $V_{IL}$ | Input Low Voltage | | | | 0.8 | V | | Іін | Input High Current (I/O Pins) | VIN = VCC | | | ±15 | μΑ | | I <sub>IL</sub> | Input Low Current (I/O Pins) | V <sub>IN</sub> = GND | | | ±15 | μΑ | | l <sub>OZ</sub> | Output Leakage Current | | | | ±10 | mA | | V <sub>OH</sub> (1) | Output High Voltage<br>F Grade only | V <sub>CC</sub> = 4.75V<br>I <sub>OH</sub> = -10 mA | 2.7 | | | V | | V <sub>OH</sub> (2) | Output High Voltage<br>G Grade only | V <sub>CC</sub> = 4.75V<br>I <sub>OH</sub> = -12 mA | 2.7 | | | V | | V <sub>OL</sub> | Output Low Voltage (F Grade) | I <sub>OL</sub> = 10 mA | | | 0.55 | V | | V <sub>OL</sub> | Output Low Voltage (G Grade) | loL = 12 mA | · | | 0.55 | V | Note: 1. F grade: At $V_{CC (max)}$ , the value of $V_{OH(max)} = 3.75V$ and at $V_{CC (min)}$ , $V_{OH(max)} = 3.25V$ 2. G grade: At $V_{CC\ (max)}$ , the value of $V_{OH\ (max)} = 3.75V$ and at $V_{CC\ (min)}$ , $V_{OH\ (max)} = 3.35V$ # AC Characteristics AT16244F Applicable over recommended operating range from $T_a = 0$ °C to +70°C, $V_{CC} = 5.0$ V +/- 5% (unless otherwise noted) | • | 1 0 0 | | | • | | | |-------------------------------------------------------|-------------------------------------|-----------------|-----|-----|-----|-----------| | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | | t <sub>PHL</sub><br>t <sub>PLH</sub> | Propagation Delay | CL = 50 pF | | | 2.5 | ns | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time | CL = 50 pF | | | 5.5 | ns | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable Time | CL = 50 pF | | | 6.0 | ns | | tsk <sup>(1)</sup> | Output Skew | CL = 50 pF | | | 0.5 | ns | | Δt <sub>PHL</sub> <sup>(1)</sup><br>Δt <sub>PLH</sub> | Propagation Delay vs Output Loading | | | 1.3 | 1.5 | ns/100 pF | Note: 1. This parameter is guaranteed but not 100% tested. #### AT16244G Applicable over recommended operating range from T<sub>a</sub> = 0°C to +70°C, V<sub>CC</sub> = 5.0V +/- 5% (unless otherwise noted) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |--------------------------------------------|-------------------------------------|-----------------|-----|-----|-----|-----------| | t <sub>PHL</sub><br>t <sub>PLH</sub> | Propagation Delay | CL = 50 pF | | | 2.0 | ns | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time | CL = 50 pF | | | 5.5 | ns | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable Time | CL = 50 pF | | | 5.0 | ns | | t <sub>SK</sub> (1) | Output Skew | CL = 50 pF | | | 0.5 | ns | | Δt <sub>PHL</sub> (1)<br>Δt <sub>PLH</sub> | Propagation Delay vs Output Loading | | | 0.9 | 1.1 | ns/100 pF | Note: 1. This parameter is guaranteed but not 100% tested. ### **Test Circuits**(1,2) Note: 1. Pulse Generator: Rate $\leq$ 1.0 MHz, $t_F \leq$ 2.5 ns, $t_R \leq$ 2.5 ns. AC tests are done with a single bit switching, and timings need to be derated when multiple outputs are switching in the same direction simultaneously. This derating should not exceed 0.5 ns for 16 inputs switching simultaneously. ### **Switch Position** | Test | Switch | |-----------------------------------------|--------| | Open Drain<br>Disable Low<br>Enable Low | Closed | | All Other Tests | Open | #### **Definitions:** $C_L$ = Load capacitance; Includes jig and probe capacitance. $R_T$ =Termination resistance; Should be equal to $Z_{OUT}$ of the Pulse Generator. #### **IOL Pull Down Current** # Ground Bounce for High to Low Transitions<sup>(1)</sup> # Supply Bounce for Low to High Transitions<sup>(2)</sup> ## **Typical Values** | Parameter | Value | Units | |------------------|------------------------|-------| | V <sub>OLP</sub> | 0.4 | V | | V <sub>OLV</sub> | -0.26 | V | | V <sub>OHV</sub> | V <sub>CC</sub> - 0.13 | V | | V <sub>OHP</sub> | V <sub>CC</sub> + 0.6 | V | Note: 1. When multiple outputs are switched at the same time, rapidly changing current on the ground and V<sub>CC</sub> paths causes a voltage to develop across the parasitic inductance of the wire bond and package pins. This occurrence is called simultaneous switching noise. Atmel's AT16244 products have minimized this phenomenon as shown on the graph. Output data is for 15 outputs switching simultaneously at a frequency of 1 MHz. The ground data is measured on the one remaining output, which is set to logic low and will reflect any device ground movement. 2. As on the graph for Ground Bounce, a similar condition occurs for low to high transitions. Output data is for 15 outputs switching simultaneously at a frequency of 1 MHz. V<sub>CC</sub> droop is measured on the one remaining output pin, which is set to a logic high. This output will reflect any movement on the device V<sub>CC</sub>. # **Propagation Delay Waveforms** ### **Enable and Disable Waveforms** # **Ordering Information** | T <sub>PD</sub> | Ordering Code | Package | Operation Range | |-----------------|------------------------------------|------------|-----------------| | 2.5 ns | AT16244F - 25YC<br>AT16244F - 25XC | 48Y<br>48X | Commercial | | 2.0 ns | AT16244G - 20YC<br>AT16244G - 20XC | 48Y<br>48X | Commercial | | | Package Type | |-----|-----------------------------------------------------------| | 48X | 48 Pin, Plastic Thin Shrink Small Outline Package (TSSOP) | | 48Y | 48 Pin, Plastic Shrink Small Outline Package (SSOP) |