## speedfus 10-Bit, 20MHz, +3V Supply ANALOG-TO-DIGITAL CONVERTER

## FEATURES

- +2.7V TO +3.7V SUPPLY OPERATION
- INTERNAL REFERENCE
- LOW POWER: 52 mW at +3 V
- SINGLE-ENDED INPUT RANGE: 1V to 2V
- WIDEBAND TRACK/HOLD: 350MHz
- 28-LEAD SSOP PACKAGE


## APPLICATIONS

- PORTABLE INSTRUMENTATION
- IF AND BASEBAND COMMUNICATIONS
- CABLE MODEMS
- SET-TOP BOXES
- PORTABLE TEST EQUIPMENT
- COMPUTER SCANNERS


## DESCRIPTION

The ADS900 is a high speed pipelined analog-todigital converter. This complete converter includes a high bandwidth track/hold, a 10 -bit quantizer and an internal reference.
The ADS900 employs digital error correction techniques to provide excellent differential linearity for demanding imaging applications. Its low distortion and high SNR give the extra margin needed for telecommunications, video and test instrumentation applications.
This high performance A/D converter is specified for performance at a 20 MHz sampling rate. The ADS900 is available in a 28 -lead SSOP package.


## SPECIFICATIONS

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=L V_{D D}=+3 \mathrm{~V}$, Single-Ended Input, Sampling Rate $=20 \mathrm{MHz}$, unless otherwise specified.

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} \& \multirow[b]{2}{*}{CONDITIONS} \& \multirow[b]{2}{*}{TEMP} \& \multicolumn{3}{|c|}{ADS900E} \& \multirow[b]{2}{*}{UNITS} \\
\hline \& \& \& MIN \& TYP \& MAX \& \\
\hline \begin{tabular}{l}
Resolution \\
Specified Temperature Range
\end{tabular} \& Ambient Air \& \& -40 \& 10 \& +85 \& \[
\begin{aligned}
\& \text { Bits } \\
\& { }^{\circ} \mathrm{C}
\end{aligned}
\] \\
\hline \begin{tabular}{l}
ANALOG INPUT \\
Single-Ended Full Scale Input Range Differential Full Scale Input Range Common-Mode Voltage Analog Input Bias Current Input Impedance Analog Input Bandwidth Small Signal Full Power
\end{tabular} \& \begin{tabular}{l}
\[
\begin{gathered}
(1 \mathrm{Vp}-\mathrm{p}) \\
(0.5 \mathrm{~V} p-\mathrm{pX} 2)
\end{gathered}
\] \\
-20dBFS Input 0dBFS Input
\end{tabular} \& \[
\begin{aligned}
\& +25^{\circ} \mathrm{C} \\
\& +25^{\circ} \mathrm{C}
\end{aligned}
\] \& \& \[
\begin{gathered}
1.0 \text { to } 2.0 \\
1.25 \text { to } 1.75 \\
1.5 \\
1 \\
1.25 \text { || } 5 \\
\\
350 \\
100 \\
\hline
\end{gathered}
\] \& \& \[
\begin{gathered}
\mathrm{V} \\
\mathrm{~V} \\
\mathrm{~V} \\
\mu \mathrm{~A} \\
\mathrm{M} \Omega \| \mathrm{pF} \\
\mathrm{MHz} \\
\mathrm{Mz} \\
\mathrm{MHz}
\end{gathered}
\] \\
\hline \begin{tabular}{l}
DIGITAL INPUTS \\
Logic Family \\
High Input Voltage, \(\mathrm{V}_{\mathrm{IH}}\) \\
Low Input Voltage, \(\mathrm{V}_{\mathrm{IL}}\) \\
High Input Current, \(I_{\mid H}\) \\
Low Input Current, IIL \\
Input Capacitance
\end{tabular} \& \& Full \& \& COMPATIBL
\[
\begin{gathered}
\pm 10 \\
\pm 10 \\
5
\end{gathered}
\] \& \[
\begin{gathered}
\text { MOS } \\
\mathrm{V}_{\mathrm{DD}} \\
0.8
\end{gathered}
\] \& \[
\begin{gathered}
\mathrm{V} \\
\mathrm{~V} \\
\mu \mathrm{~A} \\
\mu \mathrm{~A} \\
\mathrm{pF}
\end{gathered}
\] \\
\hline \begin{tabular}{l}
CONVERSION CHARACTERISTICS \\
Start Conversion \\
Sample Rate \\
Data Latency
\end{tabular} \& \& Full \& RISIN
10k \& GE OF CONVE \& CLOCK
20M \& Samples/s Clk Cyc \\
\hline \begin{tabular}{l}
DYNAMIC CHARACTERISTICS \\
Differential Linearity Error \\
\(\mathrm{f}=500 \mathrm{kHz} \quad\) (Largest Code Error) \\
\(\mathrm{f}=10 \mathrm{MHz} \quad\) (Largest Code Error) \\
No Missing Codes \\
Integral Nonlinearity Error, \(f=500 \mathrm{kHz}\) \\
Spurious Free Dynamic Range \({ }^{(1)}\) \\
\(\mathrm{f}=500 \mathrm{kHz}\left(-1 \mathrm{dBFS}{ }^{(2)}\right.\) input) \\
\(\mathrm{f}=10 \mathrm{MHz}\left(-1 \mathrm{dBFS}{ }^{(2)}\right.\) input) \\
Two-Tone Intermodulation Distortion \({ }^{(3)}\) \\
\(\mathrm{f}=4.5 \mathrm{MHz}\) and 5.0 MHz ( -7 dBFS each tone) \\
Signal-to-Noise Ratio (SNR) \\
\(\mathrm{f}=500 \mathrm{kHz}\) ( -1 dBFS input) \\
\(\mathrm{f}=10 \mathrm{MHz}(-1 \mathrm{dBFS}\) input) \\
Signal-to-(Noise + Distortion) (SINAD) \\
\(\mathrm{f}=500 \mathrm{kHz}\) ( -1 dBFS input) \\
\(\mathrm{f}=3.58 \mathrm{MHz}(-1 \mathrm{dBFS}\) input) \\
\(\mathrm{f}=10 \mathrm{MHz}(-1 \mathrm{dBFS}\) input) \\
Differential Gain Error \\
Differential Phase Error \\
Output Noise \\
Aperture Delay Time \\
Aperture Jitter \\
Overvoltage Recovery Time \({ }^{(4)}\)
\end{tabular} \& \begin{tabular}{l}
NTSC, PAL NTSC, PAL Input Grounded \\
1.5X FS Input
\end{tabular} \& \begin{tabular}{l}
Full \\
Full \\
Full \\
Full \\
Full \\
Full \\
\(+25^{\circ} \mathrm{C}\) \\
Full \\
Full \\
Full \\
Full \\
Full
\[
+25^{\circ} \mathrm{C}
\]
\end{tabular} \& 47
47

45
45
45
44
44
44 \& $\pm 0.7$
$\pm 0.7$

| Guaranteed |
| :---: |
| $\pm 3.5$ |

53
53
50
49
49
48
48
48
2.3
1
0.2
2
7

2 \& \[
$$
\begin{aligned}
& \pm 1.0 \\
& \pm 1.0
\end{aligned}
$$

\] \& | LSBs |
| :--- |
| LSBs |
| LSBs |
| dBFS ${ }^{(2)}$ |
| dBFS |
| dBc |
| dB |
| dB |
| dB |
| dB |
| dB |
| \% |
| degrees |
| LSBs rms |
| ns |
| ps rms |
| ns | <br>


\hline | DIGITAL OUTPUTS |
| :--- |
| Logic Family Logic Coding |
| High Output Voltage, $\mathrm{V}_{\mathrm{OH}}$ Low Output Voltage, $\mathrm{V}_{\mathrm{OL}}$ |
| 3-State Enable Time |
| 3-State Disable Time Internal Pull-Down |
| Power-Down Enable Time Power-Down Disable Time Internal Pull-Down | \& | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ $\begin{aligned} & \overline{\mathrm{OE}}=\mathrm{L} \\ & \overline{\mathrm{OE}}=\mathrm{H} \end{aligned}$ |
| :--- |
| PwrDn $=\mathrm{L}$ |
| PwrDn $=\mathrm{H}$ | \& \& \& COMPATIBL ight Offset Bin

$$
\begin{gathered}
20 \\
2 \\
50 \\
133 \\
18 \\
50
\end{gathered}
$$ \& \[

$$
\begin{gathered}
\mathrm{MOS} \\
\\
\mathrm{LV} \\
\mathrm{DD} \\
+0.4 \\
40 \\
10
\end{gathered}
$$

\] \& | V |
| :--- |
| V |
| ns |
| ns |
| $\mathrm{k} \Omega$ |
| ns |
| ns |
| $\mathrm{k} \Omega$ | <br>

\hline
\end{tabular}

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

## SPECIFICATIONS (CONT)

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=+3 \mathrm{~V}$, Single-Ended Input, Sampling Rate $=20 \mathrm{MHz}$, unless otherwise specified.

| PARAMETER | CONDITIONS | TEMP | ADS900E |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| ACCURACY <br> Gain Error Input Offset Power Supply Rejection (Gain) Power Supply Rejection (Offset) Internal Positive Reference Voltage Internal Negative Reference Voltage |  |  | 4242 |  | $\begin{aligned} & \pm 10 \\ & \pm 60 \end{aligned}$ | $\begin{gathered} \% F S \\ \mathrm{mV} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \mathrm{~V} \\ \mathrm{~V} \end{gathered}$ |
|  | Referred to Ideal Midscale$\Delta V_{S}=+10 \%$ | $+25^{\circ} \mathrm{C}$ |  | 8 |  |  |
|  |  | Full |  | 15 |  |  |
|  |  | Full |  | 55 |  |  |
|  |  | Full |  | 62 |  |  |
|  |  | Full |  | +1.75 |  |  |
|  |  | Full |  | +1.25 |  |  |
| POWER SUPPLY REQUIREMENTS |  |  | +2.7 |  | $\begin{gathered} +3.7 \\ 22 \\ 66 \end{gathered}$ | V <br> mA <br> mW <br> mW <br> mW <br> ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Supply Voltage: + $\mathrm{V}_{\text {S }}$ | Operating | Full |  | +3 |  |  |
| Supply Current: + ${ }_{\text {S }}$ | Operating | Full |  | 18 |  |  |
| Power Dissipation | Operating, +3 V | Full |  | 54 |  |  |
|  |  | $25^{\circ} \mathrm{C}$ |  | 52 |  |  |
| Power Dissipation (Power Down) | +3V | Full |  | 10 |  |  |
| Thermal Resistance, $\theta_{\mathrm{JA}}$ |  |  |  | 50 |  |  |

NOTES: (1) Spurious Free Dynamic Range refers to the magnitude of the largest harmonic. (2) dBFS means dB relative to full scale. (3) Two-tone intermodulation distortion is referred to the largest fundamental tone. This number will be 6 dB higher if it is referred to the magnitude of the two-tone fundamental envelope. (4) No rollover of bits.

## ABSOLUTE MAXIMUM RATINGS

| + $\mathrm{V}_{\text {S }}$....................................................................................... 6 V |  |
| :---: | :---: |
| Analog Input | $\ldots+\mathrm{V}_{\mathrm{S}}+0.3 \mathrm{~V}$ |
| Logic Input | $\ldots+\mathrm{V}_{\mathrm{S}}+0.3 \mathrm{~V}$ |
| Case Temperature | ..... $+100^{\circ} \mathrm{C}$ |
| Junction Temperature | $\ldots . .+150^{\circ} \mathrm{C}$ |
| Storage Temperature | $\ldots . .+150^{\circ} \mathrm{C}$ |

## PACKAGE/ORDERING INFORMATION

$\begin{array}{|l|c|c|c|}\hline \text { PRODUCT } & \text { PACKAGE } & \begin{array}{c}\text { PACKAGE } \\ \text { DRAWING } \\ \text { NUMBER }\end{array} & \text { (1) }\end{array}$ TEMPERATURE $\left.\begin{array}{c}\text { RANGE }\end{array}\right]$

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.

## ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

PIN CONFIGURATION


PIN DESCRIPTIONS

| PIN | DESIGNATOR | DESCRIPTION |
| :---: | :---: | :--- |
| 1 | $+V_{S}$ | Analog Supply |
| 2 | LV | Output Logic Driver Supply Voltage |
| 3 | Bit 10 | Data Bit 10 (D0) (LSB) |
| 4 | Bit 9 | Data Bit 9 (D1) |
| 5 | Bit 8 | Data Bit 8 (D2) |
| 6 | Bit 7 | Data Bit 7 (D3) |
| 7 | Bit 6 | Data Bit 6 (D4) |
| 8 | Bit 5 | Data Bit 5 (D5) |
| 9 | Bit 4 | Data Bit 4 (D6) |
| 10 | Bit 3 | Data Bit 3 (D7) |
| 11 | Bit 2 | Data Bit 2 (D8) |
| 12 | Bit 1 | Data Bit 1 (D9) (MSB) |
| 13 | GND | Analog Ground |
| 14 | GND | Analog Ground |
| 15 | CLK | Convert Clock Input |
| 16 | $\overline{\text { OE }}$ | Output Enable, Active Low |
| 17 | Pwrdn | Power Down Pin |
| 18 | $+V_{S}$ | Analog Supply |
| 19 | GND | Analog Ground |
| 20 | GND | Analog Ground |
| 21 | LpBy | Positive Ladder Bypass |
| 22 | NC | No Connection |
| 23 | $1 V_{\text {REF }}$ | 1V Reference Output |
| 24 | IN | Complementary Input |
| 25 | LnBy | Negative Ladder Bypass |
| 26 | CM | Common-Mode Voltage Output |
| 27 | IN | Analog Input |
| 28 | $+V_{S}$ | Analog Supply |
|  |  |  |

TIMING DIAGRAM


| SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS |
| :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {CONV }}$ | Convert Clock Period | 50 |  | $100 \mu \mathrm{~s}$ | ns |
| $\mathrm{t}_{\mathrm{L}}$ | Clock Pulse Low | 24 | 25 |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Clock Pulse High | 24 | 25 |  | ns |
| $\mathrm{t}_{\mathrm{D}}$ | Aperture Delay |  | 2 |  | ns |
| $\mathrm{t}_{1}$ | Data Hold Time, $\mathrm{C}_{\mathrm{L}}=0 \mathrm{pF}$ | 3.9 |  |  | ns |
| $\mathrm{t}_{2}$ | New Data Delay Time, $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \max$ |  |  | 12 | ns |

## TYPICAL PERFORMANCE CURVES

At $T_{A}=+25^{\circ} \mathrm{C}, V_{S}=L V_{D D}=+3 V$, Single-Ended Input, Sampling Rate $=20 \mathrm{MHz}$, unless otherwise specified.







## TYPICAL PERFORMANCE CURVES (CONT)

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{S}=L V_{D D}=+3 \mathrm{~V}$, Single-Ended Input, Sampling Rate $=20 \mathrm{MHz}$, unless otherwise specified.







## TYPICAL PERFORMANCE CURVES (CONT)

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=\mathrm{LV} V_{D D}=+3 \mathrm{~V}$, Single-Ended Input, Sampling Rate $=20 \mathrm{MHz}$, unless otherwise specified.



## THEORY OF OPERATION

The ADS900 is a high speed sampling analog-to-digital converter that utilizes a pipeline architecture. The fully differential topology and digital error correction guarantee 10-bit resolution. The track/hold circuit is shown in Figure 1. The switches are controlled by an internal clock which has a non-overlapping two phase signal, $\phi 1$ and $\phi 2$. At the sampling time the input signal is sampled on the bottom plates of the input capacitors. In the next clock phase, $\phi 2$, the bottom plates of the input capacitors are connected together and the feedback capacitors are switched to the op amp output. At this time the charge redistributes between $\mathrm{C}_{\mathrm{I}}$ and $\mathrm{C}_{\mathrm{H}}$, completing one track/hold cycle. The differential output is a held DC representation of the analog input at the sample time. In the normal mode of operation, the complementary input is tied to the common-mode voltage. In this case, the track/hold circuit converts a single-ended input signal into a fully differential signal for the quantizer. Consequently, the input signal gets amplified by a gain or two, which improves the signal-to-noise performance. Other parameters such as small-signal and full-power bandwidth, and wideband noise are also defined in this stage.


FIGURE 1. Input Track/Hold Configuration with Timing Signals.


FIGURE 2. Pipeline A/D Architecture.

The pipelined quantizer architecture has 9 stages with each stage containing a two-bit quantizer and a two bit digital-to-analog converter, as shown in Figure 2. Each two-bit quantizer stage converts on the edge of the sub-clock, which is the same frequency of the externally applied clock. The output of each quantizer is fed into its own delay line to time-align it with the data created from the following quantizer stages. This aligned data is fed into a digital error correction circuit which can adjust the output data based on the information found on the redundant bits. This technique provides the ADS900 with excellent differential linearity and guarantees no missing codes at the 10 -bit level.
The ADS900 includes an internal reference circuit that provides the bias voltages for the internal stages (for details see "Internal Reference"). A midpoint voltage is established by the built-in resistor ladder that is made available at pin 26 "CM". This voltage can be used to bias the inputs up to the recommended common-mode voltage or used to level shift the input driving circuitry. The ADS900 can be used in both a single-ended or differential input configuration. When operated in single-ended mode, the reference midpoint (pin 26) should be tied to the inverting input, pin 24.

To accommodate a bipolar signal swing, the ADS900 operates with a common-mode voltage $\left(\mathrm{V}_{\mathrm{CM}}\right)$ which is derived from the internal references. Due to the symmetric resistor ladder inside the ADS900, the $\mathrm{V}_{\mathrm{CM}}$ is situated between the top and bottom reference voltage. Equation (1) can be used for calculating the common-mode voltage level.

$$
\begin{equation*}
\mathrm{V}_{\mathrm{CM}}=(\mathrm{REFT}+\mathrm{REFB}) / 2 \tag{1}
\end{equation*}
$$

## DIGITAL OUTPUT DATA

The 10 -bit output data is provided at CMOS logic levels. There is a 5.0 clock cycle data latency from the start convert signal to the valid output data. The standard output coding is Straight Offset Binary where a full scale input signal corresponds to all " 1 's" at the output. The digital outputs of the ADS900 can be set to a high impedance state by driving the $\overline{\mathrm{OE}}$ (pin 16) with a logic "HI". Normal operation is achieved with pin 16 "LO" or Floating due to internal pulldown resistor. This function is provided for testability

| SINGLE-ENDED INPUT $(\overline{\mathrm{IN}}=1.5 \mathrm{~V} \mathrm{DC})$ | ```STRAIGHT OFFSET BINARY (SOB) PIN 12 FLOATING or LO``` |
| :---: | :---: |
| $+\mathrm{FS}(\mathrm{IN}=+2 \mathrm{~V})$ | 1111111111 |
| +FS -1LSB | 1111111111 |
| +FS -2LSB | 1111111110 |
| +3/4 Full Scale | 1110000000 |
| +1/2 Full Scale | 1100000000 |
| +1/4 Full Scale | 1010000000 |
| +1LSB | 1000000001 |
| Bipolar Zero (IN +1.5V) | 1000000000 |
| -1LSB | 0111111111 |
| -1/4 Full Scale | 0110000000 |
| -1/2 Full Scale | 0100000000 |
| -3/4 Full Scale | 0010000000 |
| -FS +1LSB | 0000000001 |
| -FS (IN = +1V) | 0000000000 |

TABLE I. Coding Table for the ADS900.
purposes but is not recommended to be used dynamically. The capacitive loading on the digital outputs should be kept below 15 pF .

## APPLICATIONS

## DRIVING THE ANALOG INPUTS

Figure 3 shows an example of an ac-coupled, single-ended interface circuit using high-speed op amps that operate on dual supplies (OPA650, OPA658, OPA680 and OPA681). The common-mode reference voltage $\left(\mathrm{V}_{\mathrm{CM}}\right)$, here +1.5 V , biases the bipolar, ground-referenced input signal. The capacitor $\mathrm{C}_{1}$ and resistor $\mathrm{R}_{1}$ form a high-pass filter with the -3 dB frequency set at

$$
\begin{equation*}
\mathrm{f}_{-3 \mathrm{~dB}}=1 /\left(2 \pi \mathrm{R}_{1} \mathrm{C}_{1}\right) \tag{2}
\end{equation*}
$$

The values for $C_{1}$ and $R_{1}$ are not critical in most applications and can be set freely. The values shown correspond to a


FIGURE 3. AC-Coupled Driver.
-3 dB corner frequency of 1.6 kHz .
Figure 4 depicts a circuit that can be used in single-supply applications. The common-mode voltage biases the op amp up to the appropriate common-mode voltage, for example $\mathrm{V}_{\mathrm{CM}}=+1.5 \mathrm{~V}$. With the use of capacitor $\mathrm{C}_{\mathrm{G}}$ the DC gain for the non-inverting op amp input is set to $+1 \mathrm{~V} / \mathrm{V}$. As a result the transfer function is modified to

$$
\begin{equation*}
\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{IN}}\left\{\left(1+\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}\right)+\mathrm{V}_{\mathrm{CM}}\right\} \tag{3}
\end{equation*}
$$

Again, the input coupling capacitor $\mathrm{C}_{1}$ and resistor $\mathrm{R}_{1}$ form a high-pass filter. At the same time the input impedance is defined by $R_{1}$. Resistor $R_{S}$ isolates the op amp's output from the capacitive load to avoid gain peaking or even oscillation. It can also be used to establish a defined roll-off for the wideband noise. Its value is usually between $10 \Omega$ and $100 \Omega$.

## DIFFERENTIAL MODE OF OPERATION

Some minor performance improvements in SFDR and THD can be realized by operating the ADS900 in its optional differential configuration. A RF-transformer with a center tap provides the best method of performing a single-ended to differential conversion and interface directly to the ADS900.

As a passive component, a transformer can be used to stepup the signal amplitude without adding noise or distortion. At the same time it electrically isolates the front-end from the converter. In order to achieve optimum performance and to bias the converter inputs up to the correct common-mode voltage the mid-reference pin "CM" can be tied directly to the center tap of the transformer.

Figure 6 shows an example for a single-ended DC-coupled interface circuit using one high-speed op amp to level-shift the ground-referenced input signal to condition it for the input requirements of the ADS900. With a +3 V supply the
input signal swings $1 \mathrm{Vp}-\mathrm{p}$ centered around a typical com-mon-mode voltage of +1.5 V . This voltage can be derived from the internal bottom reference ( $\mathrm{REFB}=+1.25 \mathrm{~V}$ ) and then fed back through a resistor divider $\left(\mathrm{R}_{1}, \mathrm{R}_{2}\right)$ to level shift the driving op amp (OPA680). A capacitor across $\mathrm{R}_{2}$ will shunt most of the wideband noise to ground. Depending on the configured gain the values of resistors $\mathrm{R}_{1}$ and $\mathrm{R}_{2}$ must be adjusted since the offsetting voltage ( $\mathrm{V}_{\mathrm{OS}}$ ) is amplified by the non-inverting gain, $1+\left(\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\text {IN }}\right)$. This example assumes the sum of $R_{1}$ and $R_{2}$ to be $5 \mathrm{k} \Omega$, drawing only $250 \mu \mathrm{~A}$ from the bottom reference. Considerations for the selection of a


FIGURE 4. Driver Circuit Using Single Supply.


FIGURE 5. Single-Ended to Differential Drive Circuit Using a Transformer.


FIGURE 6. Single-Ended DC-Coupled Input Circuit.
proper op amp should include its output swing, input com-mon-mode range, and bias current. It should be noted that any DC voltage difference between the inputs, IN and $\overline{\mathrm{IN}}$, will show up as an offset at the output. At the same time an offset adjustment can be accomplished.

## INTERNAL REFERENCE

The ADS900 features an internal pipeline reference that provides fixed reference voltages for the internal stages. As shown in Figure 7 a buffer for each the top and bottom reference is connected to the resistor ladder, which has a nominal resistance of $4 \mathrm{k} \Omega( \pm 15 \%)$. The two outputs of the buffers are brought out at pin 21 (LpBy) and pin 25 (LnBy), primarily to connect external bypass capacitors, typically $0.1 \mu \mathrm{~F}$, which will improve the performance. The buffers can drive limited external loads, for example for level shifting of the converter's interface circuit, however, the current draw should be limited to approximately 1 mA .

Derived from the top reference of +1.75 V is an additional voltage of +1.0 V . Note that this voltage, available on pin 23 , is not buffered and care should be taken when external loads are applied. In normal operation, this pin is left unconnected and no bypassing components are required.

## CLOCK INPUT REQUIREMENTS

The clock input of the ADS900 is designed to accommodate either +5 V or +3 V CMOS logic levels. To drive the clock input with a minimum amount of duty cycle variation and support maximum sampling rates (20Msps) high speed or advanced CMOS logic should be used (HC/HCT, AC/ACT). When digitizing at high sampling rates, a $50 \%$ duty cycle along with fast rise and fall times ( 2 ns or less) are recom-
mended to meet the rated performance specifications. However, the ADS900 performance is tolerant to duty cycle variations of as much as $\pm 10 \%$ without degradation. For applications operating with input frequencies up to Nyquist or undersampling applications, special considerations must be made to provide a clock with very low jitter. Clock jitter leads to aperture jitter $\left(\mathrm{t}_{\mathrm{A}}\right)$ which can be the ultimate limitation in achieving good SNR performance. Equation (4) shows the relationship between aperture jitter, input frequency and the signal-to-noise ratio:

$$
\begin{equation*}
\mathrm{SNR}=20 \log _{10}\left[1 /\left(2 \pi \mathrm{f}_{\mathrm{IN}} \mathrm{t}_{\mathrm{A}}\right)\right] \tag{4}
\end{equation*}
$$

For example, in the case of a 10 MHz full-scale input signal and an aperture jitter of $\mathrm{t}_{\mathrm{A}}=20 \mathrm{ps}$ the SNR is clock jitter limited to 58 dB .

## DIGITAL OUTPUTS

The digital outputs of the ADS900 are standard CMOS stages and designed to be compatible to both high speed TTL and CMOS logic families. The logic thresholds are for low-voltage CMOS: $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.4 \mathrm{~V}$, which allows the ADS900 to directly interface to 3V-logic. The digital outputs of the ADS900 uses a dedicated digital supply pin (pin 2, $\mathrm{LV}_{\mathrm{DD}}$ ) see Figure 8. By adjusting the voltage on $\mathrm{LV}_{\mathrm{DD}}$, the digital output levels will vary respectively. It is recommended to limit the fan-out to one to keep the capacitive loading on the data lines below the specified 15 pF . If necessary, external buffers or latches may be used which provide the added benefit of isolating the A/D converter from any digital activities on the bus coupling back high frequency noise and degrading the performance.


FIGURE 7. Internal Reference Structure and Recommended Reference Bypassing.

## POWER-DOWN MODE

The ADS900's low power consumption can be reduced even further by initiating a power down mode. For this, the Power Down Pin (Pin 17) must be tied to a logic "High" reducing the current drawn from the supply by about $70 \%$. In normal operation the power-down mode is disabled by an internal pull-down resistor $(50 \mathrm{k} \Omega)$.
During power-down the digital outputs are set in 3-state. With the clock applied, the converter does not accurately process the sampled signal. After removing the power-down condition the output data from the following 5 clock cycles is invalid (data latency).

## DECOUPLING AND GROUNDING

## CONSIDERATIONS

The ADS900 has several supply pins, one of which is dedicated to only supply the output driver $\left(\mathrm{LV}_{\mathrm{DD}}\right)$. The remaining supply pins are not divided into analog and digital supply pins since they are internally connected on the chip. For this reason it is recommended to treat the converter as an analog component and to power it from the analog supply only. Digital supply lines often carry high levels of noise which can couple back into the converter and limit the performance.
Because of its fast switching architecture, the converter also generates high frequency transients and noise that are fed back into the supply and reference lines. This requires that the supply and reference pins be sufficiently bypassed. Figure 9 shows the recommended decoupling scheme for the analog supplies. In most cases $0.1 \mu \mathrm{~F}$ ceramic chip capacitors are adequate to keep the impedance low over a wide frequency range. Their effectiveness largely depends on the proximity to the individual supply pin. Therefore they should be located as close to the supply pins are possible.


FIGURE 8. Independent Supply Connection for Output Stage.


FIGURE 9. Recommended Bypassing for Analog Supply Pins.

