## Autocalibrating, 4-Channel, 12-Bit ANALOG-TO-DIGITAL CONVERTER

## FEATURES

- PIN COMPATIBLE TO ADC7802 AND ADS7803
- SINGLE SUPPLY: +5V OR +3.3V
- LOW POWER: 14mW plus Power Down
- SIGNAL-TO-(NOISE + DISTORTION) RATIO OVER TEMPERATURE:
69 dB min with $\mathrm{f}_{\mathrm{I}}=1 \mathrm{kHz}$
66 dB min with $\mathrm{f}_{\mathrm{IN}}=50 \mathrm{kHz}$
- FAST CONVERSION TIME: $8.5 \mu \mathrm{~s}$ Including Acquisition (117kHz Sampling Rate)
- FOUR-CHANNEL INPUT MULTIPLEXER
- AUTOCAL: No offset or Gain Adjust Required


## DESCRIPTION

The ADS7832 is a monolithic CMOS 12-bit analog-to-digital converter with internal sample/hold and fourchannel multiplexer. It is designed and tested for full dynamic performance with input signals to 50 kHz . The 5 V single-supply requirements and standard $\overline{\mathrm{CS}}$, $\overline{\mathrm{RD}}$, and $\overline{\mathrm{WR}}$ control signals make the part easy to use in microprocessor applications. Conversion results are available in two bytes through an 8-bit three-state output bus.
The ADS7832 is available in a 28 -pin plastic DIP and 28-lead PLCC, fully specified for operation over the industrial $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.


## SPECIFICATIONS

ADS7832 Electrical Specifications with 3.3V Supply
$\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\text {REF }^{+}}=3.3 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\text {REF }}=\mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V} ; \mathrm{CLK}=1 \mathrm{MHz}$ external, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, after calibration at any temperature, unless otherwise specified.

| PARAMETER | CONDITIONS | ADS7832BP/ADS7832BN |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| RESOLUTION |  |  |  | 12 | Bits |
| ANALOG INPUT <br> Voltage Input Range Input Capacitance On State Bias Current Off State Bias Current <br> On Resistance Multiplexer Off Resistance Multiplexer Channel Separation | $\begin{gathered} \mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{REF}_{+}}=3.0 \mathrm{~V} \\ \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~F}_{\text {IN }}=1 \mathrm{kHz}, \mathrm{~V}_{\text {REF }^{+}}=3.0 \mathrm{~V} \end{gathered}$ | 0 | $\begin{gathered} 40 \\ \\ 400 \\ 10 \\ 0.5 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{REF}+} \\ 100 \\ 10 \\ 100 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{pF} \\ \mathrm{nA} \\ \mathrm{nA} \\ \mathrm{nA} \\ \Omega \\ \mathrm{M} \Omega \\ \mathrm{LSB} \end{gathered}$ |
| REFERENCE INPUT <br> For Specified Performance: $\mathrm{V}_{\text {REF }}{ }^{+}$ $V_{\text {REF }}{ }^{-}$ <br> For Derated Performance ${ }^{(2)}$ : $\mathrm{V}_{\text {REF }}{ }^{+}$ $V_{\text {REF }}{ }^{-}$ <br> Input Reference Current | $\left(\mathrm{V}_{\text {REF }}{ }^{+}\right)-\left(\mathrm{V}_{\text {REF }}{ }^{-}\right) \geq 2.5 \mathrm{~V}$ | $\begin{gathered} 2.5 \\ 0 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{A}} \\ 0 \\ 100 \end{gathered}$ | $\begin{aligned} & V_{\mathrm{A}} \\ & 0.5 \\ & 200 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \end{gathered}$ |
| THROUGHPUT SPEED <br> Conversion Time With External Clock (Including Multiplexer Settling Time and Acquisition Time) <br> With Internal Clock Using Recommended Clock Components Slew Rate Multiplexer Settling Time to $1 / 2$ LSB Multiplexer Access Time | $\begin{gathered} \mathrm{CLK}=1 \mathrm{MHz} \\ \mathrm{CLK}=500 \mathrm{kHz} \\ \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{gathered}$ |  | $\begin{gathered} 30 \\ 30 \\ 2 \\ 0.5 \\ 20 \end{gathered}$ | $\begin{aligned} & 17 \\ & 34 \end{aligned}$ | $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ <br> $\mathrm{V} / \mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> ns |
| SAMPLING DYNAMICS <br> Full Power Bandwidth Aperture Jitter Aperture Delay | $\begin{gathered} -3 \mathrm{~dB} \\ \text { SRF D2 LOW }{ }^{(3)} \\ \text { SFR D2 HIGH } \end{gathered}$ |  | $\begin{aligned} & 2 \\ & 5 \\ & 5 \end{aligned}$ |  | $\begin{gathered} \mathrm{MHz} \\ \mathrm{ps} \\ \mu \mathrm{~s} \\ \mathrm{~ns} \end{gathered}$ |
| DC ACCURACY <br> Integral Nonlinearity, All Channels <br> Differential Nonlinearity <br> No Missing Codes <br> Gain Error <br> Gain Error Drift <br> Offset Error <br> Offset Error Drift <br> Channel-to-Channel Mismatch <br> Power Supply Sensitivity | SFR D2 LOW <br> SFR D2 HIGH, Internal Clock or Sampling Command Synchronous to External Clock <br> SFR D2 HIGH, Sampling Command Asynchronous to External Clock <br> All Channels <br> Between Calibration Cycles <br> All Channels <br> SFR D2 LOW <br> SFR D2 HIGH, Internal Clock or Sampling Command Synchronous to External Clock SFR D2 HIGH, Sampling Command Asynchronous to External Clock Between Calibration Cycles SFR D2 LOW <br> SFR D2 HIGH, Internal Clock or Sampling Command Synchronous to External Clock SFR D2 HIGH, Sampling Command Asynchronous to External Clock SFR D2 LOW <br> SFR D2 HIGH, Internal Clock or Sampling Command Synchronous to External Clock SFR D2 HIGH, Sampling <br> Command Asynchronous to External Clock $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{A}}=+3.3 \mathrm{~V} \pm 10 \%$ (without recalibration) |  | $\pm 0.5$ $\pm 0.6$ Guaranteed $\pm 0.2$ $\pm 1$ $\pm 4$ $\pm 0.2$ $\pm 0.5$ $\pm 1$ $\pm 0.25$ $\pm 0.5$ $\pm 1$ $\pm 0.125$ | $\begin{aligned} & \pm 0.75 \\ & \pm 0.75 \\ & \pm 0.5 \\ & \pm 0.75 \end{aligned}$ | LSB ${ }^{(4)}$ LSB LSB LSB LSB $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ LSB LSB LSB $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ LSB LSB LSB |
| AC ACCURACY <br> Signal-to-(Noise + Distortion) Ratio <br> Total Harmonic Distortion Signal-to-Noise Ratio Spurious Free Dynamic Range | $\begin{gathered} \mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{IN}}=50 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{IN}}=50 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{IN}}=50 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{IN}}=50 \mathrm{kHz} \end{gathered}$ | $\begin{aligned} & 69 \\ & 66 \end{aligned}$ | $\begin{gathered} 71 \\ 69 \\ -75 \\ 70 \\ 85 \\ 82 \end{gathered}$ |  | $\begin{gathered} \mathrm{dB}{ }^{(1)} \\ \mathrm{dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \end{gathered}$ |

## SPECIFICATIONS (CONT)

ADS7832 Electrical Specifications with 3.3V Supply
$\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\text {REF }^{+}}=3.3 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\text {REF }}-=\mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V} ; \mathrm{CLK}=1 \mathrm{MHz}$ external, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, after calibration at any temperature, unless otherwise specified.

| PARAMETER | CONDITIONS | ADS7832BP/ADS7832BN |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| DIGITAL INPUTS <br> Voltage Levels: $\mathrm{V}_{\mathrm{IL}}$ $\mathrm{V}_{\mathrm{IH}}$ <br> Current Levels: $\mathrm{I}_{\mathrm{IL}}$ $\begin{aligned} & I_{\mathrm{IL}} \\ & I_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{IH}} \\ & I_{\mathrm{IH}} \\ & I_{\mathrm{IH}} \end{aligned}$ | CAL (Internal Pull-Up) All Other Inputs SFR (Internal Pull-Down) CLK All Other Inputs Power Down Mode (SFR D3 HIGH) | $\begin{gathered} -0.3 \\ 0.7 \cdot V_{D} \end{gathered}$ | 10 <br> 90 | $\begin{gathered} +0.8 \\ \mathrm{~V}_{\mathrm{D}}+0.3 \mathrm{~V} \\ \\ \pm 10 \\ \\ 1.5 \\ \pm 10 \\ \pm 100 \end{gathered}$ | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> $\mu \mathrm{A}$ <br> nA |
| DIGITAL OUTPUTS <br> Data Format <br> Data Coding <br> $\mathrm{V}_{\mathrm{OL}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ <br> Leakage Current <br> Output Capacitance | $\begin{gathered} I_{\text {SINK }}=1.6 \mathrm{~mA} \\ I_{\text {SOURCE }}=200 \mu \mathrm{~A} \\ \text { High-Z State, } \mathrm{V}_{\text {OUT }}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{D}} \\ \text { High-Z State } \end{gathered}$ | $0.8 \cdot V_{D}$ | Bits in ight Bi | ytes $\begin{gathered} 0.2 \cdot V_{D} \\ \pm 1 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \\ \mathrm{pF} \end{gathered}$ |
| CALIBRATION TIMING <br> Calibration Cycle <br> Calibration Cycle | Power On or Power Failure During Normal Operation |  |  | $\begin{gathered} 37393 \\ 4625 \end{gathered}$ | Clock Cycles Clock Cycles |
| DIGITAL TIMING <br> Bus Access Time Bus Relinquish Time |  |  |  | $\begin{aligned} & 83 \\ & 83 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| POWER SUPPLIES <br> Supply Voltage for Specified Performance: $\mathrm{V}_{\mathrm{A}}$ <br> Supply Current: $I_{A}$ <br> $I_{D}$ <br> Power Dissipation | Tested at 3.0 V <br> Tested at 3.0V <br> Power Up Mode or During Conversion Power Down Mode, No Clock Running | $\begin{aligned} & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 3.3 \\ & 3.3 \\ & 2.5 \\ & 300 \\ & 7.5 \\ & 50 \end{aligned}$ | $\begin{gathered} 3 \\ 500 \end{gathered}$ | V <br> V <br> mA <br> $\mu \mathrm{A}$ <br> mW <br> $\mu \mathrm{W}$ |
| TEMPERATURE RANGE <br> Specification <br> Storage |  | $\begin{aligned} & -40 \\ & -65 \end{aligned}$ |  | $\begin{gathered} +85 \\ +150 \end{gathered}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

* These specifications need to be added based on performance of final silicon.

NOTES: (1) All specifications in dB are referred to a full-scale input range. (2) Over this range, total error will typically not exceed $\pm 1 \mathrm{LSB}$. (3) In this mode, the ADS7832 acquires the input signal for five clock cycles after a start command, before the input is held and conversion begins. (4) LSB means Least Significant Bit. For a OV to 5 V input range, one LSB is 1.22 mV . For a 0 V to 2.5 V input range, one LSB is $610 \mu \mathrm{~V}$.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

## SPECIFICATIONS

## ADS7832 Electrical Specifications with 5V Supply

$\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{D}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\text {REF }^{+}}=5.0 \mathrm{~V} ; \mathrm{V}_{\text {REF }}{ }^{-}=\mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V} ; \mathrm{CLK}=1 \mathrm{MHz}$ external $50 \% \pm 2 \%$ Duty Cycle, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, after calibration at any temperature, unless otherwise specified.


## SPECIFICATIONS (CONT)

ADS7832 Electrical Specifications with 5V Supply
$\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{D}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\text {REF }}+=5 \mathrm{~V} ; \mathrm{V}_{\text {REF }}-=\mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V} ; \mathrm{CLK}=1 \mathrm{MHz}$ external $50 \% \pm 2 \%$ Duty Cycle, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, after calibration at any temperature, unless otherwise specified.

| PARAMETER | CONDITIONS | ADS7832BP/ADS7832BN |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| AC ACCURACY <br> Signal-to-(Noise + Distortion) Ratio <br> Total Harmonic Distortion <br> Signal-to-Noise Ratio <br> Spurious Free Dynamic Range | $\begin{gathered} \mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{IN}}=50 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{IN}}=50 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{IN}}=50 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{IN}}=50 \mathrm{kHz} \end{gathered}$ | $\begin{aligned} & 69 \\ & 66 \end{aligned}$ | $\begin{gathered} 71 \\ 69 \\ -75 \\ 70 \\ 85 \\ 82 \end{gathered}$ |  | $d B^{(1)}$ $d B$ $d B$ $d B$ $d B$ $d B$ |
| DIGITAL INPUTS <br> Voltage Levels: $\mathrm{V}_{\mathrm{IL}}$ <br> $\mathrm{V}_{\mathrm{IH}}$ <br> $\mathrm{V}_{\mathrm{IL}}$ <br> $\mathrm{V}_{\mathrm{IH}}$ <br> Current Levels: $I_{\mathrm{IL}}$ <br> $I_{I L}$ $I_{I H}$ $I_{I H}$ $I_{I H}$ $I_{I H}$ | CLK CLK All Others All Others CAL (Internal Pull-Up) All Other Inputs SFR (Internal Pull-Down) CLK All Other Inputs Power Down Mode (SFR D3 HIGH) | $\begin{gathered} -0.3 \\ 3.5 \\ -0.3 \\ 2.4 \end{gathered}$ | $\begin{aligned} & 10 \\ & 90 \end{aligned}$ | $\begin{gathered} 0.8 \\ \mathrm{~V}_{\mathrm{D}}+0.3 \mathrm{~V} \\ 0.8 \\ \mathrm{~V}_{\mathrm{D}}+0.3 \mathrm{~V} \\ \\ \pm 10 \\ \\ 1.5 \\ \pm 10 \\ \pm 100 \end{gathered}$ | V <br> V <br> V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> $\mu \mathrm{A}$ <br> nA |
| DIGITAL OUTPUTS <br> Data Format <br> Data Coding <br> $\mathrm{V}_{\mathrm{OL}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ <br> Leakage Current <br> Output Capacitance | Parallel 12 Bits in Two Bytes Straight Binary $\mathrm{I}_{\mathrm{SINK}}=1.6 \mathrm{~mA}$ <br> $I_{\text {SOURCE }}=200 \mu \mathrm{~A}$ <br> High-Z State <br> High-Z State | 4 | 4 | $\begin{gathered} 0.4 \\ \pm 1 \end{gathered}$ | V <br> V <br> $\mu \mathrm{A}$ <br> pF |
| CALIBRATION TIMING <br> Calibration Cycle Calibration Cycle | Power On or Power Failure During Normal Operation |  |  | $\begin{gathered} 37393 \\ 4625 \end{gathered}$ | Clock Cycles Clock Cycles |
| DIGITAL TIMING <br> Bus Access Time Bus Relinquish Time |  |  |  | $\begin{aligned} & 83 \\ & 83 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| POWER SUPPLIES <br> Supply Voltage for Specified Performance: $\mathrm{V}_{\mathrm{A}}$ <br> Supply Current: $I_{\mathrm{A}}$ <br> $I_{D}$ <br> Power Dissipation | Tested at 5.5 V Tested at 5.5 V Tested at 5.5 V Tested at 5.5 V Power Up Mode or During Conversion Power Down Mode, No Clock Running |  | $\begin{gathered} 5 \\ 5 \\ 2.5 \\ 300 \\ 14 \\ 50 \end{gathered}$ | $\begin{aligned} & 5.5 \\ & 5.5 \\ & 5.5 \\ & 500 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~mA} \\ \mu \mathrm{~A} \\ \mathrm{~mW} \\ \mu \mathrm{~W} \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification Storage |  | $\begin{aligned} & -40 \\ & -65 \end{aligned}$ |  | $\begin{gathered} 85 \\ 150 \end{gathered}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

*These specifications need to be added based on performance of final silicon.
NOTES: (1) All specifications in dB are referred to a full-scale input range. (2) Over this range, total error will typically not exceed $\pm 1$ LSB. (3) In this mode, the ADS7832 acquires the input signal for five clock cycles after a start command, before the input is held and conversion begins. (4) LSB means Least Significant Bit. For a OV to 5 V input range, one LSB is 1.22 mV . For a 0 V to 2.5 V input range, one LSB is $610 \mu \mathrm{~V}$.


## PACKAGE/ORDERING INFORMATION

|  | MINIMUM <br> SIGNAL-TO-(NOISE + <br> DISTORTION) <br> RATIO, dB | INTEGRAL <br> NONLINEARITY <br> MAXIMUM | SPECIFICATION <br> TEMPERATURE <br> RRODUCT | 69 | RANGE |
| :--- | :---: | :---: | :---: | :---: | :---: |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.

## ABSOLUTE MAXIMUM RATINGS

|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

## ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

PIN ASSIGNMENTS

| PIN \# | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | SFR | Special Function Register. When connected to a microprocessor address pin, allows access to special functions through D0 to D7. If not used, connect to DGND. This pin has an internal pull-down. |
| 2 to 5 | AIN0 to AIN3 | Analog inputs. Channel 0 to channel 3. |
| 6 | $\mathrm{V}_{\text {REF }}{ }^{+}$ | Positive voltage reference input. Must be $\leq\left(\mathrm{V}_{\mathrm{A}}+0.3 \mathrm{~V}\right)$. |
| 7 | $\mathrm{V}_{\text {REF }}{ }^{-}$ | Negative voltage reference input. |
| 8 | DGND | Digital ground. DGND $=0 \mathrm{~V}$. |
| 9 | $V_{D}$ | Logic supply voltage. Must be $\leq\left(\mathrm{V}_{\mathrm{A}}+0.3 \mathrm{~V}\right)$ and applied after $\mathrm{V}_{\mathrm{A}}$. |
| 10 to 17 <br> 10 <br> 11 <br> 12 <br> 13 <br> 14 <br> 15 <br> 16 <br> 17 | D0 to D7 <br> D7 <br> D6 <br> D5 <br> D4 <br> D3 <br> D2 <br> D1 <br> D0 | Data Bus Input/Output Pins. Normally used to read output data. <br> When SFR is LOW, these function as follows: <br> Data Bit 7 if HBE is LOW; if HBE is HIGH, acts as converter status pin and is HIGH during conversion or calibration, goes LOW after the conversion is completed. (Acts as an inverted BUSY). <br> Data Bit 6 if HBE is LOW; LOW if HBE is HIGH. <br> Data Bit 5 if HBE is LOW; LOW if HBE is HIGH. <br> Data Bit 4 if HBE is LOW; LOW if HBE is HIGH. <br> Data Bit 3 if HBE is LOW; Data Bit 11 (MSB) if HBE is HIGH. <br> Data Bit 2 if HBE is LOW; Data Bit 10 if HBE is HIGH. <br> Data Bit 1 if HBE is LOW; Data Bit 9 if HBE is HIGH. <br> Data Bit 0 (LSB) if HBE is LOW; Data Bit 8 if HBE is HIGH. |
| 18 | $\overline{\mathrm{RD}}$ | Read Input. Active LOW; used to read the data outputs in combination with $\overline{\mathrm{CS}}$ and HBE. |
| 19 | $\overline{\mathrm{CS}}$ | Chip Select Input. Active LOW. |
| 20 | $\overline{\mathrm{WR}}$ | Write Input. Active LOW; used to start a new conversion and to select an analog channel via address inputs A0 and A1 in combination with $\overline{\mathrm{CS}}$. The minimum $\overline{\mathrm{WR}}$ pulse LOW width is 100 ns . |
| 21 | HBE | High Byte Enable. Used to select high or low data output byte in combination with $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$, or to select SFR. |
| 22 | $\overline{\text { BUSY }}$ | $\overline{\mathrm{BUSY}}$ is LOW during conversion or calibration. $\overline{\mathrm{BUSY}}$ goes HIGH after the conversion is completed. |
| 23 | CLK | Clock Input. For internal or external clock operation. For external clock operation, connect to a 74HC-compatible clock source. For internal clock operation, connect per the clock operation description. |
| 24 to 25 | A0 to A1 | Address Inputs. Used to select one of four analog input channels in combination with $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$. The address inputs are latched on the rising edge of $\overline{W R}$ or $\overline{\mathrm{CS}}$. |
| 26 | $\begin{gathered} \overline{\mathrm{CAL}} \\ (\mathrm{SHC}) \end{gathered}$ | Calibration Input. A calibration cycle is initiated when $\overline{\mathrm{CAL}}$ is LOW. The minimum pulse width of $\overline{\mathrm{CAL}}$ is 100 ns . If not used, connect to $V_{D}$. In this case calibration is only initiated at power on, or with SFR. If D2 of the SFR is programmed HIGH, pin 26 will be an input to control the sample-to-hold timing. A rising edge on pin 26 will switch from sample-mode to hold-mode and initiate a conversion. This pin has an internal pull-up. |
| 27 | AGND | Analog Ground. AGND $=0 \mathrm{~V}$. |
| 28 | $\mathrm{V}_{\mathrm{A}}$ | Analog Supply. Must be $\geq\left(\mathrm{V}_{\mathrm{D}}-0.3 \mathrm{~V}\right)$ and ( $\left(\mathrm{V}_{\mathrm{REF}}+\right.$ ) $\left.-0.3 \mathrm{~V}\right)$ |

## THEORY OF OPERATION

ADS7832 uses the advantages of advanced CMOS technology (logic density, stable capacitors, precision analog switches, and low power consumption) to provide a precise 12-bit analog-to-digital converter with on-chip sampling and four-channel analog-input multiplexer.
The input stage consists of an analog multiplexer with an address latch to select from four input channels.
The converter stage consists of an advanced successive approximation architecture using charge redistribution on a capacitor network to digitize the input signal. A tempera-ture-stabilized differential auto-zeroing circuit is used to minimize offset errors in the comparator.
Linearity errors in the binary weighted main capacitor network are corrected using a capacitor trim network and correction factors stored in on-chip memory. The correction terms are calculated by an on-chip microcontroller during a calibration cycle, initiated either by power-up or by applying an external calibration signal at any time. During conversion, the correct trim capacitors are switched into the main capacitor array as needed to correct the conversion accuracy. With all of the capacitors in both the main array and the trim array on the same chip, excellent stability is achieved, both over temperature and over time.
For flexibility, timing circuits include both an internal clock generator and an input for an external clock to synchronize with external systems. Standard control signals and threestate input/output registers simplify interfacing ADS7832 to most micro-controllers, microprocessors or digital storage systems.
The on-chip sampling provides excellent dynamic performance for input signals to 50 kHz , and has a full-power -3 dB bandwidth of 4 MHz . Full control over sample-to-hold timing is available for applications where this is critical.
Finally, this performance is matched with the low-power advantages of CMOS structures to allow a typical power consumption of 10 mW , with a $50 \mu \mathrm{~W}$ power down option.

## OPERATION

## BASIC OPERATION

Figure 1 shows the simple circuit required to operate ADS7832 in the Transparent Mode, converting a single input channel. A convert command on pin $20(\overline{\mathrm{WR}})$ starts a conversion. Pin 22 (BUSY) will output a LOW during the conversion process (including sample acquisition and conversion), and rises only after the conversion is completed. The two bytes of output data can then be read using pin 18 $(\overline{\mathrm{RD}})$ and pin 21 (HBE).

## STARTING A CONVERSION

A conversion is initiated on the rising edge of the $\overline{\mathrm{WR}}$ input, with valid signals on A0, A1 and $\overline{\mathrm{CS}}$. The selected input channel is sampled for five clock cycles. The successive


FIGURE 1. Basic Operation.
approximation conversion takes place during clock cycles 6 through 17.
Figures 2 and 3 show the full conversion sequence and the timing to initiate a conversion.

A conversion can also be initiated by a rising edge on pin 26, if a HIGH has been written to D2 of the Special Function Register, as discussed below.

## CALIBRATION

A calibration cycle is initiated automatically upon power-up (or after a power failure). Calibration can also be initiated by the user at any time by the rising edge of a minimum 100nswide LOW pulse on the $\overline{\mathrm{CAL}}$ pin (pin 26), or by setting D1 HIGH in the Special Function Register (see SFR section). A calibration command will initiate a calibration cycle, regardless of whether a conversion is in process. During a calibration cycle, convert commands are ignored.
Calibration takes 4608 clock cycles, and a normal conversion ( 17 clock cycles) is added automatically. Thus, at the end of a calibration cycle, there is valid conversion data in the output registers. For maximum accuracy, the supplies and reference need to be stable during the calibration procedure. To ensure that supply voltages have settled and are stable, an internal timer provides a waiting period of 37,393 clock cycles between power-up/power-failure and the start of the calibration cycle.

## READING DATA

Data from the ADS7832 is read in two 8-bit bytes, with the Low byte containing the 8 LSBs of data, and the High byte containing the 4 MSBs of data. The outputs are coded in
straight binary (with $0 \mathrm{~V}=000$ hex, $5 \mathrm{~V}=\mathrm{FFF}$ hex), and the data is presented in a right-justified format (with the LSB as the most right bit in the 16 -bit word). Two read operations are required to transfer the High byte and Low byte, and the bytes are presented according to the input level on the High Byte Enable pin (HBE).

The bytes can be read in either order, depending on the status of the HBE input. If HBE changes while $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ are LOW, the output data will change to correspond to the HBE input. Figure 4 shows the timing for reading first the Low byte and then the High byte.


FIGURE 2. Converter Timing.


FIGURE 3. Write Cycle Timing (for initiating conversion or calibration).


FIGURE 4. Read Cycle Timing.

ADS7832 provides two modes for reading the conversion results. At power-up, the converter is set in the Transparent Mode.

## TRANSPARENT MODE

This is the default mode for ADS7832. In this mode, the conversion decisions from the successive approximation register are latched into the output register as they are made. Thus, the High byte (the 4 MSBs) can be read after the end of the ninth clock cycle (five clock cycles for the mux settling, sample acquisition and auto-zeroing of the comparator, followed by the four clock cycles for the 4 MSB decisions.) The complete 12-bit data is available after BUSY has gone HIGH, or the internal status flag goes LOW (D7 when HBE is HIGH).

## LATCHED OUTPUT MODE

This mode is activated by writing a HIGH to D0 in the Special Function Register with $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ LOW and SFR and HBE HIGH. (See the discussion of the Special Function Register below.)
In this mode, the data from a conversion is latched into the output buffers only after a conversion is complete, and remains there until the next conversion is completed. The conversion result is valid during the next conversion. This allows the data to be read even after a new conversion is started, for faster system throughput.

## TIMING CONSIDERATIONS

Table I and Figures 3 through 9 show the digital timing of ADS7832 under the various operating modes. All of the
critical parameters are guaranteed over the full $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ operating range for ease of system design.

## SPECIAL FUNCTION REGISTER (SFR)

An internal register is available, either to determine additional data concerning the ADS7832, or to write additional instructions to the converter.

Table II shows the data in the Special Function Register that will be transferred to the output bus by driving HBE HIGH (with SFR HIGH) and initiating a read cycle (driving $\overline{\mathrm{RD}}$ and $\overline{\mathrm{CS}}$ LOW with $\overline{\mathrm{WR}}$ HIGH.) The Power Fail flag in the SFR is set when the power supply falls below about 2.7 V . The flag also means that a new calibration has been started,

| PIN | FUNCTION | DESCRIPTION |
| :---: | :---: | :---: |
| D0 | Mode Status | If LOW, Transparent Mode enabled for data latches. If HIGH, latched Output Mode enabled. |
| D1 | $\overline{\mathrm{CAL}}$ Flag | If HIGH, calibration cycle in progress. |
| D2 | Pin 26 Status | If LOW, pin 26 used as input to initiate calibration cycle. If HIGH, pin 26 used as input to control sample-to-hold timing. |
| D3 | Power Down Status | If HIGH, in Power Down Mode (Power Down Mode is the default condition). |
| D4 |  | Reserved for factory use. |
| D5 | POWER FAIL Flag | If HIGH, a power supply failure has occurred (supply fell below 2.7V). Always write as LOW. |
| D6 | $\overline{\mathrm{CAL}}$ ERROR Flag | If HIGH, an overflow occurred during calibration. |
| D7 | $\overline{\text { BUSY }}$ Flag | If HIGH, conversion or calibration in progress. |
| NOTE: These data are transferred to the bus when a read cycle is initiated with SFR and HBE HIGH. Reading the SFR with SFR HIGH and HBE LOW is reserved for factory use at this time, and will yield unpredictable data. |  |  |

TABLE II. Reading the Special Function Register.

| SYMBOL | PARAMETER ${ }^{(1)}$ | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}$ | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{WR}}$ Setup Time ${ }^{(2)}$ | 0 | 0 | 0 | ns |
| $\mathrm{t}_{2}$ | $\overline{\text { WR }}$ or $\overline{\mathrm{CAL}}$ Pulse Width | 100 |  |  | ns |
| $\mathrm{t}_{3}$ | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{WR}}$ Hold Time ${ }^{(2)}$ | 0 | 0 | 0 | ns |
| $\mathrm{t}_{4}$ | $\overline{W R}$ to $\overline{B U S Y}$ Propagation Delay | 20 | 50 | 150 | ns |
| $\mathrm{t}_{5}$ | A0, A1, HBE, SFR Valid to $\overline{W R}$ Setup Time | 0 |  |  | ns |
| $\mathrm{t}_{6}$ | A0, A1, HBE, SFR Valid to $\overline{W R}$ Hold Time | 20 |  |  | ns |
| $\mathrm{t}_{7}$ | $\overline{\mathrm{BUSY}}$ to $\overline{\mathrm{CS}}$ Setup Time | 0 |  |  | ns |
| $\mathrm{t}_{8}$ | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{RD}}$ Setup Time ${ }^{(2)}$ | 0 | 0 | 0 | ns |
| $\mathrm{t}_{9}$ | $\overline{\mathrm{RD}}$ Pulse Width | 100 |  |  | ns |
| $\mathrm{t}_{10}$ | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{RD}}$ Hold Time ${ }^{(2)}$ | 0 | 0 | 0 | ns |
| $\mathrm{t}_{11}$ | HBE, SFR to $\overline{\mathrm{RD}}$ Setup Time | 50 |  |  | ns |
| $\mathrm{t}_{12}$ | HBE, SFR to $\overline{\text { RD }}$ Hold Time | 0 |  |  | ns |
| $\mathrm{t}_{13}$ | $\overline{\mathrm{RD}}$ to Valid Data (Bus Access Time) ${ }^{(3)}$ |  | 80 | 150 | ns |
| $\mathrm{t}_{14}$ | $\overline{\mathrm{RD}}$ to Hi-Z Delay (Bus Release Time) ${ }^{(3)}$ |  | 90 | 180 | ns |
| $\mathrm{t}_{15}$ | $\overline{\mathrm{RD}}$ to Hi-Z Delay For SFR ${ }^{(3)}$ | 20 |  | 60 | ns |
| $\mathrm{t}_{16}$ | Data Valid to $\overline{\mathrm{WR}}$ Setup Time | 100 |  |  | ns |
| $\mathrm{t}_{17}$ | Data Valid to $\overline{\mathrm{WR}}$ Hold Time | 20 |  |  | ns |
| $\mathrm{t}_{18}$ | Acquisition Time. Pin 26 LOW with D2 in SFR HIGH | 2.5 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{19}$ | Sample-to-Hold Aperture Delay. (D2 in SFR HIGH) |  | 5 |  | ns |
| $\mathrm{t}_{20}$ | Delay from rising edge on pin 26 to start of conversion. (D2 in SFR HIGH) |  |  | 1.5 | CLK cycles |

NOTES: (1) All input control signals are specified with $\mathrm{t}_{\mathrm{RISE}}=\mathrm{t}_{\text {FALL }}=20 \mathrm{~ns}(10 \%$ to $90 \%$ of 5 V$)$ and timed from a voltage level of 1.6 V . Data is timed from $\mathrm{V}_{\text {IH }}$, $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{OH}}$ or $\mathrm{V}_{\mathrm{OL}}$ (2) The internal RD pulse is performed by a NOR wiring of $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$. The internal WR pulse is performed by a NOR wiring of $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$. (3) Figures 8 and 9 show the measurement circuits and pulse diagrams for testing transitions to and from Hi-Z states.

TABLE I. Timing Specifications (CLK $=2 \mathrm{MHz}$ external, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ).
and any data written to the SFR has been lost. Thus, the ADS7832 will again be in the Transparent Mode. Writing a LOW to D5 in the SFR resets the Power Fail flag. The Cal Error flag in the SFR is set when an overflow occurs during calibration, which may happen in very noisy systems. It is reset by starting a calibration, and remains low after a calibration without an overflow is completed.

Table III shows how instructions can be transferred to the Special Function Register by driving HBE HIGH (with SFR HIGH) and initiating a write cycle (driving $\overline{\mathrm{WR}}$ and $\overline{\mathrm{CS}}$ LOW with $\overline{\mathrm{RD}} \mathrm{HIGH}$.) Note that writing to the SFR also initiates a new conversion.

## POWER DOWN MODE

Writing a HIGH to D3 in the SFR puts the ADS7832 in the Power Down Mode. Power consumption is reduced to $50 \mu \mathrm{~W}$ and D3 remains HIGH. The internal clock and analog circuitry are turned off, although the output registers and SFR can still be accessed normally. To exit Power Down Mode, either write a LOW to D3 in the SFR, or initiate a calibration by sending a LOW to the $\overline{\mathrm{CAL}}$ pin or writing a HIGH to D1. Note that if the power supply falls below 3 V and then recovers, a calibration is automatically initiated, and the SFR will be reset. D3 will be HIGH, and the ADS7832 will be in the Power Down Mode.

During Power Down Mode, a pulse on $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ will initiate a single conversion, then the ADS7832 will revert to power down. Also, writing to D1 and D3 in the SFR will initiate a calibration, do a single conversion and revert to the Power Down Mode, in 4,625 clock cycles. Accurate conversion results will be available in the output registers.
The activation delay from power down to normal operation is included in the sampling time. No extra time is required, either when coming out of the Power Down Mode or when making a single conversion in the Power Down Mode.

## SAMPLE/HOLD CONTROL MODE

With D2 in the SFR HIGH, a rising edge input on pin 26 will switch the ADS7832 from sample-mode to hold-mode with a 5 ns aperture delay. This also initiates a conversion, which will start within 1.5 CLK cycles.
This mode allows full control over the sample-to-hold timing, which is especially useful where external events trigger sampling timing.


FIGURE 5. Writing to the SFR.


FIGURE 6. Reading the FSR.

In the Sample/Hold Control Mode, pin 26 must be held LOW a minimum of $2.5 \mu$ s between conversions to allow accurate acquisition of input signals. Also, offset error will increase in this mode, since auto-zeroing of the comparator is not synchronized to the sampling. Minimum offset is achieved by synchronizing the sampling signal to CLK, whether internal or external. Ideally, the sampling signal rising edge should be delayed 20ns from the falling edge of CLK. This will keep offset error to about 1LSB.

In the Sample/Hold Control Mode, a LOW pulse on $\overline{\mathrm{WR}}$ (with CS LOW) will not initiate a conversion, but the rising edge will latch the multiplexer channel according to the inputs on A 0 and A 1 . When changing channels, this must be done at least $2.5 \mu \mathrm{~s}$ before pin 26 goes HIGH (to start a conversion.)

| OPERATION | $\overline{\mathbf{C S}} / \overline{\text { WR }}$ | SFR/HBE | D0 | D1 | D2 | D3 | D5 | D4/D6/D7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enables Transparent Mode for Data Latches | LOW | HIGH | LOW | X | X | X | X | LOW |
| Enables Latched Output Mode for Data Latches | LOW | HIGH | HIGH $^{(1)}$ | X | X | X | X | LOW |
| Initiates Calibration Cycle | LOW | HIGH | X | HIGH | X | X | X | LOW |
| Activates Sample/Hold Control Mode | LOW | HIGH | X | X | HIGH $^{(1)}$ | X | X | LOW |
| Activates Power Down Mode ${ }^{(2)}$ | LOW | HIGH | X | X | X | HIGH ${ }^{(1)}$ | X | LOW |
| Resets Power Fail Flag | LOW | HIGH | X | X | X | X | LOW | LOW |

NOTES: (1) Writing a LOW here reactivates the standard mode of operation. (2) In Power Down Mode, a pulse on $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ will initiate a single conversion, then the ADS7832 will revert to power down. (3) X means it can be either HIGH or LOW without affecting this action. Writing HIGH to D4 or D6, or writing with SFR HIGH and HBE LOW, may result in unpredictable behavior. These modes are reserved for factory use at this time.

TABLE III. Writing to the Special Function Register.

## CONTROL LINES

Table IV shows the functions of the various control lines on the ADS7832. The use of standard $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ control signals simplifies use with most microprocessors. At the same time, flexibility is assured by availability of status information and control functions, both through the SFR and directly on pins.

## INSTALLATION

## INPUT IMPEDANCE

ADS7832 has a very high input impedance (input bias current over temperature is 100 nA max), and a low 50 pF input capacitance. To ensure a conversion accurate to 12 bits, the analog source must be able to charge the 50 pF and settle within the first five clock cycles after a conversion is initiated. During this time, the input is also very sensitive to noise at the analog input, since it could be injected into the capacitor array.

In many applications, a simple passive low-pass filter as shown in Figure 10a can be used to improve signal quality. In this case, the source impedance needs to be less than $5 \mathrm{k} \Omega$ to keep the induced offset errors below $1 / 2 \mathrm{LSB}$, and to meet the acquisition time of five clock cycles. The values in Figure 10a meet these requirements, and will maintain the
full power bandwidth of the system. For higher source impedances, a buffer like the one in Figure 10b should be used.

## INPUT PROTECTION

The input signal range must not exceed $\pm \mathrm{V}_{\text {REF }}$ or $\mathrm{V}_{\mathrm{A}}$ by more than 0.3 V .
The analog inputs are internally clamped to $\mathrm{V}_{\mathrm{A}}$. To prevent damage to the ADS7832, the current that can flow into the inputs must be limited to 20 mA . One approach is to use an external resistor in series with the input filter resistor. For example, a $1 \mathrm{k} \Omega$ input resistor allows an overvoltage to 20 V without damage.

## REFERENCE INPUTS

A $10 \mu \mathrm{~F}$ tantalum capacitor is recommended between $\mathrm{V}_{\text {REF }}{ }^{+}$ and $\mathrm{V}_{\text {REF }}-$ to insure low source impedance. These capacitors should be located as close as possible to the ADS7832 to reduce dynamic errors, since the reference provides packets of current as the successive approximation steps are carried out.
$\mathrm{V}_{\text {REF }}{ }^{+}$must not exceed $\mathrm{V}_{\mathrm{A}}$. Although the accuracy is specified with $\mathrm{V}_{\mathrm{REF}^{+}}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{REF}}{ }^{-}=0 \mathrm{~V}$, the converter can function with $\mathrm{V}_{\text {REF }}{ }^{+}$as low as 4.5 V and $\mathrm{V}_{\text {REF }}{ }^{-}$as high as 1V.

| $\overline{\mathrm{CS}}$ | $\overline{\mathrm{RD}}$ | $\overline{\mathrm{WR}}$ | SFR | HBE | $\overline{\text { CAL }}$ | BUSY | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | X | X | X | $0 \uparrow 1$ | X | Initiates calibration cycle. (See SFR section for alternate use as Sample/ Hold Control Mode input.) |
| x | x | x | x | x | x | 0 | Conversion or calibration in process. Inhibits new conversion from starting. |
| 1 | x | X | x | X | 1 | x | None. Outputs in Hi-Z State. |
| 0 | 1 | $0 \uparrow 1$ | 0 | x | 1 | 1 | Initiates conversion. |
| 0 | 0 | 1 | 0 | 0 | 1 | x | Low byte conversion results output on data bus. |
| 0 | 0 | 1 | 0 | 1 | 1 | x | High byte conversion results output on data bus. |
| 0 | 1 | 0 | 1 | 1 | 1 | 1 | Write to SFR and rising edge on $\overline{\mathrm{WR}}$ initiates conversion. |
| 0 | 0 | 1 | 1 | 1 | 1 | x | Contents of SFR output on data bus. |
| 0 | 1 | 0 | 1 | 0 | 1 | X | Reserved for factory use. |
| 0 | 0 | 1 | 1 | 0 | 1 | x | Reserved for factory use. (Unpredictable data on data bus.) |

TABLE IV. Control Line Functions.


FIGURE 7. Timing for Initiating Conversion in Sample/Hold Control Mode (D2 in SFR HIGH).


FIGURE 8. Measuring Active LOW to/from Hi-Z State.

As long as there is at least a 4.5 V difference between $\mathrm{V}_{\text {REF }}{ }^{+}$ and $\mathrm{V}_{\mathrm{REF}^{-}}$, the absolute value of errors does not change significantly, so that accuracy will typically be within $\pm 1 \mathrm{LSB}$
The power supply to the reference source needs to be considered during system design to prevent $\mathrm{V}_{\mathrm{REF}^{+}}$from exceeding (or overshooting) $\mathrm{V}_{\mathrm{A}}$, particularly at power-on. Also, after power-on, if the reference is not stable within 33,056 clock cycles, an additional calibration cycle may be needed.

## POWER SUPPLIES

The digital and analog power supply lines to the ADS7832 should be bypassed with $10 \mu \mathrm{~F}$ tantalum capacitors as close to the part as possible. Although ADS7832 has excellent power supply rejection, even for higher frequencies, linear regulated power supplies are recommended.
Care should be taken to insure that $\mathrm{V}_{\mathrm{D}}$ does not come up before $\mathrm{V}_{\mathrm{A}}$, or permanent damage to the part may occur. Figure 11 shows a good supply approach, powering both $\mathrm{V}_{\mathrm{A}}$ and $\mathrm{V}_{\mathrm{D}}$ from a clean linear supply, with the $10 \Omega$ resistor between $\mathrm{V}_{\mathrm{A}}$ and $\mathrm{V}_{\mathrm{D}}$ insuring that $\mathrm{V}_{\mathrm{D}}$ comes up after $\mathrm{V}_{\mathrm{A}}$.


FIGURE 9. Measuring Active HIGH to/from Hi-Z State.

This is also a good method to further isolate the ADS7832 from digital supplies in a system with significant switching currents that could degrade the accuracy of conversions.

## GROUNDING

To maximize accuracy of the ADS7832, the analog and digital grounds are not connected internally. These points should have very low impedance to avoid digital noise feeding back into the analog ground. The $\mathrm{V}_{\text {REF }}$ pin is used as the reference point for input signals, so it should be connected directly to AGND to reduce potential noise problems.

## EXTERNAL CLOCK OPERATION

The circuitry required to drive the ADS7832 clock from an external source is shown in Figure 12a. The external clock must provide a 0.8 V max for LOW and a 3.5 V min for HIGH, with rise and fall times that do not exceed 200ns. The duty cycle of the external clock can vary as long as the LOW time and HIGH time are each at least 200ns wide. Synchronizing the conversion clock to an external system clock is


FIGURE 10. Input Signal Conditioning.


FIGURE 11. Power Supply and Reference Decoupling.
recommended in microprocessor applications to prevent beat-frequency problems.
Note that the electrical specification tables are based on using an external 2 MHz clock. Typically, the specified accuracy is maintained for clock frequencies between 0.5 and 2.4 MHz .

## INTERNAL CLOCK OPERATION

Figure 12b shows how to use the internal clock generating circuitry. The clock frequency depends only on the value of the resistor, as shown in "Internal Clock Frequency vs $\mathrm{R}_{\text {ClOck" }}$ in the Typical Performance Curves section.
The clock generator can operate between 100 kHz and 2 MHz . With $\mathrm{R}=100 \mathrm{k} \Omega$, the clock frequency will nominally be 800 kHz . The internal clock oscillators may vary by up to $20 \%$ from device to device, and will vary with temperature, as shown in the typical performance curves. Therefore, use of an external clock source is preferred in applications where control of the conversion timing is critical, or where multiple converters need to be synchronized.


FIGURE 12. Internal Clock Operation.

## APPLICATIONS

## BIPOLAR INPUT RANGES

Figure 13 shows a circuit to accurately and simply convert a bipolar $\pm 5 \mathrm{~V}$ input signal into a unipolar 0 to 5 V signal for conversion by the ADS7832, using a precision, low-cost complete difference amplifier, INA105.

Figure 14 shows a circuit to convert a bipolar $\pm 10 \mathrm{~V}$ input signal into a unipolar 0 to 5 V signal for conversion by the ADS7832. The precision of this circuit will depend on the matching and tracking of the three resistors used.
To trim this circuit for full 12-bit precision, $\mathrm{R}_{2}$ and $\mathrm{R}_{3}$ need to be adjustable over appropriate ranges. To trim, first have the ADS7832 converting continually and apply +9.9927 V $(+10 \mathrm{~V}-1.5 \mathrm{LSB})$ at the input. Adjust $\mathrm{R}_{3}$ until the ADS7832 output toggles between the codes FFE hex and FFF hex. This makes $R_{3}$ extremely close to $R_{1}$. Then, apply -9.9976 V $(-10 \mathrm{~V}+0.5 \mathrm{LSB})$ at the input, and adjust $\mathrm{R}_{2}$ until the ADS7832 output toggles between 000 hex and 001 hex. At each trim point, the current through the third resistor will be almost zero, so that one trim iteration will be enough in most cases. More iterations may be required if the op amp selected has large offset voltage or bias currents, or if the +5 V reference is not precise.
This circuit can also be used to adjust gain and offset errors due to the components preceding the ADS7832, to match the performance of the self-calibration provided by the converter.


FIGURE 13. $\pm 5 \mathrm{~V}$ Input Range.


FIGURE 14. $\pm 10 \mathrm{~V}$ Input Range.


FIGURE 15. Internal Clock Frequency vs $\mathrm{R}_{\text {CLK }}$ Resistor Value.

