# CPC7583 Line Card Access Switch #### **Features** - Small 28 pin surface mount SOIC package - Monolithic IC reliability - Low matched RDS<sub>ON</sub> - Eliminates the need for zero cross switching - Flexible switch timing to transition from ringing mode to idle/talk mode - Clean, bounce free switching - Tertiary protection consisting of integrated current limiting, thermal shutdown and SLIC protection - 5V operation with power consumption <10mW</li> - Intelligent battery monitor - · Latched logic level inputs, no drive circuitry - Pin to pin compatible to the Lucent 7583 family ## **Applications** - Central office (CO) - Digital Loop Carrier (DLC) - PBX Systems - Digitally Added Main Line (DAML) - Hybrid Fiber Coax (HFC) - Fiber in the Loop (FITL) - Pair Gain System - Channel Banks ## **Description** The CPC7583 is a monolithic solid state switch in a 28 pin surface mount SOIC package. It provides the necessary functions to replace three 2-Form-C electromechanical relays on analog line cards found in Central Office, Access and PBX equipment. The device contains solid state switches for tip and ring line break, ring injection/ring return, line test access, test in access and ringing generator testing. The CPC7583 requires only a +5V supply and offers "break-before-make" or "make-before-break" switch operation using simple logic level input control. The CPC7583 has 4 versions. The CPC7583BA and the CPC7583BC contain the integrated protection SCR while the CPC7583BC and the CPC7583BD contain an extra logic state which is detailed in later sections. ## **Ordering Information** | Part # | Description | |-------------|--------------------------------------------------| | CPC7583BA | 10 Pole with protection SCR | | CPC7583BB | 10 Pole without protection SCR | | CPC7583BC | 10 Pole extra logic state with protection SCR | | CPC7583BD | 10 Pole extra logic state without protection SCR | | CPC7583BATR | Tape and Reel Version | | CPC7583BBTR | Tape and Reel Version | | CPC7583BCTR | Tape and Reel Version | | CPC7583BDTR | Tape and Reel Version | ## **Block Diagram** | Parameter | Min | Max | Units | |----------------------------------------|-----|------|-------| | Operating Temperature Range | -40 | +110 | °C | | Storage Temperature Range | -40 | +150 | °C | | Relative Humidity Range | 5 | 95 | % | | Pin Soldering Temperature | - | +260 | °C | | (t=10 s max) | | | | | +5V Power Supply | - | 7 | V | | Battery Supply | - | -85 | V | | Logic Input Voltage | - | 7 | V | | Logic Input to Switch Output Isolation | - | 330 | V | | Switch Isolation (SW1, SW2, SW3, | - | 330 | V | | SW5, SW6, SW7, SW9,SW10) | | | | | Switch Isolation (SW4) | - | 480 | V | | Switch Isolation (SW8) | - | 235 | V | Absolute Maximum Ratings are stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this data sheet is not implied. Exposure of the device to the absolute maximum ratings for extended period may degrade the device and effect its reliability. ## Electrical Characteristics TA = -40°C to +85°C (unless otherwise specified) Minimum and maximum values are production testing requirements. Typical values are characteristic of the device and are the result of engineering evaluations. Typical values are provided for information purposes only and are not part of the testing requirements. ## **Power Supply Specifications** | Supply | Min | Тур | Max | Unit | |--------------------|------|------|------|------| | V <sub>DD</sub> | +4.5 | +5.0 | +5.5 | V | | V <sub>BAT</sub> 1 | -19 | - | -72 | V | | ESD Rating (HBM Model) | |------------------------| | 1000 | #### Table 1. Break Switch, SW1 and SW2 | PARAMETERS | CONDITIONS | SYMBOL | MIN | TYP | MAX | UNITS | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----|------|-----|-------| | Off-state Leakage Current: | | | | | | | | +25°C | Vsw (differential)= -320V to Gnd<br>Vsw (differential)= -60V to +260V | Isw | - | 0.1 | 1 | μА | | +85°C | Vsw (differential)= -330V to Gnd<br>Vsw (differential)= -60V to +270V | Isw | - | 0.3 | 1 | μА | | -40°C | Vsw (differential)= -310V to Gnd<br>Vsw (differential)= -60V to +250V | Isw | - | 0.1 | 1 | μА | | RDS <sub>ON</sub> (SW1,SW2): | | | | | | | | +25 <sup>0</sup> C | T <sub>LINE</sub> = +/-10 mA, +/-40mA, T <sub>BAT</sub> = -2V | ΔV | - | 14.5 | - | Ω | | +85 <sup>0</sup> C | T <sub>LINE</sub> = +/-10 mA, +/-40mA, T <sub>BAT</sub> = -2V | ΔV | - | 20.5 | 28 | Ω | | -40 <sup>0</sup> C | T <sub>LINE</sub> = +/-10 mA, +/-40mA, T <sub>BAT</sub> = -2V | ΔV | - | 10.5 | - | Ω | | RDS <sub>ON</sub> Match | Per ON-resistance Test Condition of SW1, SW2 | Magnitude<br>R <sub>ON</sub> SW1-R <sub>ON</sub> SW2 | - | 0.15 | 0.8 | Ω | | DC Current Limit: | | | | | | | | +25 <sup>0</sup> C | Vsw (on) = +/- 10V | Isw | - | 225 | - | mA | | +85 <sup>0</sup> C | Vsw (on) = +/- 10V | Isw | 80 | 150 | - | mA | | -40°C | Vsw (on) = +/- 10V | Isw | - | 400 | 425 | mA | | Dynamic Current Limit:<br>(t=<0.5μs) | Break switches in ON state, ringing access switches OFF, apply +/- 1000V at 10/1000µs pulse, appropriate secondary protection in place. | Isw | - | 2.5 | - | A | | Logic Input to Switch Outp | ut Isolation: | | | | | | | +25°C | Vsw (T <sub>LINE</sub> , R <sub>LINE</sub> ) = +/-320V<br>Logic Inputs = Gnd | Isw | - | 0.1 | 1 | μА | | +85°C | Vsw (T <sub>LINE</sub> , R <sub>LINE</sub> ) = +/-330V<br>Logic Inputs = Gnd | Isw | - | 0.3 | 1 | μΑ | | -40 <sup>0</sup> C | Vsw (T <sub>LINE</sub> , R <sub>LINE</sub> ) = +/-310V<br>Logic Inputs = Gnd | Isw | - | 0.1 | 1 | μΑ | | dv/dt Sensitivity <sup>1</sup> | - | - | - | 200 | - | V/µs | <sup>&</sup>lt;sup>1</sup> Applied voltage is 100 Vp-p square wave at 100Hz. <sup>&</sup>lt;sup>1</sup> V<sub>gar</sub> is used only as a reference for internal protection circuitry. If V<sub>gar</sub> rises above -10V, the device will enter an all off state and will remain in the all off state until the battery voltage drops below -15V. # Table 2. Ring Return Switch, SW3 | PARAMETERS | CONDITIONS | SYMBOL | MIN | TYP | MAX | UNITS | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|-------| | Off-state Leakage Current | | | | | | | | +25 <sup>0</sup> C | Vsw (differential)= -320V to Gnd<br>Vsw (differential)= -60V to +260V | Isw | - | 0.1 | 1 | μА | | +85 <sup>0</sup> C | Vsw (differential)= -330V to Gnd<br>Vsw (differential)= -60V to +270V | Isw | - | 0.3 | 1 | μА | | -40°C | Vsw (differential)= -310V to Gnd<br>Vsw (differential)= -60V to +250V | Isw | - | 0.1 | 1 | μА | | DC Current Limit | | | | | | | | +25 <sup>0</sup> C | Vsw (on) = +/- 10V | Isw | - | 120 | - | mA | | +85 <sup>0</sup> C | Vsw (on) = +/- 10V | Isw | - | 80 | - | mA | | -40 <sup>0</sup> C | Vsw (on) = +/- 10V | Isw | - | 210 | - | mA | | Dynamic Current Limit:<br>(t=<0.5μs) | Break switches in ON state, Ringing access switches OFF, Apply +/- 1000V at 10/1000µs pulse, Appropriate secondary protection in place. | Isw | - | 2.5 | - | A | | RDS <sub>ON</sub> | | | | | | | | +25°C | Isw (on) = +/-0mA, +/-10mA | ΔV | - | 60 | - | Ω | | +85°C | Isw (on) = +/-0mA, +/-10mA | ΔV | - | 85 | 100 | Ω | | -40°C | Isw (on) = +/-0mA, +/-10mA | ΔV | - | 45 | - | Ω | | Logic Input to Switch Outp | ut Isolation: | | | | | | | +25 <sup>0</sup> C | Vsw (T <sub>RING</sub> , T <sub>LINE</sub> ) = +/-320V<br>Logic Inputs = Gnd | Isw | - | 0.1 | 1 | μА | | +85 <sup>0</sup> C | Vsw (T <sub>RING</sub> , T <sub>LINE</sub> ) = +/-330V<br>Logic Inputs = Gnd | Isw | - | 0.3 | 1 | μА | | -40°C | Vsw (T <sub>RING</sub> , T <sub>LINE</sub> ) = +/-310V<br>Logic Inputs = Gnd | Isw | - | 0.1 | 1 | μА | # Table 3. Ringing Access Switch, SW4 | PARAMETERS | CONDITIONS | SYMBOL | MIN | TYP | MAX | UNITS | |---------------------------------------|------------------------------------------------------------------------------|----------------|-----|-----|------|-------| | Off-state Leakage Current | | | | | | | | +25 <sup>0</sup> C | Vsw (differential)= -255V to +210V<br>Vswitch (differential)= +255V to -210V | Isw | - | .05 | 1 | μΑ | | +85°C | Vsw (differential)= -270V to +210V<br>Vsw (differential)= +270V to -210V | Isw | - | 0.1 | 1 | μΑ | | -40°C | Vsw (differential)= -245V to +210V<br>Vsw (differential)= +245V to -210V | Isw | - | .05 | 1 | μΑ | | ON Voltage | Isw (on) = +/- 1mA | - | - | 1.5 | 3 | V | | Ring Generator Current<br>During Ring | $Vcc = 5V$ , $IN_{TESTin} = 0$<br>$IN_{TESTout} = 0$ | I <sub>R</sub> | - | 0.1 | 0.25 | mA | | Surge Current | - | - | - | - | 2 | Α | | Release Current | - | - | - | 450 | - | μΑ | | ON-resistance | Isw (on) = +/-70mA, +/-80mA | ΔV | - | 8.5 | 12 | Ω | | Logic Input to Switch Outp | ut Isolation: | | | | | | | +25 <sup>0</sup> C | Vsw (R <sub>RING</sub> , R <sub>LINE</sub> ) = +/-320V<br>Logic Inputs = Gnd | Isw | - | .05 | 1 | μΑ | | +85 <sup>0</sup> C | Vsw (R <sub>RING</sub> , R <sub>LINE</sub> ) = +/-330V<br>Logic Inputs = Gnd | Isw | - | 0.1 | 1 | μΑ | | -40°C | Vsw (R <sub>RING</sub> , R <sub>LINE</sub> ) = +/-310V<br>Logic Inputs = Gnd | Isw | - | .05 | 1 | μА | Table 4. Loop Access Switches, SW5 and SW6 | PARAMETERS | CONDITIONS | SYMBOL | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----|-------------------|---------------|----------------| | Off-state Leakage Current: | | | | | | | | +25°C | Vsw (differential) = -320V to +Gnd<br>Vsw (differential) = -60V to +260V | Isw | - | 0.1 | 1 | μΑ | | +85 <sup>0</sup> C | Vsw (differential) = -330V to Gnd<br>Vsw (differential) = -60V to +270V | Isw | - | 0.3 | 1 | μΑ | | -40 <sup>o</sup> C | Vsw (differential) = -310V to +Gnd<br>Vsw (differential) = -60V to +250V | Isw | - | 0.1 | 1 | μΑ | | RDS <sub>ON</sub> : | | | | | | | | +25 <sup>0</sup> C<br>+85 <sup>0</sup> C<br>-40 <sup>0</sup> C | Isw (on) = +/-5mA, +/-10mA<br>Isw (on) = +/-5mA, +/-10mA<br>Isw (on) = +/-5mA, +/-10mA | Δ V<br>Δ V<br>Δ V | | 35<br>50<br>26 | -<br>70<br>- | Ω<br>Ω<br>Ω | | DC Current Limit: | | | | | | | | +25°C<br>+85°C<br>-40°C | Vsw (on) = +/-10V<br>Vsw (on) = +/-10V<br>Vsw (on) = +/-10V | Isw<br>Isw<br>Isw | 80 | 140<br>100<br>210 | -<br>-<br>250 | mA<br>mA<br>mA | | Dynamic Current Llmit<br>(t=<0.5μs) | Break switches in ON state; ringing access switches OFF; apply +/-1000V at 10/1000µs pulse; appropriate secondary protection in place. | Isw | - | 2.5 | - | А | | Logic Input to Switch Outp | ut Isolation: | | | | | | | +25 <sup>0</sup> C | Vsw (T <sub>TESTout</sub> , T <sub>LINE</sub> , R <sub>TESTout</sub> , R <sub>LINE</sub> ) = +/-320V<br>Logic Inputs = Gnd | Isw | - | 0.1 | 1 | μΑ | | +85°C | Vsw (T <sub>TESTout</sub> , T <sub>LINE</sub> , R <sub>TESTout</sub> , R <sub>LINE</sub> ) = +/-330V<br>Logic Inputs = Gnd | Isw | - | 0.3 | 1 | μΑ | | -40°C | Vsw (T <sub>TESTout</sub> , T <sub>LINE</sub> , R <sub>TESTout</sub> , R <sub>LINE</sub> ) = +/-310V<br>Logic Inputs = Gnd | Isw | - | 0.1 | 1 | μΑ | ## **Table 5. Ringing Test Return Switch SW7** | PARAMETERS | CONDITIONS | SYMBOL | MIN | TYP | MAX | UNITS | |----------------------------|--------------------------------------------------------------------------------|--------|-----|-----|-----|-------| | Off-state Leakage Current: | | | | | | | | +25 <sup>0</sup> C | Vsw (differential)= -320V to Gnd<br>Vsw (differential)= -60V to +260V | Isw | - | 0.1 | 1 | μА | | +85 <sup>0</sup> C | Vsw (differential)= -330V to Gnd<br>Vsw (differential)= -60V to +270V | Isw | - | 0.3 | 1 | μΑ | | -40 <sup>o</sup> C | Vsw (differential)= -310 to Gnd<br>Vsw (differential)= -60V to +250V | Isw | - | 0.1 | 1 | μΑ | | RDS <sub>ON</sub> | | | | | | | | +25°C | Isw (on) = +/-0mA, +/-10mA | ΔV | - | 60 | - | Ω | | +85°C | Isw (on) = +/-0mA, +/-10mA | ΔV | - | 85 | 100 | Ω | | -40°C | Isw (on) = +/-0mA, +/-10mA | ΔV | - | 45 | - | Ω | | DC Current Limit | | | | | | | | +25 <sup>0</sup> C | Vsw (on) = +/- 10V | Isw | - | 120 | - | mA | | +85 <sup>0</sup> C | Vsw (on) = +/- 10V | Isw | - | 80 | - | mA | | -40 <sup>0</sup> C | Vsw (on) = +/- 10V | Isw | - | 210 | - | mA | | Logic Input to Switch Outp | ut Isolation: | | | | | | | +25 <sup>0</sup> C | Vsw (T <sub>RING</sub> , T <sub>TESTin</sub> ) = +/-320V<br>Logic Inputs = Gnd | Isw | - | 0.1 | 1 | μА | | +85 <sup>0</sup> C | Vsw (T <sub>RING</sub> , T <sub>TESTIn</sub> ) = +/-330V<br>Logic Inputs = Gnd | Isw | - | 0.3 | 1 | μΑ | | -40°C | Vsw (T <sub>RING</sub> , T <sub>TESTIN</sub> ) = +/-310V<br>Logic Inputs = Gnd | Isw | - | 0.1 | 1 | μΑ | **Table 6. Ringing Test Switch SW8** | PARAMETERS | CONDITIONS | SYMBOL | MIN | TYP | MAX | UNITS | |-----------------------------|--------------------------------------------------------------------------------|--------|-----|------|-----|-------| | Off-state Leakage Current: | | | | | | | | +25 <sup>0</sup> C | Vsw (differential)= -60V to +175V<br>Vsw (differential)= +60V to -175V | Isw | - | .05 | 1 | μΑ | | +85°C | Vsw (differential)= -60V to +175V<br>Vsw (differential)= +60V to -175V | Isw | - | 0.1 | 1 | μΑ | | -40°C | Vsw (differential)= -60V to +175V<br>Vsw (differential)= +60V to -175V | Isw | - | .05 | 1 | μΑ | | ON-resistance | Isw (on) = +/-70 mA, +/-80mA | ΔV | - | 6 | 20 | Ω | | ON- voltage | Isw (on) = +/-1mA | - | - | 0.75 | 1.5 | V | | Release Current | - | - | - | 450 | - | μΑ | | Logic Input to Switch Outpu | it Isolation: | | | | | | | +25 <sup>0</sup> C | Vsw (R <sub>RING</sub> , R <sub>TESTin</sub> ) = +/-320V<br>Logic Inputs = Gnd | Isw | - | .05 | 1 | μΑ | | +85 <sup>0</sup> C | Vsw (R <sub>RING</sub> , R <sub>TESTin</sub> ) = +/-330V<br>Logic Inputs = Gnd | Isw | - | 0.1 | 1 | μА | | -40°C | Vsw (R <sub>RING</sub> , R <sub>TESTin</sub> ) = +/-310V<br>Logic Inputs = Gnd | Isw | - | .05 | 1 | μА | <sup>\*</sup> Choice of secondary protector and series current-limit resistor should ensure these ratings are not exceeded. Table 7. Test in Switches, SW9 and SW10 | PARAMETERS | CONDITIONS | SYMBOL | MIN | TYP | MAX | UNITS | |----------------------------|----------------------------------------------------------------------------------|--------|-----|-----|-----|-------| | Off-state Leakage Current: | | | | | | | | +25°C | Vsw (differential)= -320V to Gnd<br>Vsw (differential)= -60V to +260V | Isw | - | 0.1 | 1 | μΑ | | +85°C | Vsw (differential)= -330V to Gnd<br>Vsw (differential)= -60V to +270V | Isw | - | 0.3 | 1 | μА | | -40°C | Vsw (differential)= -310V to Gnd<br>Vsw (differential)= -60V to +250V | Isw | - | 0.1 | 1 | μΑ | | RDS <sub>ON</sub> : | | | | | | | | +25°C | Isw(on) = +/-5 mA, +/-10mA | ΔV | - | 35 | - | Ω | | +85 <sup>0</sup> C | Isw(on) = +/-5 mA, +/-10mA | ΔV | - | 50 | 70 | Ω | | -40°C | Isw(on) = +/-5 mA, +/-10mA | ΔV | - | 26 | - | Ω | | DC Current Limit: | | | | | | | | +25°C | Vsw (0n) = +/-10V | Isw | - | 160 | - | mA | | +850C | Vsw (0n) = +/-10V | Isw | 80 | 110 | - | mA | | -40°C | Vsw (0n) = +/-10V | Isw | - | 210 | 250 | mA | | Logic Input to Switch Outp | ut Isolation: | | | | | | | +25 <sup>0</sup> C | Vsw (T <sub>TESTin</sub> , R <sub>TESTin</sub> ) = +/-320V<br>Logic Inputs = Gnd | Isw | - | 0.1 | 1 | μΑ | | +85°C | Vsw (T <sub>TESTin</sub> , R <sub>TESTin</sub> ) = +/-330V<br>Logic Inputs = Gnd | Isw | - | 0.3 | 1 | μΑ | | -40°C | Vsw (T <sub>TESTin</sub> , R <sub>TESTin</sub> ) = +/-310V<br>Logic Inputs = Gnd | Isw | - | 0.1 | 1 | μΑ | **Table 8. Additional Electrical Characteristics** | PARAMETERS | CONDITIONS | SYMBOL | MIN | TYP | MAX | UNITS | |------------------------------------------------|---------------------------------------------------------------------------|------------------------------------|-----|-----|-----|-------| | Digital Input Characteristics | | | | | | | | Input Low Voltage | - | - | - | - | 1.5 | V | | Input High Voltage | - | - | 3.5 | - | - | V | | Input Leakage Current (High) | V <sub>DD</sub> = 5.5V, V <sub>BAT</sub> = -75V,<br>V <sub>log</sub> = 5V | l <sub>log</sub> | - | 0.1 | 1 | μА | | Input Leakage Current (Low) | V <sub>DD</sub> = 5.5V, V <sub>BAT</sub> = -75V,<br>V <sub>log</sub> = 0V | l <sub>log</sub> | - | 0.1 | 1 | μΑ | | Power Requirements | | | | | | | | Power Dissipation | $V_{DD} = 5V, V_{BAT} = -48V,$ | | | | | | | | Idle/Talk State or All Off State | I <sub>DD</sub> , I <sub>BAT</sub> | - | 5.0 | 7.5 | mW | | | Ringing State or Test State | I <sub>DD</sub> | - | 6.0 | 10 | mW | | V <sub>DD</sub> Current | $V_{DD} = 5V$ , | | | | | | | | Idle/Talk State or All Off State | I <sub>DD</sub> | - | 1.0 | 1.5 | mA | | | Ringing State or Test State | I <sub>DD</sub> | - | 1.2 | 1.9 | mA | | V <sub>BAT</sub> Current | V <sub>BAT</sub> = -48V, | | | | | | | | Idle/Talk State or All Off State | I <sub>BAT</sub> | - | 4 | 10 | μΑ | | | Ringing State or Test State | I <sub>BAT</sub> | - | 4 | 10 | μΑ | | Temperature Shutdown Requirements <sup>1</sup> | | | | | | | | Shutdown Activation Temperature | - | - | 110 | 125 | 150 | oC | | Shutdown Circuit Hysteresis | - | - | 10 | - | 25 | оС | $<sup>^{\</sup>rm 1}$ Temperature shutdown flag (TSD) will be high during normal operation and low during temperature shutdown state. Table 9. Make-Before-Break Operation (Ringing to Idle/Talk Transition) | Ring | Testin | Testout | TSD | State | Timing | Break<br>Switches<br>1 & 2 | Ring<br>Return<br>Switch<br>3 | Ring<br>Access<br>Switch<br>4 | All Other<br>Test<br>Switches | |------|--------|---------|-------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------------|-------------------------------|-------------------------------| | 5V | 0V | 0V | Float | Ringing | - | Open | Closed | Closed | Open | | OV | 0V | OV | Float | Make-before-break | SW4 waiting for next zero current crossing to turn off. Maximum time is half of ringing. In this transition state, current that is limited to the dc break switch current limit value will be sourced from the ring node of the SLIC | Closed | Open | Closed | Open | | 0V | 0V | 0V | Float | Idle / Talk | Zero cross current has occurred | Closed | Open | Open | Open | Table 10. Break-Before-Make Operation (Ringing to Idle/Talk Transition) | Ring | Testin | Testout | TSD | State | Timing | Break<br>Switches<br>1 & 2 | Ring<br>Return<br>Switch<br>3 | Ring<br>Access<br>Switch<br>4 | All Other<br>Access<br>Switches | |------|--------|---------|-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------------|-------------------------------|---------------------------------| | 5V | 0V | 0V | Float | Ringing | - | Open | Closed | Closed | Open | | 5V | 0V | 5V | Float | All Off | Hold this state for = 25ms. SW4 waiting for zero current to turn off.</td <td>Open</td> <td>Open</td> <td>Closed</td> <td>Open</td> | Open | Open | Closed | Open | | 5V | 0V | 5V | Float | All Off | Zero current has occurred.<br>SW4 has opened. | Open | Open | Open | Open | | 0V | 0V | 0V | Float | ldle/Talk | Release Break Switches | Closed | Open | Open | Open | ## Alternate "Break-Before-Make" Operation Note that the break-before-make operation can also be achieved using TSD as an input. In lines 2 & 3 of Table 10, instead of using the logic input pins to force the "all off" state, force TSD to ground. This will override the logic inputs and also force the all off state. Hold this state for 25 ms. During this 25 ms all off state, toggle the inputs from the 10 (ringing state) to 00 (idle/talk state). After 25 ms, release TSD to return switch control to the input pins which will set the idle talk state. When using the CPC7583 in this mode, forcing TSD to ground will override the INPUT pins and force an all off state. Setting TSD to +5V will allow switch control via the logic INPUT pins. However, setting TSD to +5V will also disable the thermal shutdown mechanism. This is not recommended. Therefore, to allow switch control via the logic INPUT pins, allow TSD to float. Thus when using TSD as an input, the two recommended states are 0 (overrides logic input pins and forces all off state) and float (allows switch control via logic input pins and thermal shutdown mechanism is active). This may require use of an open collector buffer. **Table 11. Electrical Specifications, Protection Circuitry** | PARAMETER | CONDITIONS | SYMBOL | MIN | TYP | MAX | UNITS | |------------------------------------------------------|--------------------------------------------------|--------------------|----------------------|-----|----------------------|-------| | Parameters Related to Diodes (in Diode Bridge) | | | | | | | | Voltage Drop @ Continuous<br>Current (50/60 Hz) | Apply +/-dc current limit of break switches | Forward<br>Voltage | - | 2.8 | 3.5 | V | | Voltage Drop @ Surge<br>Current | Apply +/-dynamic current limit of break swithces | Forward<br>Voltage | - | 5 | - | V | | Parameters Related to<br>Protection SCR <sup>1</sup> | | | | | | | | Surge Current | - | - | - | - | * | А | | Trigger Current (25°C) | - | I <sub>TRIG</sub> | - | 60 | - | mA | | Hold Current (25°C) | - | I <sub>HOLD</sub> | - | 110 | - | mA | | Trigger Current (85°C) | - | I <sub>TRIG</sub> | - | 35 | - | mA | | Hold Current (85°C) | - | I <sub>HOLD</sub> | 60 | 70 | - | mA | | Gate Trigger Voltage | Trigger Current | - | V <sub>BAT</sub> - 4 | - | V <sub>BAT</sub> - 2 | V | | Reverse Leakage Current | V <sub>BAT</sub> | - | - | - | 1.0 | μΑ | | ON State Voltage <sup>1</sup> | 0.5A t = 0.5 ms | V <sub>on</sub> | - | -3 | - | V | | | 2.0A t = 0.5 ms | - | - | -5 | - | V | <sup>&</sup>lt;sup>1</sup> Only for the CPC7583BA and CPC7583BC. <sup>\*</sup> Passes GR1089 and ITU-T K.20 with appropriate secondary protection in place. Table 12. Truth Table for the CPC7583BA and CPC7583BB | INring | INtestin | INtestout | TSD | TESTin<br>Switches | Break<br>Switches | RingTest<br>Switches | Ring<br>Switches | TESTout<br>Switches | |---------------|---------------|---------------|-----------------|--------------------|-------------------|----------------------|------------------|---------------------| | 0V | 0V | 0V | 5V/Float1 | Off | On | Off | Off | Off <sup>3</sup> | | 0V | 0V | 5V | 5V/Float1 | Off | Off | Off | Off | On⁴ | | 0V | 5V | 0V | 5V/Float1 | On | Off | Off | Off | Off <sup>5</sup> | | 5V | 0V | 0V | 5V/Float1 | Off | Off | Off | On | Off <sup>6</sup> | | 5V | 5V | 0V | 5V/Float1 | Off | Off | On | Off | Off <sup>7</sup> | | 0V | 5V | 5V | 5V/Float1 | On | Off | Off | Off | On <sup>8</sup> | | 5V | 0V | 5V | 5V/Float1 | Off | Off | Off | Off | Off <sub>9</sub> | | 5V | 5V | 5V | 5V/Float1 | Off | Off | Off | Off | Off <sup>9</sup> | | Don't<br>Care | Don't<br>Care | Don't<br>Care | OV <sup>2</sup> | Off | Off | Off | Off | Off <sup>9</sup> | <sup>&</sup>lt;sup>1</sup> If TSD = 5V, the thermal shutdown mechanism is disabled. A parallel in/parallel out data latch is integrated into the CPC7583. Operation of the data latch is controlled by the logic level input pin LATCH. The data input to the latch is the INPUT pin of the CPC7583 and the output of the data latch is an internal node used for state control. When the LATCH control pin is at logic 0, the data latch is transparent and data control signals flow directly from INPUT, through the data latch to state control. Any changes in INPUT will be reflected in the state of the switches. When the LATCH control pin is at logic 1, the data latch is active; the CPC7583 will no longer react to changes at the INPUT control pin. The state of the switches is now latched; that is, the state of the switches will remain as they were when the LATCH input transitioned from logic 0 to logic 1. The switches will not respond to changes in INPUT as long as LATCH is held high. Note that the Tsd input is not tied to the data latch. Tsd is not affected by the LATCH input. Tsd input will override state control via INPUT and LATCH. If TSD if floating, the thermal shutdown mechanism is active. Forcing TSD to ground overrides the logic input pins and forces an all off state. <sup>3</sup> Idle/Talk State. <sup>4</sup> TESTout state. <sup>5</sup> TESTin state. <sup>6</sup> Power Ringing State <sup>7</sup> Ringing generator test state. <sup>8</sup> Simultaneous TESTout and TESTin state. <sup>9</sup> All OFF State Table 13. Truth Table for the CPC7583BC and CPC7583BD | INring | INtestin | INtestout | TSD | TESTin<br>Switches | Break<br>Switches | RingTest<br>Switches | Ring<br>Switches | TESTout<br>Switches | |--------|----------|-----------|-----------------|--------------------|-------------------|----------------------|------------------|---------------------| | 0V | 0V | 0V | 5V/Float1 | Off | On | Off | Off | Off <sup>3</sup> | | 0V | 0V | 5V | 5V/Float1 | Off | Off | Off | Off | On <sup>4</sup> | | 0V | 5V | 0V | 5V/Float1 | On | Off | Off | Off | Off <sup>5</sup> | | 5V | 0V | 0V | 5V/Float1 | Off | Off | Off | On | Off <sup>6</sup> | | 5V | 5V | 0V | 5V/Float1 | Off | Off | On | Off | Off <sup>7</sup> | | 0V | 5V | 5V | 5V/Float1 | On | Off | Off | Off | On <sup>8</sup> | | 5V | 0V | 5V | 5V/Float1 | Off | Off | Off | Off | Off <sup>9</sup> | | 5V | 5V | 5V | 5V/Float1 | Off | Off | On | Off | On¹0 | | Don't | Don't | Don't | 0V <sup>2</sup> | Off | Off | Off | Off | Off9 | | Care | Care | Care | | | | | | | <sup>&</sup>lt;sup>1</sup> If TSD = 5V, the thermal shutdown mechanism is disabled. A parallel in/parallel out data latch is integrated into the CPC7583. Operation of the data latch is controlled by the logic level input pin LATCH. The data input to the latch is the INPUT pin of the CPC7583 and the output of the data latch is an internal node used for state control. When the LATCH control pin is at logic 0, the data latch is transparent and data control signals flow directly from INPUT, through the data latch to state control. Any changes in INPUT will be reflected in the state of the switches. When the LATCH control pin is at logic 1, the data latch is active; the CPC7583 will no longer react to changes at the INPUT control pin. The state of the switches is now latched; that is, the state of the switches will remain as they were when the LATCH input transitioned from logic 0 to logic 1. The switches will not respond to changes in INPUT as long as LATCH is held high. Note that the Tsd input is not tied to the data latch. Tsd is not affected by the LATCH input. Tsd input will override state control via INPUT and LATCH. If TSD if floating, the thermal shutdown mechanism is active. Forcing TSD to ground overrides the logic input pins and forces an all off state. Idle/Talk State. TESTout state. TESTin state. Power Ringing State. Ringing generator test state. Simultaneous TESTout and TESTin state. All OFF State <sup>&</sup>lt;sup>10</sup> Simultaneous TESTout - Ring Test state. ## **Package Pinout** ## **CPC7583** <sup>\*</sup> Only the CPC7583BA and CPC7583BC contain the protection SCR | SOG | Symbol | Description | |-----|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | F <sub>GND</sub> | Fault ground. | | 2 | NC | No Connection. | | 3 | NC | No Connection. | | 4 | NC | No Connection. | | 5 | T <sub>TESTin</sub> | Test (in) access on TIP. | | 6 | T <sub>BAT</sub> | Connect to TIP on SLIC side. | | 7 | T <sub>LINE</sub> | Connect to TIP on line side. | | 8 | T <sub>RING</sub> | Connect to return ground for ringing generator. | | 9 | NC | No connection. | | 10 | T <sub>TESTout</sub> | Test (out) access on TIP. | | 11 | NC | No connection. | | 12 | V <sub>DD</sub> | 5V supply | | 13 | T <sub>SD</sub> | Temperature shutdown pin. Can be used as a logic level input or an output. See Tables 9, 10, 12 and 13 for more details. As an output, will read 5V when the device is in its operational mod and 0V in the thermal shutdown mode. To disable the thermal shutdown mode mechanism, tie this pin to 5V (not recommended). | | 14 | D <sub>GND</sub> | Digital ground | | 15 | IN <sub>TESTout</sub> | Logic level switch input control. | | 16 | IN <sub>RING</sub> | Logic level switch input control. | | 17 | IN <sub>TESTin</sub> | Logic level switch input control. | | 18 | LATCH | Data input control, active-high, transparent low. | | 19 | R <sub>TESTout</sub> | Test (out) access on RING. | | 20 | R <sub>RING</sub> | Connect to ringing generator. | | 21 | NC | No connection. | | 22 | R <sub>LINE</sub> | Connect to RING on line side. | | 23 | R <sub>BAT</sub> | Connect to RING on SLIC side. | | 24 | R <sub>TESTin</sub> | Test (in) access on RING. | | 25 | NC | No connection. | | 26 | NC | No connection. | | 27 | NC | No connection | | 28 | V <sub>BAT</sub> | Battery voltage. Used as a reference for protection circuit. | ## **Functional Description** #### Introduction The CPC7583 has eight distinct states. Please consult the truth tables in table 12 and 13 for version differences. - Idle/talk state (line break switches SW1, and SW2 closed). All other switches open. - Ringing state, (ringing switches SW3, SW4 closed). All other switches open. - Loop access (loop access switches SW5, SW6 closed). All other switches open. - Ring generator test state (SW7, SW8 closed). All other switches open. - SLIC test state Testin switches closed (SW9, SW10). - Simultaneous Loop and SLIC access state. (SW9, SW10, SW5 and SW6 closed). All other switches open. - Simultaneous test out and ring test (SW5, SW6, SW7, SW8 closed). All other switches open on the "BC" abd "BD" version. - All Off state (all switches open). The CPC7583 offers break-before-make and make-before-break switching with simple logic level input control. Solid state switch construction means no impulse noise is generated when switching during ring cadence or ring trip, thus eliminating the need for external "zero cross" switching circuitry. State control is via logic level input so no additional driver circuitry is required. The line break switches SW1 and SW2 are linear switches that have exceptionally low RDS<sub>ON</sub> and excellent matching characteristics. The ringing access switch SW4 has a breakdown voltage rating of >480V which is sufficiently high, with proper protection, to prevent breakdown in the presence of a transient fault condition. (i.e., passing the transient on to the ring generator) Integrated into the CPC7583 is a diode bridge clamping circuit, current limiting and thermal shutdown mechanism to provide protection to the SLIC device during a fault condition. Positive and negative surges are reduced by the current limiting circuitry and steered to ground via diodes. Power cross transients are also reduced by the current limiting and thermal shutdown circuits. To protect the CPC7583 from an overvoltage fault condition, use of a secondary protector is required. The secondary protector must limit the voltage seen at the tip and ring terminals to a level below the max breakdown voltage of the switches. To minimize the stress on the solid- state contacts, use of a foldback or crowbar type secondary protector is recommended. With proper selection of the secondary protector, a line card using the CPC7583 will meet all relevant ITU, LSSGR, FCC or UL protection requirements. The CPC7583 operates from a +5V supply only. This gives the device extremely low idle and active power dissipation and allows use with virtually any range of battery voltage. A battery voltage is also used by the CP7583 as a reference for the integrated protection circuit. In the event of a loss of battery voltage, the CPC7583 will enter an "all off" state. #### **Switch Timing** The CPC7583 provides, when switching from the ringing state to the idle/talk state, the ability to control the timing when the ringing access switches SW3 and SW4 are released relative to the state of the line break switches SW1 and SW2 using simple logic level input. This is referred to as a "make before break" or "break before make" operation. When the line break switch contacts (SW1, SW2) are closed (or made) before the ringing access switch contact (SW3, SW4) is opened (or broken), this is referred to a 'make-before-break' operation. Break-before-make operation occurs when the ringing access contact (SW3, SW4) is opened (broken) before the line break switch contacts (SW1, SW2) are closed (made). With the CPC7583 the "make before break" and "break before make" operations can easily be selected by applying logic level inputs to IN<sub>TESTout</sub>, IN<sub>RING</sub> and IN<sub>TESTin</sub> of the device. The logic sequences for either mode of operation are given in Tables 9 and 10. Logic states and explanations are given in Tables 12 and 13. Break-before make operation can also be achieved using pin 13 (TSD) as an input. In table 10 lines 2 and 3 it is possible to induce the switches to "all off" by grounding pin 13 (TSD) instead of apply logic input to the pins. This has the effect of overriding the logic inputs and forcing the device to the "all off" state. Hold this input state for 25ms. During this hold period, toggle the inputs from the ringing state to the idle/talk state. After the 25ms release pin 13 (TSD) to return the switch control to the input IN<sub>TESTout</sub>, IN<sub>RING</sub>, IN<sub>TESTin</sub> and reset the device to the idle/talk state. Setting pin 13 (TSD) to +5V will allow switch control using the logic inputs. This setting, however, will also disable the thermal shutdown circuit and is therefore not recommended. When using logic controls via the input pins (IN $_{\text{TESTout}}$ , IN $_{\text{RING}}$ and IN $_{\text{TESTin}}$ ), pin 13 (TSD) should be allowed to float. As a result the two recommended states when using pin 13 (TSD) as a control are 0 which forces the device to the "all off state" or float which allow logic inputs to remain active. This may require use of an open collector buffer. ## **Ring Access Switch Zero Cross Current Turn Off** After the application of a logic input to turn SW4 off, the ring access switch is designed to delay the change in state until the next zero crossing. Once on, the switch requires a zero current cross to turn off and therefore should not be used to switch a pure DC signal. The switch will remain in the on state no matter what logic input until the next zero crossing. These switching characteristics will reduce and possibly eliminate overall system impulse noise normally associated with ringing access switches. The attributes of ringing access switch may make it possible to eliminate the need for a zero cross switching scheme. A minimum impedance of $300\Omega$ in series with the ring generator is recommended. ## **Power Supplies** Both a +5V supply and battery voltage are connected to the CPC7583. CPC7583 switch state control is powered exclusively by the +5V supply. As a result, the CPC7583 exhibits extremely low power dissipation during both active and idle states. ## **Battery Voltage Monitor** The CPC7583 also uses the voltage reference to monitor battery voltage. If battery voltage is lost, the CPC7583 will immediately enter the "all off" state and remain in this state until the battery voltage is restored. The device will also enter the "all off" state if the battery voltage rises above – 10V and will remain there until the battery voltage drops below –15V. This battery monitor feature draws a small current from the battery (<1 $\mu$ A) and will add slightly to the device's overall power dissipation. #### **Protection** #### **Diode Bridge/SCR** The CPC7583 uses a combination of current limited break switches, a diode bridge/SCR clamping circuit and a thermal shutdown mechanism to protect the SLIC device or other associated circuitry from damage during line transient events such as lightning. During a positive transient condition, the fault current is conducted through the diode bridge and to ground. During a negative transient of two or four volts more negative than the battery, the SCR conducts and faults are shunted to ground via the SCR and diode bridge. Also, in order for the SCR to crowbar or foldback, the on voltage (see Table 11) of the SCR must be less negative than the battery reference voltage. If the battery voltage is less negative the SCR on voltage, the SCR will not crowbar, however it will conduct fault currents to ground. For power induction or power cross fault conditions, the positive cycle of the transient is clamped to the diode drop above ground and the fault current directed to ground. The negative cycle of the transient will cause the SCR to conduct when the voltage exceeds the battery reference voltage by two to four volts, steering the current to ground. ## **Current Limiting function** If a lightning strike transient occurs when the device in the talk/idle state, the current is passed along the line to the integrated protection circuitry and limited by the dynamic current limit response of break switches SW1 and SW2. When a 1000V 10x1000 pulse (LSSGR lightning) is applied to the line though a properly clamped external protector, the current seen at pins 6 ( $T_{\text{BAT}}$ ) and pin 23 ( $R_{\text{BAT}}$ ) will be a pulse with a typical magnitude and duration of 2.5A and < 0.5ms. If a power cross fault occurs with device in the talk/idle state, the current is passed though the break switches SW1 and SW2 on to the integrated protection circuit and is limited by the dynamic DC current limit response of the two break switches. The DC current limit, specified over temperature, is between 80mA and 400mA and the circuitry has a negative temperature coefficient. As a result, if the device is subjected to extended heating due to power cross fault, the measured current at pin 6 ( $T_{BAT}$ ) and pin 23 ( $T_{BAT}$ ) will decrease as the device temperature increases. If the device temperature rises sufficiently, the temperature shutdown mechanism will activate and the device will default to the "all off" state. #### Temperature Shutdown The thermal shutdown mechanism will activate when the device temperature reaches a minimum of 110 $\Upsilon$ C placing the device in the "all off" state regardless of logic input. During this thermal shutdown mode, pin 13 (TSD) will read 0V. Normal output of TSD is +V . If presented with a short duration transient such as a lightning event, the thermal shutdown feature will not typically activate. But in an extended power cross transient, the device temperature will rise and the thermal shutdown will activate forcing the switches to an "all off" state. At this point the current measured at pin 6 ( $T_{BAT}$ ) and pin 23 ( $R_{BAT}$ ) will drop to zero. Once the device enters thermal shutdown it will remain in the "all off" state until the temperature of the device drops below the activation level of the thermal shutdown circuit. This will return the device to the state prior to thermal shutdown. If the transient has not passed, current will flow at the value allowed by the dynamic DC current limiting of the switches and heating will begin again, reactivating the thermal shutdown mechanism. This cycle of entering and exiting the thermal shutdown mode will continue as long as the fault condition persists. If the magnitude of the fault condition is great enough, the external secondary protector could activate and shunt all current to ground. The thermal shutdown mechanism of the CPC7583 can be disable by applying +V<sub>DD</sub> to pin 13 (TSD) ## **External Protection Elements** The CPC7583 requires only one overvoltage secondary protector on the loop side of the device. The integrated protection feature described above negates the need for protection on the line side. The purpose of the secondary protector is to limit voltage transients to levels that do not exceed the breakdown voltage or input-output isolation barrier of the CPC7583. A foldback or crowbar type protector is recommended to minimize stresses on the device. Consult Clare's app note, AN-100, "Designing Surge and Power Fault Protection Circuits for Solid State Subscriber Line Interfaces" for equations related to the specifications of external secondary protectors, fused resistors, and PTCs. #### **Data Latch** The CPC7583 has an integrated data latch. The latch operation is controlled by logic level input pin 18 (LATCH). The data input of the latch is pin 15 (IN<sub>TESTOUT</sub>), pin 16 (IN<sub>RING</sub>) and pin 17 (IN<sub>TESTin</sub>) of the device while the output of the data latch is an internal node used for state control. When LATCH control pin is at logic 0, the data latch is transparent and data control signals flow directly through to state control. A change in input will be reflected in a change is switch state. When LATCH control pin is at logic 1, the data latch is now active and a change in input control will not affect switch state. The switches will remain in the position they were in when the LATCH changed from logic 0 to logic 1 and will not respond to changes in input as long as the latch is at logic 1. In addition, TSD input is not tied to the data latch. Therefore, TSD is not affected by the LATCH input and TSD input will override state control via pin 15 (INTESTOUT), pin 16 (INRING) and pin 17 (INTESTIN) and the LATCH. ## **Mechanical Dimensions** ## 28 Pin SOIC Notes: #### **CLARE LOCATIONS** Clare Headquarters 78 Cherry Hill Drive Beverly, MA 01915 Tel: 1-978-524-6700 Fax: 1-978-524-4900 Toll Free: 1-800-27-CLARE Clare Micronix Division 145 Columbia Aliso Viejo, CA 92656-1490 Tel: 1-949-831-4622 Fax: 1-949-831-4628 Clare Switch Division 4315 N. Earth city Expressway Earth City, MO 63045 Tel: 1-314-770-1832 Fax: 1-314-770-1812 #### **SALES OFFICES** 78 Cherry Hill Drive #### **AMERICAS** ## **Americas Headquarters** Clare Beverly, MA 01915 Tel: 1-978-524-6700 Fax: 1-978-524-4900 Toll Free: 1-800-27-CLARE ## **Eastern Region** Clare P.O. Box 856 Mahwah, NJ 07430 Tel: 1-201-236-0101 Fax: 1-201-236-8685 Toll Free: 1-800-27-CLARE #### **Central Region** Clare Canada Ltd. 3425 Harvester Road, Suite 202 Burlington, Ontario L7N 3N1 Tel: 1-905-333-9066 Fax: 1-905-333-1824 #### Western Region Clare 1852 West 11th Street, #348 Tracy, CA 95376 Tel: 1-209-832-4367 Fax: 1-209-832-4732 Toll Free: 1-800-27-CLARE #### Canada Clare Canada Ltd. 3425 Harvester Road, Suite 202 Burlington, Ontario L7N 3N1 Tel: 1-905-333-9066 Fax: 1-905-333-1824 #### **EUROPE** #### **European Headquarters** CP Clare nv Bampslaan 17 B-3500 Hasselt (Belgium) Tel: 32-11-300868 Fax: 32-11-300890 #### **France** Clare France Sales Lead Rep 99 route de Versailles 91160 Champlan France Tel: 33 1 69 79 93 50 Fax: 33 1 69 79 93 59 #### Germany Clare Germany Sales ActiveComp Electronic GmbH Mitterstrasse 12 85077 Manching Germany Tel: 49 8459 3214 10 Fax: 49 8459 3214 29 #### Italy C.L.A.R.E.s.a.s. Via C. Colombo 10/A I-20066 Melzo (Milano) Tel: 39-02-95737160 Fax: 39-02-95738829 #### Sweden Clare Sales Comptronic AB Box 167 S-16329 Spånga Tel: 46-862-10370 Fax: 46-862-10371 #### **United Kingdom** Clare UK Sales Marco Polo House Cook Way Bindon Road Taunton UK-Somerset TA2 6BG Tel: 44-1-823 352541 Fax: 44-1-823 352797 #### **ASIA PACIFIC** #### **Asian Headquarters** Clare Room N1016, Chia-Hsin, Bldg II, 10F, No. 96, Sec. 2 Chung Shan North Road Taipei, Taiwan R.O.C. Tel: 886-2-2523-6368 Fax: 886-2-2523-6369 ## http://www.clare.com Clare cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in this Clare product. No circuit patent licenses nor indemnity are expressed or implied. Clare reserves the right to change the specification and circuitry, without notice at any time. The products described in this document are not intended for use in medical implantation or other direct life support applications where malfunction may result in direct physical harm, injury or death to a person. Specification: DS-CPC7583-RE © Copyright 2001, Clare, Inc. All rights reserved. Printed in USA. 8/1/01