CYPRESS $\xlongequal{\text { PRELIMINARY }}$
CY7C4808V25
CY7C4806V25
CY7C4804V25
2.5V 4K/16K/64K x 80 Unidirectional
Synchronous FIFO w/Bus Matching

## Features

- High-speed, low-power, unidirectional, first-in first-out (FIFO) memories w/bus matching capabilities
- 64K x 80 (CY7C4808V25)
- 16K x 80 (CY7C4806V25)
- 4K x 80 (CY7C4804V25)
- $2.5 \mathrm{~V} \pm 100 \mathrm{mV}$ power supply
- All I/Os are 1.5V HSTL
- Individual clock frequency up to 200 MHz (5 ns read/write cycle times)
- High-speed access with $\mathrm{t}_{\mathrm{A}}=3.3 \mathrm{~ns}$
- Bus matching on both ports: $\times 80, \times 40, \times 20, \times 10$
- Free-running CLKA and CLKB. Clocks may be asynchronous or coincident
- CY standard or First-Word Fall-Through modes
- Serial and parallel programming of Almost Empty/Full flags, each with 3 default values $(8,16,64)$
- Master and Partial reset capability
- Retransmit capability
- Big or Little Endian format on Port B
- 288 FBGA $19 \mathrm{~mm} \times 19 \mathrm{~mm}$ (1.0-mm ball pitch) packaging
- Width and depth expansion capability
- Fabricated using Cypress 0.21-micron CMOS Technology for optimum speed/power


## Preliminary Top Level Block Diagram



For the most recent information, visit the Cypress web site at www.cypress.com

## Pin Configuration for CY7C4804V25 (Top View)

| A | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DDQ }}$ | A16 | A19 | $\mathrm{V}_{\text {DDQ }}$ | A30 | A34 | GND | CLKA | A42 | GND | A48 | A51 | $\mathrm{V}_{\text {DDQ }}$ | A55 | A57 | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DDQ }}$ | A |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | $\mathrm{V}_{\text {DDQ }}$ | A10 | A14 | A17 | $\mathrm{V}_{\text {DDQ }}$ | A29 | A33 | GND | A39 | A41 | GND | A45 | A50 | $\mathrm{V}_{\text {DDQ }}$ | A54 | A56 | A58 | $\mathrm{V}_{\mathrm{DDQ}}$ | B |
| c | A9 | A8 | $\mathrm{V}_{\text {DDQ }}$ | A13 | A18 | A28 | A32 | A36 | A38 | $\mathrm{V}_{\text {DDQ }}$ | A44 | A46 | A49 | A52 | A53 | $\mathrm{V}_{\text {DDQ }}$ | A59 | A60 | C |
| D | A7 | A6 | A11 | $\mathrm{V}_{\text {DDQ }}$ | A20 | GND | A27 | SH | GND | $\overline{\mathrm{FF}} / \mathrm{IR}$ | $\mathrm{V}_{\mathrm{DD}}$ | A43 | GND | A47 | $\mathrm{V}_{\text {DDQ }}$ | A63 | A67 | A69 | D |
| E | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DDQ }}$ | $\overline{\mathrm{MR}}$ | $\overline{\mathrm{PR}}$ | $\mathrm{V}_{\mathrm{DD}}$ | A25 | GND | $\frac{\mathrm{FS} 1 /}{\mathrm{SEN}}$ | GND | GND | $\overline{\mathrm{AF}}$ | GND | GND | $\mathrm{V}_{\mathrm{DD}}$ | TDI | A66 | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | E |
| F | A12 | A15 | $\begin{gathered} \mathrm{SIZE} \\ 1 \mathrm{~A} \end{gathered}$ | GND | $\overline{\text { A21 }}$ | A24 | A31 | A35 | A37 | ENA | $\overline{\text { CSA }}$ | A40 | A61 | $\mathrm{V}_{\mathrm{DD}}$ | GND | A64 | A65 | A68 | F |
| G | A5 | A2 | $\underset{2 B}{\text { SIZE }}$ | $\begin{aligned} & \text { FSO/ } \end{aligned}$ | GND | A23 |  |  |  |  |  |  | A62 | GND | TDO | A70 | A71 | A72 | G |
| H | GND | GND | $\frac{\overline{\mathrm{RT} /}}{\mathrm{SPM}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\underset{1 B}{\text { SIZE }}$ | A4 |  |  |  |  |  |  | A73 | A74 | TCK | A75 | GND | GND | H |
| J | B2 | B3 | $\mathrm{V}_{\text {DDQ }}$ | A1 | GND | A0 |  |  |  |  |  |  | A76 | GND | GND | A77 | A78 | A79 | J |
| K | B6 | B7 | B4 | GND | GND | A3 |  |  |  |  |  |  | B76 | GND | B77 | $\mathrm{V}_{\text {DDQ }}$ | B78 | B79 | K |
| L | GND | GND | B5 | $\frac{\mathrm{BE} /}{\mathrm{FWFT}}$ | A22 | A26 |  |  |  |  |  |  | B73 | B74 | TMS | B75 | GND | GND | L |
| M | B10 | B9 | VREF | B8 | GND | $\underset{2 \mathrm{~A}}{\mathrm{SIZE}}$ |  |  |  |  |  |  | B69 | GND | TRST | B70 | B71 | B72 | M |
| N | B14 | B13 | B12 | GND | B1 | B11 | B31 | B35 | B37 | B40 | B43 | B45 | B65 | NC | GND | B66 | B67 | B68 | $N$ |
| P | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | B15 | NC | NC | B0 | GND | $\begin{aligned} & \overline{\mathrm{EF} / /} \\ & \mathrm{OR} \end{aligned}$ | GND | GND | $\overline{\text { CSB }}$ | GND | NC | $\mathrm{V}_{\mathrm{DD}}$ | $\overline{\mathrm{OE}}$ | B64 | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | P |
| R | B18 | B17 | B16 | $\mathrm{V}_{\text {DDQ }}$ | NC | GND | NC | $\mathrm{V}_{\mathrm{DD}}$ | $\overline{\mathrm{AE}}$ | GND | ZQ | ENB | GND | NC | $\mathrm{V}_{\text {DDQ }}$ | B61 | B62 | B63 | R |
| T | B20 | B19 | $\mathrm{V}_{\text {DDQ }}$ | B24 | B27 | B28 | B32 | B36 | $\mathrm{V}_{\mathrm{DDQ}}$ | B41 | B44 | B46 | B49 | B52 | B53 | $\mathrm{V}_{\text {DDQ }}$ | B59 | B60 | T |
| U | $\mathrm{V}_{\text {DDQ }}$ | B21 | B22 | B25 | $\mathrm{V}_{\mathrm{DDQ}}$ | B29 | B33 | GND | B38 | B42 | GND | B47 | B50 | $\mathrm{V}_{\text {DDQ }}$ | B54 | B56 | B58 | $\mathrm{V}_{\text {DDQ }}$ | U |
| v | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | B23 | B26 | $\mathrm{V}_{\mathrm{DDQ}}$ | B30 | B34 | GND | B39 | CLKB | GND | B48 | B51 | $\mathrm{V}_{\text {DDQ }}$ | B55 | B57 | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | V |
|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 |  |

## Pin Configuration for CY7C4806V25 (Top View)

| A | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DDQ }}$ | A16 | A19 | $\mathrm{V}_{\text {DDQ }}$ | A30 | A34 | GND | CLKA | A42 | GND | A48 | A51 | $\mathrm{V}_{\text {DDQ }}$ | A55 | A57 | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DDQ }}$ | A |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | $\mathrm{V}_{\text {DDQ }}$ | A10 | A14 | A17 | $\mathrm{V}_{\text {DDQ }}$ | A29 | A33 | GND | A39 | A41 | GND | A45 | A50 | $\mathrm{V}_{\text {DDQ }}$ | A54 | A56 | A58 | $\mathrm{V}_{\mathrm{DDQ}}$ | B |
| c | A9 | A8 | $\mathrm{V}_{\text {DDQ }}$ | A13 | A18 | A28 | A32 | A36 | A38 | $\mathrm{V}_{\mathrm{DDQ}}$ | A44 | A46 | A49 | A52 | A53 | $\mathrm{V}_{\text {DDQ }}$ | A59 | A60 | C |
| D | A7 | A6 | A11 | $\mathrm{V}_{\text {DDQ }}$ | A20 | GND | A27 | SH | GND | $\overline{\mathrm{FF}} / \mathrm{IR}$ | $\mathrm{V}_{\mathrm{DD}}$ | A43 | GND | A47 | $\mathrm{V}_{\mathrm{DDQ}}$ | A63 | A67 | A69 | D |
| E | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DDQ }}$ | $\overline{\mathrm{MR}}$ | $\overline{\mathrm{PR}}$ | $\mathrm{V}_{\mathrm{DD}}$ | A25 | GND | $\frac{\mathrm{FS} 1 /}{\mathrm{SEN}}$ | GND | GND | $\overline{\mathrm{AF}}$ | GND | $V_{D D}$ | $\mathrm{V}_{\mathrm{DD}}$ | TDI | A66 | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | E |
| F | A12 | A15 | $\begin{gathered} \mathrm{SIZE} \\ 1 \mathrm{~A} \end{gathered}$ | GND | $\overline{\text { A21 }}$ | A24 | A31 | A35 | A37 | ENA | $\overline{\text { CSA }}$ | A40 | A61 | $\mathrm{V}_{\mathrm{DD}}$ | GND | A64 | A65 | A68 | F |
| G | A5 | A2 | $\underset{2 B}{\text { SIZE }}$ | $\begin{aligned} & \text { FSO/ } \end{aligned}$ | GND | A23 |  |  |  |  |  |  | A62 | GND | TDO | A70 | A71 | A72 | G |
| H | GND | GND | $\frac{\overline{\mathrm{RT} /}}{\mathrm{SPM}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\underset{1 B}{\text { SIZE }}$ | A4 |  |  |  |  |  |  | A73 | A74 | TCK | A75 | GND | GND | H |
| J | B2 | B3 | $\mathrm{V}_{\text {DDQ }}$ | A1 | GND | A0 |  |  |  |  |  |  | A76 | GND | GND | A77 | A78 | A79 | J |
| K | B6 | B7 | B4 | GND | GND | A3 |  |  |  |  |  |  | B76 | GND | B77 | $\mathrm{V}_{\text {DDQ }}$ | B78 | B79 | K |
| L | GND | GND | B5 | $\frac{\mathrm{BE} /}{\mathrm{FWFT}}$ | A22 | A26 |  |  |  |  |  |  | B73 | B74 | TMS | B75 | GND | GND | L |
| M | B10 | B9 | VREF | B8 | GND | $\underset{2 \mathrm{~A}}{\mathrm{SIZE}}$ |  |  |  |  |  |  | B69 | GND | TRST | B70 | B71 | B72 | M |
| N | B14 | B13 | B12 | GND | B1 | B11 | B31 | B35 | B37 | B40 | B43 | B45 | B65 | NC | GND | B66 | B67 | B68 | $N$ |
| P | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | B15 | NC | NC | B0 | GND | $\begin{aligned} & \overline{\mathrm{EF} / /} \\ & \mathrm{OR} \end{aligned}$ | GND | GND | $\overline{\text { CSB }}$ | GND | NC | $\mathrm{V}_{\mathrm{DD}}$ | $\overline{\mathrm{OE}}$ | B64 | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | P |
| R | B18 | B17 | B16 | $\mathrm{V}_{\text {DDQ }}$ | NC | GND | NC | $\mathrm{V}_{\mathrm{DD}}$ | $\overline{\mathrm{AE}}$ | GND | ZQ | ENB | GND | NC | $\mathrm{V}_{\text {DDQ }}$ | B61 | B62 | B63 | R |
| T | B20 | B19 | $\mathrm{V}_{\text {DDQ }}$ | B24 | B27 | B28 | B32 | B36 | $\mathrm{V}_{\mathrm{DDQ}}$ | B41 | B44 | B46 | B49 | B52 | B53 | $\mathrm{V}_{\text {DDQ }}$ | B59 | B60 | T |
| U | $\mathrm{V}_{\mathrm{DDQ}}$ | B21 | B22 | B25 | $\mathrm{V}_{\mathrm{DDQ}}$ | B29 | B33 | GND | B38 | B42 | GND | B47 | B50 | $\mathrm{V}_{\text {DDQ }}$ | B54 | B56 | B58 | $\mathrm{V}_{\mathrm{DDQ}}$ | U |
| v | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | B23 | B26 | $\mathrm{V}_{\text {DDQ }}$ | B30 | B34 | GND | B39 | CLKB | GND | B48 | B51 | $\mathrm{V}_{\text {DDQ }}$ | B55 | B57 | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | V |
|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 |  |

## Pin Configuration for CY7C4808V25 (Top View)

| A | $\mathrm{V}_{\text {DDQ }}$ | $V_{\text {DDQ }}$ | A16 | A19 | $V_{\text {DDQ }}$ | A30 | A34 | GND | CLKA | A42 | GND | A48 | A51 | $\mathrm{V}_{\text {DDQ }}$ | A55 | A57 | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | A |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | $\mathrm{V}_{\text {DDQ }}$ | A10 | A14 | A17 | $\mathrm{V}_{\text {DDQ }}$ | A29 | A33 | GND | A39 | A41 | GND | A45 | A50 | $\mathrm{V}_{\text {DDQ }}$ | A54 | A56 | A58 | $\mathrm{V}_{\text {DDQ }}$ | B |
| C | A9 | A8 | $\mathrm{V}_{\text {DDQ }}$ | A13 | A18 | A28 | A32 | A36 | A38 | $\mathrm{V}_{\text {DDQ }}$ | A44 | A46 | A49 | A52 | A53 | $\mathrm{V}_{\text {DDQ }}$ | A59 | A60 | C |
| D | A7 | A6 | A11 | $\mathrm{V}_{\text {DDQ }}$ | A20 | GND | A27 | SH | GND | $\overline{\mathrm{FF}} / \mathrm{IR}$ | $\mathrm{V}_{\mathrm{DD}}$ | A43 | GND | A47 | $\mathrm{V}_{\mathrm{DDQ}}$ | A63 | A67 | A69 | D |
| E | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | $\overline{\mathrm{MR}}$ | $\overline{\mathrm{PR}}$ | $\mathrm{V}_{\mathrm{DD}}$ | A25 | GND | $\frac{\text { FS1/ }}{\text { SEN }}$ | GND | GND | $\overline{\mathrm{AF}}$ | GND | GND | $\mathrm{V}_{\mathrm{DD}}$ | TDI | A66 | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | E |
| F | A12 | A15 | $\underset{1 \mathrm{~A}}{\text { SIZE }}$ | GND | $\overline{\text { A21 }}$ | A24 | A31 | A35 | A37 | ENA | CSA | A40 | A61 | GND | GND | A64 | A65 | A68 | F |
| G | A5 | A2 | $\begin{gathered} \hline \mathrm{SIZE} \\ 2 \mathrm{~B} \end{gathered}$ | $\begin{aligned} & \hline \text { FSO/ } \\ & \text { SD } \end{aligned}$ | GND | A23 |  |  |  |  |  |  | A62 | GND | TDO | A70 | A71 | A72 | G |
| H | GND | GND | $\overline{\overline{\mathrm{RT} / \mathrm{l}}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\underset{1 B}{\text { SIZE }}$ | A4 |  |  |  |  |  |  | A73 | A74 | TCK | A75 | GND | GND | H |
| J | B2 | B3 | $\mathrm{V}_{\text {DDQ }}$ | A1 | GND | A0 |  |  |  |  |  |  | A76 | GND | GND | A77 | A78 | A79 | J |
| K | B6 | B7 | B4 | GND | GND | A3 |  |  |  |  |  |  | B76 | GND | B77 | $\mathrm{V}_{\text {DDQ }}$ | B78 | B79 | K |
| L | GND | GND | B5 | $\frac{\mathrm{BE} /}{\mathrm{FWFT}}$ | A22 | A26 |  |  |  |  |  |  | B73 | B74 | TMS | B75 | GND | GND | L |
| M | B10 | B9 | VREF | B8 | GND | $\underset{2 A}{\mathrm{SIZE}}$ |  |  |  |  |  |  | B69 | GND | TRST | B70 | B71 | B72 | M |
| N | B14 | B13 | B12 | GND | B1 | B11 | B31 | B35 | B37 | B40 | B43 | B45 | B65 | NC | GND | B66 | B67 | B68 | N |
| P | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | B15 | NC | NC | B0 | GND | $\begin{aligned} & \hline \overline{\mathrm{EF} / /} \\ & \mathrm{OR} \end{aligned}$ | GND | GND | $\overline{\text { CSB }}$ | GND | NC | $\mathrm{V}_{\mathrm{DD}}$ | $\overline{\mathrm{OE}}$ | B64 | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | P |
| R | B18 | B17 | B16 | $\mathrm{V}_{\text {DDQ }}$ | NC | GND | NC | $\mathrm{V}_{\mathrm{DD}}$ | $\overline{\mathrm{AE}}$ | GND | ZQ | ENB | GND | NC | $\mathrm{V}_{\mathrm{DDQ}}$ | B61 | B62 | B63 | R |
| T | B20 | B19 | $\mathrm{V}_{\text {DDQ }}$ | B24 | B27 | B28 | B32 | B36 | $\mathrm{V}_{\text {DDQ }}$ | B41 | B44 | B46 | B49 | B52 | B53 | $\mathrm{V}_{\text {DDQ }}$ | B59 | B60 | T |
| U | $\mathrm{V}_{\text {DDQ }}$ | B21 | B22 | B25 | $\mathrm{V}_{\text {DDQ }}$ | B29 | B33 | GND | B38 | B42 | GND | B47 | B50 | $\mathrm{V}_{\text {DDQ }}$ | B54 | B56 | B58 | $\mathrm{V}_{\text {DDQ }}$ | U |
| v | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{V}_{\text {DDQ }}$ | B23 | B26 | $\mathrm{V}_{\text {DDQ }}$ | B30 | B34 | GND | B39 | CLKB | GND | B48 | B51 | $\mathrm{V}_{\text {DDQ }}$ | B55 | B57 | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DDQ }}$ | V |
|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 |  |

## Functional Description

The CY7C480XV25 family of FIFOs is comprised of high-speed, low-power, CMOS Synchronous (clocked) FIFO memories, meaning both independent ports employ a synchronous interface. All data transfers through a port are gated to the LOW-to-HIGH transition of the clock on either port by the enable signal. The clocks for each port are independent of one another and can be asynchronous or coincident. The enable for each port is arranged to provide a simple unidirectional interface between microprocessors and/or buses with synchronous control.
Two kinds of reset are available on the CY7C480XV25: Master Reset and Partial Reset. Master Reset initializes the read and write pointers to the first location of the memory array, configures the FIFO for Big Endian or Little Endian byte arrangement, selects the CY standard or First-Word Fall-Through (FWFT) mode, and determines the configuration of the programmable flags. The flags can be programmed either in serial mode or in parallel mode. The FIFO also comes with three possible default flag offset settings: 8,16 , or 64 .
Partial Reset also sets the read and write pointers to the first location of the memory. Unlike Master Reset, any settings existing prior to Partial Reset (i.e., programming method and partial flag default offsets) are retained. Partial Reset is useful since it permits flushing of the FIFO memory without changing any configuration settings.
The CY7C480XV25 have two modes of operation: CY Standard Mode or First-Word Fall-Through Mode (FWFT). In the CY Standard Mode, the first word written to an empty FIFO is deposited into the memory array. A read operation is required to access that word (along with all other subsequent words
residing in memory). In the FWFT Mode, the first word written to an empty FIFO appears automatically on the outputs, and no read operation is required. Nevertheless, accessing subsequent words does necessitate formal read request. FWFT mode is primarily used for cascading multiple FIFOs.
The FIFO has an $\overline{E F} / O R$ flag on port $B$ and $\overline{F F} / I R$ flag on Port $A$. The $\overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ functions are selected in the CY Standard Mode. EF indicates whether or not the FIFO memory is empty. $\overline{\text { FF }}$ shows whether or not the memory is full. The IR and OR functions are selected in the First-Word Fall-Through mode. IR indicates whether or not the FIFO has memory locations available. OR shows whether the FIFO has data available for reading or not. It marks the presence of valid data on the outputs.
The FIFO has a programmable Almost Empty flag ( $\overline{\mathrm{AE}}$ ) and a programmable Almost Full flag ( $\overline{\mathrm{AF}}$ ). $\overline{\mathrm{AE}}$ indicates the number of words left in the FIFO memory is at the user-defined amount. $\overline{\mathrm{AF}}$ indicates the number of words written into the FIFO memory has achieved a predetermined amount.
$\overline{\mathrm{FF}} / \mathrm{IR}$ and $\overline{\mathrm{AF}}$ flags are synchronized to port A clock that writes data into its array. $\overline{\mathrm{EF}} / \mathrm{OR}$ and $\overline{\mathrm{AE}}$ flags are synchronized to Port B clock that reads data from its array. Programmable offsets for $\overline{\mathrm{AE}}$ and $\overline{\mathrm{AF}}$ are loaded in parallel via Port A or in serial via the SD input. The Serial Programming Mode pin (SPM) makes this selection. Three default offsets setting are also provided. The $\overline{\mathrm{AE}}$ threshold can be set at 8,16 , or 64 locations from the empty boundary and $\overline{\mathrm{AF}}$ threshold can be set at 8,16 , or 64 locations from the full boundary. All these choices are made using the FS0 and FS1 inputs during Master Reset.
The CY7C480XV25 FIFOs are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ commercial, and from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ industrial.

## Selection Guide

|  | CY7C480XV25-200 | CY7C480XV25-166 |
| :--- | :---: | :---: |
| Maximum Frequency (MHz) | 200 | 166 |
| Maximum Access Time (ns) | 3.3 | 3.7 |
| Minimum Cycle Time (ns) | 5 | 6 |
| Minimum Data or Enable Set-Up (ns) | 0.9 | 0.9 |
| Minimum Data or Enable Hold (ns) | 0.6 | 0.6 |
| Maximum Flag Delay (ns) | 3.3 | 3.7 |


|  | CY7C4808V25 | CY7C4806V25 | CY7C4804V25 |
| :--- | :---: | :---: | :---: |
| Density | $64 \mathrm{~K} \times 80$ | $16 \mathrm{~K} \times 80$ | $4 \mathrm{~K} \times 80$ |
| Package | 288 FBGA | 288 FBGA | 288 FBGA |

## Pin Description

| Pin | Description |
| :---: | :---: |
| $V_{\text {DDQ }}$ | Power supply for I/Os |
| $\mathrm{V}_{\mathrm{DD}}$ | Power supply for internal logic |
| GND | Ground |
| $V_{\text {REF }}$ | Reference voltage |
| $\overline{\mathrm{MR}}$ | Master reset |
| $\overline{\mathrm{PR}}$ | Partial reset |
| $\mathrm{A}_{0}-\mathrm{A}_{79}$ | Input data bus |
| $\mathrm{B}_{0}-\mathrm{B}_{79}$ | Output data bus |
| ENA | Port A enable pin |
| ENB | Port B enable pin |
| $\overline{\text { CSA }}$ | Port A chip select |
| $\overline{\text { CSB }}$ | Port B chip select |
| $\overline{\text { OE }}$ | Output enable |
| CLKA | Port A clock |
| CLKB | Port B clock |
| BE/FWFT | Big/Little Endian and CY Standard/First-Word Fall-Through mode select pin |
| SIZE1A, SIZE2A | Port A bus size configuration pins |
| SIZE1B, SIZE2B | Port B bus size configuration pins |
| $\overline{\mathrm{RT}} / \overline{\mathrm{SPM}}$ | Retransmit pin/serial programming select |
| TDI, TDO, TCK, TMS, TRST | JTAG pins |
| FS1/SEN, FS0/SD | Programmable flags configuration pins |
| EF/OR | Empty/Output Ready flag (Port B) |
| $\overline{\mathrm{FF}} / \mathrm{IR}$ | Full/Input Ready flag (Port A) |
| $\overline{\mathrm{AE}}$ | Programmable Almost Empty flag (Port B) |
| $\overline{\mathrm{AF}}$ | Programmable Almost Full flag (Port A) |

## Maximum Ratings

(Above which the useful life may be impaired. For user guidelines, not tested.)
Storage Temperature $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Ambient Temperature with
Power Applied $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage to Ground Potential -0.5 V to +3.6 V
DC Voltage Applied to Outputs in High Z State ${ }^{[1]}$ -0.5 V to $\mathrm{V}_{\mathrm{DDQ}}+0.5 \mathrm{~V}$
DC Input Voltage ${ }^{[1]}$ $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{DDQ}}+0.5 \mathrm{~V}$

Current into Outputs (LOW)......................................... 20 mA
Static Discharge Voltage >2001V (per MIL-STD-883, Method 3015) Latch-Up Current >200 mA

## Operating Range

| Range | Ambient <br> Temperature | $\mathbf{V}_{\text {DD }}$ | $\mathbf{V}_{\text {DDQ }}$ |
| :--- | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $2.5 \mathrm{~V} \pm 100 \mathrm{mV}$ | 1.4 V to 1.9 V |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |

DC Specifications (All //Os except JTAG ports will be at HSTL level) ${ }^{[2,3]}$

| Parameter | Description | Test Conditions | CY7C480XV25 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. |  |
| $V_{\text {DD }}$ | Power Supply Voltage |  | 2.4 | 2.6 | V |
| $\mathrm{V}_{\text {DDQ }}$ | I/O Supply Voltage |  | 1.4 | 1.9 | V |
| $\mathrm{V}_{\text {REF }}$ | Input Reference Voltage | Typical value $=0.75 \mathrm{~V}$ | 0.68 | 1.0 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage |  | $\left(\mathrm{V}_{\mathrm{DDQ}} / 2\right)+0.3$ | $\mathrm{V}_{\text {DDQ }}$ | V |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage |  | $\mathrm{V}_{S S}$ | $\left(\mathrm{V}_{\mathrm{DDQ}} / 2\right)-0.3$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | $\mathrm{V}_{\text {REF }}+0.1$ | $\left(\mathrm{V}_{\mathrm{DDQ}} / 2\right)+0.3$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage |  | -0.3 | $\mathrm{V}_{\text {REF }}-0.1$ | V |
| V ${ }_{\text {OH_JTAG }}$ | JTAG Port Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | 2.1 |  | V |
|  |  | $\mathrm{IOH}^{\text {a }}=-2 \mathrm{~mA}$ | 1.7 |  | V |
| $\mathrm{V}_{\text {OL_JTAG }}$ | JTAG Port Output Low Voltage | $\mathrm{l}_{\text {OL }}=100 \mu \mathrm{~A}$ |  | 0.2 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=2 \mathrm{~mA}$ |  | 0.7 | V |
| $\mathrm{V}_{\text {IH_JTAG }}$ | JTAG Port Input High Voltage | $\mathrm{V}_{\text {OUT }} \geq \mathrm{V}_{\mathrm{VOH}}$ (min.) | 1.7 | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| VIL_JTAG | JTAG Port Input Low Voltage | $\mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {VoL }}$ (max.) | -0.3 | 0.7 | V |
| IIX | Input Leakage Current |  | -10 | +10 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\text {OZL, }}, \mathrm{l}_{\text {OZH }}$ | Output OFF, High Z Current |  | -10 | +10 | $\mu \mathrm{A}$ |
| $I_{\text {SB }}$ | Average Standby Current |  |  | 10 | mA |

## Notes:

1. Minimum voltage equal -2.0 V for pulse duration less than 20 ns .
2. All voltage referenced to ground.
3. Overshoot: $\mathrm{V}_{\mathrm{IH}}(\mathrm{AC}) \leq \mathrm{V}_{\mathrm{DD}}+1.5 \mathrm{~V}$ for $\mathrm{t} \leq \mathrm{t}_{\mathrm{clk}} / 2$, Power-Up: $\mathrm{V}_{\mathrm{IH}}<2.6 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DD}}<2.4 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DDQ}}<1.4 \mathrm{~V}$ for $\mathrm{t}<200 \mathrm{~ns}$.

DC Specifications (continued) ${ }^{[4]}$

| Parameter | Description | Conditions | 200 MHz | 166 MHz | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{\text {cc }}$ | Operating current (Typical) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=\mathrm{max}_{.1}, \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA} \end{aligned}$ | 225 | 185 | mA |
|  | Operating current (Max.) |  | 300 | 250 | mA |

AC Specifications (A $50 \Omega$ load terminated into 0.75 V is used with $\mathrm{V}_{\mathrm{DDQ}}$ )

| Parameter |  | CY7C480XV25 |  |  |
| :--- | :--- | :---: | :---: | :---: |
|  |  | Min. | Max. | Unit |
| $\mathrm{F}_{\mathrm{MAX}}$ | Max. Frequency |  | 200 | MHz |
| $\mathrm{t}_{\mathrm{CYC}}$ | Clock Cycle Time | 5 |  | ns |
| $\mathrm{t}_{\mathrm{SD}}$ | Input Data Set-Up Time | 0.9 | ns |  |
| $\mathrm{t}_{\mathrm{HD}}$ | Input Data Hold Time | 0.6 |  | ns |
| $\mathrm{t}_{\mathrm{A}}$ | Access Time | 3.3 |  | ns |

## AC Test Loads and Waveforms



Device Under Test
(a) Test Loads


Device
Under
Test
(b) Test Loads


Notes:
4. Both clocks switching at maximum speeds, data switching at half the clock frequency.
5. Unless otherwise noted, test conditions assume signal transition time of $2 \mathrm{~V} / \mathrm{ns}$, timing reference levels of $0.75 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=0.75 \mathrm{~V}, R \mathrm{R}=250 \Omega, \mathrm{~V}$, $2=1.5 \mathrm{~V}$, input pulse levels of 0.25 V to 1.25 V , and output loading of the specified $\mathrm{I}_{\mathrm{OL}} / \mathrm{I}_{\mathrm{OH}}$ and load capacitance shown in (b) of AC test loads.

## Timing Parameters

| Parameter | 7C480XV25-200 |  | 7C480XV25-166 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| $\mathrm{f}_{\text {S }}$ |  | 200 |  | 166 | MHz |
| $\mathrm{t}_{\text {CLK }}$ | 5 |  | 6 |  | ns |
| $\mathrm{t}_{\text {CLKH }}$ | 2.5 |  | 3 |  | ns |
| $\mathrm{t}_{\text {CLKL }}$ | 2.5 |  | 3 |  | ns |
| $t_{\text {DS }}$ | 0.9 |  | 0.9 |  | ns |
| $\mathrm{t}_{\text {ENS }}$ | 0.9 |  | 0.9 |  | ns |
| $\mathrm{t}_{\text {RSTS }}$ | 2 |  | 2 |  | ns |
| $\mathrm{t}_{\text {FSS }}$ | 2 |  | 2 |  | ns |
| $\mathrm{t}_{\text {BES }}$ | 2 |  | 2 |  | ns |
| $\mathrm{t}_{\text {SMPS }}$ | 2 |  | 2 |  | ns |
| $\mathrm{t}_{\text {SDS }}$ | 0.9 |  | 0.9 |  | ns |
| tsENS | 0.9 |  | 0.9 |  | ns |
| $\mathrm{t}_{\text {FWS }}$ | 0.9 |  | 0.9 |  | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | 0.6 |  | 0.6 |  | ns |
| tenh | 0.6 |  | 0.6 |  | ns |
| $\mathrm{t}_{\text {RSTH }}$ | 2 |  | 2 |  | ns |
| $\mathrm{t}_{\text {FSH }}$ | 2 |  | 2 |  | ns |
| $\mathrm{t}_{\text {BEH }}$ | 2 |  | 2 |  | ns |
| $\mathrm{t}_{\text {SPMH }}$ | 2 |  | 2 |  | ns |
| $\mathrm{t}_{\text {SDH }}$ | 0.6 |  | 0.6 |  | ns |
| tsenh | 0.6 |  | 0.6 |  | ns |
| $\mathrm{t}_{\text {SPH }}$ | 0.6 |  | 0.6 |  | ns |
| $\mathrm{t}_{\text {SKEW1 }}$ | 8 |  | 10 |  | ns |
| $\mathrm{t}_{\text {SKEW2 }}$ | 8 |  | 10 |  | ns |
| $\mathrm{t}_{\mathrm{A}}$ |  | 3.3 |  | 3.7 | ns |
| $t_{\text {WFF }}$ |  | 3.3 |  | 3.7 | ns |
| $\mathrm{t}_{\text {REF }}$ |  | 3.3 |  | 3.7 | ns |
| $\mathrm{t}_{\text {PAE }}$ |  | 3.3 |  | 3.7 | ns |
| $\mathrm{t}_{\text {PAF }}$ |  | 3.3 |  | 3.7 | ns |
| $\mathrm{t}_{\text {RSF }}$ |  | 4 |  | 4 | ns |
| ten |  | 3.5 |  | 3.5 | ns |
| $\mathrm{t}_{\text {DIS }}$ |  | 3.5 |  | 3.5 | ns |
| tpRT | 25 |  | 25 |  | ns |
| $\mathrm{t}_{\text {RTR }}$ | 45 |  | 45 |  | ns |

## Switching Waveforms



Partial Reset (CY Standard and FWFT Modes) ${ }^{[7]}$


[^0]Switching Waveforms (continued)

Parallel Programming of the Almost-Full Flag and Almost-Empty Flag Offset Values after Reset (CY Standard and FWFT Modes) [8]


Serial Programming of the Almost-Full Flag and Almost-Empty Flag
Offset Values (CY Standard and FWFT Modes)


[^1]Switching Waveforms (continued)
Port B Long-Word Read Cycle Timing for FIFO (CY Standard and FWFT Modes)


Port B Word Read Cycle Timing for FIFO (CY Standard and FWFT Modes) ${ }^{[11]}$


Note:
11. Unused bits $\mathrm{B}_{40-79}$ are zeroes for word-size reads.

Switching Waveforms (continued)
Port B Short Word Read Cycle Timing for FIFO (CY Standard and FWFT Modes) [12]


Port B Byte Read Cycle Timing for FIFO (CY Standard and FWFT Modes) ${ }^{[13]}$


## Notes:

12. Unused bits $\mathrm{B}_{20-79}$ are zeroes for short word-size reads.
13. Unused bits $\mathrm{B}_{10-79}$ are zeroes for byte-size reads.

CYPRESS
Switching Waveforms (continued)
OR Flag Timing and First Data Word Fall Through when FIFO is Empty (FWFT Mode) ${ }^{\text {[14] }}$
$\overline{C O}$

## Notes:

14. If Port B size is word, short word or byte, $\overline{E F}$ is set LOW by the last word, short word or byte read from the FIFO, respectively.
15. $\mathrm{t}_{\text {SKEW }}$ ( 7 ns minimum) is the time between a rising CLKA edge and a rising CLKB edge for OR flag to transition HIGH. If the time between these two edges is less than $\mathrm{t}_{\text {SKEW }}$, then the transition of OR HIGH may occur one CLKB cycle later than shown. CLKA and CLKB above are assumed to run at 200 MHz ( 5 ns cycle time), which results in OR flag being updated after the 4th CLKB edge. If the clock cycles are more than 7 ns , OR flag may get updated after the 3 rd clock edge, depending on when the clock edges occur. In general, OR flag update cycle $=\left(\mathrm{t}_{\text {SKEW }}\right)+(2$ clock cycle $)+\left(\mathrm{t}_{\text {REF }}\right)$.

Switching Waveforms (continued)



## Notes:

16. $\mathrm{t}_{\mathrm{SKEW}_{1} 1}$ is the minimum time between a rising CLKA edge and a rising CLKB edge for $\overline{\mathrm{EF}}$ to transition HIGH. If the time between these two edges is less than $\mathrm{t}_{\text {SKEW }}$, then the transition of EF HIGH may occur one CLKB cycle later than shown. CLKA and CLKB above are assumed to run at 200 MHz ( 5 ns cycle time), which results in $\overline{E F}$ flag being updated after the 3rd CLKB edge. If the clock cycles are more than 7 ns , $\overline{\mathrm{EF}}$ flag may get updated after the 2 nd clock edge, depending on when the clock edges occur. In general, $\overline{E F}$ flag update cycle $=\left(t_{\text {SKEW } 1}\right)+(1$ clock cycle $)+\left(t_{\text {REF }}\right)$.

## Switching Waveforms (continued)

$\overline{\left.\left.\text { FF/IR Flag Timing and First Available Write when FIFO is Full (CY Standard and FWFT Mode) }{ }^{[17]}\right]{ }^{[1}\right]}$


## Notes:

17. If Port B size is word, short word or byte, $\mathrm{t}_{\text {SKEW } 1}$ is referenced to the rising CLKB edge that reads the last word, short word or byte write of the long-word, respectively.
18. $\mathrm{t}_{\text {SKEW }}$ is the minimum time between a rising CLKB edge and a rising CLKA edge for FF/IR to transition HIGH. If the time between the rising CLKB edge and rising CLKA edge is less than $\mathrm{T}_{\text {SKEW }}$, then the transition of FF/IR HIGH may occur one CLKA cycle later than shown. CLKA and CLKB above are assumed to run at 200 MHz ( 5 ns cycle time), which results in FF/IR flag being updated after the 3rd CLKA edge. If the clock cycles are more than 7 ns , FF/IR flag may get updated after the 2 nd clock edge, depending on when the clock edges occur. In general, FF/IR flag update cycle $=\left(\mathrm{t}_{\text {skEw }}\right)+(1$ clock cycle) + (twFF).

## Switching Waveforms (continued)

Timing for $\overline{\text { AF }}$ when FIFO is Almost Full (CY Standard and FWFT Modes) ${ }_{[22]}^{[19, ~ 20, ~ 21] ~}$


## Notes:

FIFO Write $(\overline{C S A}=L O W)$ on Port A, FIFO read $(\overline{C S B}=L O W)$ on Port B. Data in the FIFO output register has been read from the FIFO
$\mathrm{D}=$ Maximum FIFO Depth $=4 \mathrm{~K}$ for the CY7C4804V25, 16 K for the CY7C4806V25, and 64 K for the CY7C4808V25.

1. $\mathrm{D}=$ Maximu
2. If Port B size is word, short word or byte, $\mathrm{t}_{\text {SKEW }}$ is referenced to the rising CLKB edge that writes the last word, short word or byte of the long word, respectively $\mathrm{t}_{\text {SKEW2 }}$ is the minimum time between a rising CLKA edge and a rising CLKB edge for $\overline{A F}$ to transition HIGH in the next CLKA cycle. If the time between these two edges is less than $t_{\text {SKEw2 }}$, then $\overline{A F}$ may transition HIGH one CLKB cycle later than shown. CLKA and CLKB above are assumed to run at $200 \mathrm{MHz}(5$ ns cycle time), which results in $\overline{\mathrm{AF}}$ flag being updated after the 3rd CLKA edge. If the clock cycles are more than $7 \mathrm{~ns}, \overline{\mathrm{AF}}$ flag may get updated after the 2 nd clock edge, depending on when the clock edges occur. In general, $\overline{A F}$ flag update cycle $=\left(\right.$ t $\left._{\text {SKEW }} 2\right)+(1$ clock cycle $)+\left(t_{\text {PAF }}\right)$.
3. FIFO Write ( $C$ CSA $=$ LOW) on Port A, FIFO read ( $C S B=$ LOW) on Port B. Data in the FIFO output register has been read from the FIFO.
4. If Port B size is word, short word or byte, $\overline{A E}$ is set LOW by the last word, short word or byte read from FIFO, respectively.
5. $\mathrm{I}_{\text {SKEW2 }}$ is the minimum time between a rising CLKA edge and a rising CLKB edge for $\overline{A E}$ to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than $\mathrm{I}_{\text {SKEW2 }}$, then AE may transition HIGH one CLKB cycle later than shown. CLKA and CLKB above are assumed to run at 200 MHz ( 5 ns cycle time), which results in AE flag being updated after the 3rd CLKB edge. If the clock cycles are more than $7 \mathrm{~ns}, \mathrm{AE}$ flag may get updated after the 2nd clock edge, depending on when the clock edges occur. In general, $\overline{A E}$ flag update $\mathrm{cycle}=\left(\mathrm{t}_{\text {SKEW }}\right)+(1$ clock cycle $)+\left(\mathrm{t}_{\text {PAE }}\right)$.

Switching Waveforms (continued)
FIFO Retransmit Timing ${ }^{[26,27,28]}$


## Notes:

26. Clocks are free-running in this case
27. The flags may change state during Retransmit as a result of the offset of the read and write pointers, but flags will be valid at $t_{\text {RTR }}$
28. For the $\overline{A E}$ and $\overline{A F}$ flags, two clock cycles are necessary after $t_{\text {RTR }}$ to update these flags.

## Signal Description

## Master Reset (MR)

The FIFO memory of the CY7C480XV25 undergoes a complete reset by taking its associated Master Reset ( $\overline{\mathrm{MR}}$ ) input LOW for at least four Port A clock (CLKA) and four Port B clock (CLKB) LOW-to-HIGH transitions. The Master Reset input can switch asynchronously to the clocks. A Master Reset initializes the internal read and write pointers and forces the Full/Input Ready flag ( $\overline{\mathrm{FF}} / \mathrm{IR}$ ) LOW, the Empty/Output Ready flag (EF/OR) LOW, the Almost Empty flag (AE) LOW, and the Almost Full flag (AF) HIGH. After a Master Reset, the FIFO's Full/Input Ready flag is set HIGH after two clock cycles to begin normal operation. A Master Reset must be performed on the FIFO after power up, before data is written to its memory.
A LOW-to-HIGH transition on a FIFO Master Reset ( $\overline{\mathrm{MR}}$ ) input latches the value of the Big Endian (BE) input, determining the order by which bytes are transferred through Port B.
A LOW-to-HIGH transition on a FIFO reset ( $\overline{\mathrm{MR}}$ ) input latches the values of the Flag Select (FS0, FS1) and Serial Programming Mode ( $\overline{\mathrm{SPM}}$ ) inputs for choosing the Almost Full and AImost Empty offset programming method (see Almost Empty and Almost Full flag offset programming below).

## Partial Reset ( $\overline{\mathbf{P R}}$ )

Each of the two FIFO memories of the CY7C480XV25 undergoes a limited reset by taking its associated Partial Reset ( $\overline{\mathrm{PR}}$ ) input LOW for at least four Port A clock (CLKA) and four Port B clock (CLKB) LOW-to-HIGH transitions. The Partial Reset inputs can switch asynchronously to the clocks. A Partial Reset initializes the internal read and write pointers and forces the Full/Input Ready flag ( $\overline{\mathrm{FF}} / \mathrm{IR}$ ) LOW, the Empty/Output Ready flag ( $\overline{\mathrm{EF}} / \mathrm{OR}$ ) LOW, the Almost Empty flag ( $\overline{\mathrm{AE}}$ ) LOW, and the Almost Full flag ( $\overline{\mathrm{AF}}$ ) HIGH. After a Partial Reset, the FIFO's Full/Input Ready flag is set HIGH after two clock cycles to begin normal operation.
Whatever flag offsets, programming method (parallel or serial), and timing mode (FWFT or CY Standard mode) are currently selected at the time a Partial Reset is initiated, those settings will remain unchanged upon completion of the reset operation. A Partial Reset may be useful in the case where reprogramming a FIFO following a Master Reset would be inconvenient.

## Big Endian/First-Word Fall-Through (BE/FWFT)

This is a dual-purpose pin. At the time of Master Reset, the BE select function is active, permitting a choice of Big or Little Endian byte arrangement for data written to or read from either one of the ports. This selection determines the order by which bytes (or short words or words) of data are transferred through this port. For the following examples, assume that a byte (or short words or word) bus size has been selected for Port B. (Note that when Port B is configured for a long-word size, the Big Endian function has no application and the BE input is a "don't care".)
 input goes from LOW to HIGH will select a Big Endian arrangement. When data is moving from Port A to Port B, the most significant byte (short word/word) of the long-word written to Port A will be transferred to Port B first; the least significant byte (short word/word) of the long-word written to Port A will be transferred to Port B last.

A LOW on the BE/FWFT input when the Master Reset ( $\overline{\mathrm{MR}}$ ) input goes from LOW to HIGH will select a Little Endian arrangement. When data is moving from Port A to Port B, the least significant byte (short word/word) of the long-word written to Port A will be transferred to Port B first; the most significant byte (short word/word) of the long-word written to Port A will be transferred to Port B last.
After Master Reset, the FWFT select function is active, permitting a choice between two possible timing modes: CY Standard Mode or First-Word Fall-Through (FWFT) Mode. Once the Master Reset ( $\overline{\mathrm{MR} \text { ) input is HIGH, a HIGH on the BE/FWFT }}$ input at the second LOW-to-HIGH transition of CLKA will select CY Standard Mode. This mode uses the Empty Flag function ( $\overline{\mathrm{EF}}$ ) to indicate whether or not there are any words present in the FIFO memory. It uses the Full Flag function ( $\overline{\mathrm{FF}}$ ) to indicate whether or not the FIFO memory has any free space for writing. In CY Standard Mode, every word read from the FIFO, including the first, must be requested using a formal read operation.
Once the Master Reset ( $\overline{\mathrm{MR}}$ ) input is HIGH, a LOW on the BE/FWFT input LOW-to-HIGH transition of CLKA will select FWFT Mode. This mode uses the Output Ready function (OR) to indicate whether or not there is valid data at the data outputs ( $\mathrm{B}_{0-79}$ ). It also uses the Input Ready function (IR) to indicate whether or not the FIFO memory has any free space for writing. In the FWFT mode, the first word written to an empty FIFO goes directly to data outputs, no read request necessary. Subsequent words must be accessed by performing a formal read operation.
Following Master Reset, the level applied to the BE/FWFT input to choose the desired timing mode must remain static throughout the FIFO operation.

## Programming the Almost Empty and Almost Full Flags

Two registers in the CY7C480XV25 are used to hold the offset values for the Almost Empty and Almost Full flags. The Port A Almost Empty flag ( $\overline{\mathrm{AE}}$ ) offset register is labeled X. The Port B Almost Full flag ( $\overline{\mathrm{AF}}$ ) offset register is labeled Y . The index of each register name corresponds with preset values during the reset of a FIFO, programmed in parallel using the FIFO's Port A data inputs, or programmed in serial using the Serial Data (SD) input (see Table 2).
To load a FIFO's Almost Empty flag and Almost Full flag offset registers with one of the three preset values listed in Table 2, the Serial Program Mode (SPM) and at least one of the flag-select inputs must be HIGH during the LOW-to-HIGH transition of its Master Reset input ( $\overline{\mathrm{MR}}$ ). For example, to load the preset value of 64 into X and $\mathrm{Y}, \overline{\mathrm{SPM}}, \mathrm{FS}$, and FS1 must be HIGH when the FIFO reset (MR) returns HIGH.
To program the $X$ and $Y$ registers from Port $A$, perform a Master Reset with SPM HIGH and FS0 and FS1 LOW during the LOW-to-HIGH transition of $\overline{\mathrm{MR}}$. After this reset is complete, the first two writes to the FIFO do not store data in memory but load the offset registers in the order Y and X . The Port A data inputs used by the offset registers are $\left(A_{0-11}\right),\left(A_{0-13}\right)$, or ( $A_{0-15}$ ), for the CY7C480XV25, respectively. The highest numbered input is used as the most significant bit of the binary number in each case. Valid programming values for the registers range from 0 to 4095 for the CY7C4804V25; 0 to 16383 for the CY7C4806V25; 0 to 65535 for the CY7C4808V25. Before programming the offset registers, $\overline{\mathrm{FF}} / \mathrm{IR}$ is set HIGH. FIFOs begin normal operation after programming is complete.

To program the X and Y registers serially, initiate a Master Reset with SPM LOW, FS0/SD LOW, and FS1/SEN HIGH during the LOW-to-HIGH transition of MR. After this reset is complete, the X and Y register values are loaded bit-wise through the FSO/SD input on each LOW-to-HIGH transition of CLKA that the FS1/SEN input is LOW. Twenty-four, twenty-eight or thirty-two bit writes are needed to complete the programming. The two registers are written in the order Y then finally X . The first-bit write stores the most significant bit of the Y register and the last-bit write stores the least significant bit of the X register.
When the option to program the offset registers serially is chosen, the Port A Full/Input Ready (FF/IR) flag remains LOW until all register bits are written. FF/IR is set HIGH by the LOW-to-HIGH transition of CLKA after the last bit is loaded to allow normal FIFO operation.
$\overline{\mathrm{SPM}}, \mathrm{FS} 0 / \mathrm{SD}$, and FS1/ $\overline{\mathrm{SEN}}$ function the same way in both CY Standard and FWFT modes.

## FIFO Write/Read Operation

The state of the Port A data ( $\mathrm{A}_{0-79}$ ) lines is controlled by Port A Chip Select ( $\overline{\mathrm{CSA}}$ ) and Output Enable ( $\overline{\mathrm{OE}}$ ). The $\mathrm{A}_{0-79}$ lines are in the high-impedance state when either CSA or OE is HIGH.
Data is loaded into the FIFO from the $\mathrm{A}_{0-79}$ inputs on a LOW-to-HIGH transition of CLKA when CSA is LOW, ENA is HIGH, and FF/IR is HIGH (see Table 3). FIFO writes on Port A are independent of any concurrent Port B operation.
The Port B control signals are identical to those of Port A. The state of the Port $B$ data ( $\mathrm{B}_{0-79}$ ) lines is controlled by the Port $B$ Chip Select ( $\overline{\mathrm{CSB}}$ ) and Output Enable ( $\overline{\mathrm{OE}}$ ). The $\mathrm{B}_{0-79}$ lines are in the high-impedance state when $\overline{\mathrm{CSB}}$ or $\overline{\mathrm{OE}}$ is HIGH. The $\mathrm{B}_{0-79}$ lines are active outputs when $\overline{\mathrm{CSB}}$ or $\overline{\mathrm{OE}}$ is LOW.
Data is transferred to the $\mathrm{B}_{0-79}$ outputs by a LOW-to-HIGH transition of CLKB when CSB is LOW, OE is LOW, ENB is HIGH, and EF/OR is HIGH (see Table 4). FIFO reads and writes on Port B are independent of any concurrent Port A operation.
The set-up and hold time constraints to the port clocks for the port Chip Selects are only for enabling write and read operations and are not related to high-impedance control of the data outputs. If a port enable is LOW during a clock cycle, the port's Chip Select may change states during the set-up and hold time window of the cycle.
When operating the FIFO in FWFT Mode and the Output Ready flag is LOW, the next word written is automatically sent to the FIFO's output register by the LOW-to-HIGH transition of CLKB, data residing in the FIFO's memory array is clocked to the output register only when a read is selected using the port's Chip Select, and Enable.
When operating the FIFO in CY Standard Mode, data residing in the FIFO's memory array is clocked to the output register only when a read is selected using the port's Chip Select, and Enable.

## Synchronized FIFO Flags

Each FIFO is synchronized to its port clock through at least two flip-flop stages. This is done to improve flag-signal reliability by reducing the probability of the metastable events when CLKA and CLKB operate asynchronously to one another. $\overline{\mathrm{EF}} / \mathrm{OR}$ and $\overline{\mathrm{AE}}$ are synchronized to CLKA. $\overline{\mathrm{FF}} / \mathrm{IR}$ and $\overline{\mathrm{AF}}$ are
synchronized to CLKB. Table 5 shows the relationship of each port flag to the FIFO.

## Empty/Output Ready Flags ( $\overline{\mathrm{EF}} / \mathrm{OR}$ )

These are dual-purpose flags. In the FWFT Mode, the Output Ready (OR) function is selected. When the Output Ready flag is HIGH, new data is present in the FIFO output register. When the Output Ready flag is LOW, the previous data word is present in the FIFO output register and attempted FIFO reads are ignored.
In the CY Standard Mode, the Empty Flag ( $\overline{\mathrm{EF}}$ ) function is selected. When the Empty Flag is HIGH, data is available in the FIFO's memory for reading to the output register. When Empty Flag is LOW, the previous data word is present in the FIFO output register and attempted FIFO reads are ignored.
The Empty/Output Ready flag of a FIFO is synchronized to CLKB. For both the FWFT and CY Standard modes, the FIFO read pointer is incremented each time a new word is clocked to its output register. The state machine that controls an Output Ready flag monitors a write pointer and read pointer comparator that indicates when the FIFO status is empty, empty +1 , or empty+2.
In FWFT Mode, from the time a word is written to a FIFO, it can be shifted to the FIFO output register in a minimum of three cycles of CLKB. Therefore, the CLKB Output Ready flag is LOW if a word in memory is the next data to be sent to the FIFO output register and three cycles have not elapsed since the time the word was written. The Output Ready flag of the FIFO remains LOW until the third LOW-to-HIGH transition of CLKB occurs, simultaneously forcing the Output Ready flag HIGH and shifting the word to the FIFO output register.
In the CY Standard Mode, from the time a word is written to a FIFO, the Empty flag will indicate the presence of data available for reading in a minimum of two cycles of CLKB. Therefore, an Empty flag is LOW if a word in memory is the next data to be sent to the FIFO output register and two cycles have not elapsed since the time the word was written. The Empty flag of the FIFO remains LOW until the second LOW-to-HIGH transition of CLKB occurs, forcing the Empty flag HIGH; only then can data be read.
A LOW-to-HIGH transition on the CLKB begins the first synchronization cycle of a write if the clock transition occurs at time tskEw1 or greater after the write. Otherwise, the subsequent clock cycle can be the first synchronization cycle.

## Full/Input Ready Flags ( $\overline{\text { FF/IR) }}$

This is a dual-purpose flag. In FWFT Mode, the Input Ready (IR) function is selected. In CY Standard Mode, the Full Flag (FF) function is selected. For both timing modes, when the Full/Input Ready flag is HIGH, a memory location is free in the memory to receive new data. No memory locations are free when the Full/Input Ready flag is LOW and attempted writes to the FIFO are ignored.
The Full/Input Ready flag of a FIFO is synchronized to CLKA. For both FWFT and CY Standard modes, each time a word is written to a FIFO, its write pointer is incremented. The state machine that controls a Full/Input Ready flag monitors a write pointer and read pointer comparator that indicates when the FIFO memory status is full, full-1, or full-2. From the time a word is read from a FIFO, its previous memory location is ready to be written to in a minimum of two cycles CLKA. Therefore, a Full/Input Ready flag is LOW if less than two cycles of

CLKA have elapsed since the next memory write location has been read. The second LOW-to-HIGH transition on CLKA after the read sets the Full/Input Ready flag HIGH.
A LOW-to-HIGH transition on CLKA begins the first synchronization cycle of a read if the clock transition occurs at time ${ }^{\text {SKEW1 }}$ or greater after the read. Otherwise, the subsequent clock cycle can be the first synchronization cycle.

## Almost Empty Flags ( $\overline{\mathrm{AE}}$ )

The Almost Empty flag of a FIFO is synchronized to CLKB. The state machine that controls an Almost Empty flag monitors a write pointer and read pointer comparator that indicates when the FIFO memory status is almost empty, almost empty +1 , or almost empty+2. The Almost Empty state is defined by the contents of register X for $\overline{\mathrm{AE}}$. These registers are loaded with preset values during a FIFO reset, programmed from Port A, or programmed serially (see Almost Empty flag and Almost Full flag offset programming above). An Almost Empty flag is LOW when its FIFO contains $X$ or less words and is HIGH when its FIFO contains $(\mathrm{X}+1)$ or more words. A data word present in the FIFO output register has been read from memory.
Two LOW-to-HIGH transitions of CLKB are required after a FIFO write for its Almost Empty flag to reflect the new level of fill. Therefore, the Almost Full flag of a FIFO containing $(X+1)$ or more words remains LOW if two cycles of CLKB have not elapsed since the write that filled the memory to the $(X+1)$ level. An Almost Empty flag is set HIGH by the second LOW-to-HIGH transition of CLKB after the FIFO write that fills memory to the $(\mathrm{X}+1)$ level. A LOW-to-HIGH transition of CLKB begins the first synchronization cycle if it occurs at time $\mathrm{t}_{\text {SKEW2 }}$ or greater after the write that fills the FIFO to $(\mathrm{X}+1)$ words. Otherwise, the subsequent synchronizing clock cycle may be the first synchronization cycle.

## Almost Full Flags ( $\overline{\mathbf{A F}}$ )

The Almost Full flag of a FIFO is synchronized to CLKA. The state machine that controls an Almost Full flag monitors a write pointer and read pointer comparator that indicates when the FIFO memory status is almost full, almost full-1, or almost full-2. The Almost Full state is defined by the contents of register Y for $\overline{\mathrm{AF}}$. These registers are loaded with preset values during a FIFO reset, programmed from Port A, or programmed serially (see Almost Empty flag and Almost Full flag offset programming above). An Almost Full flag is LOW when the number of words in its FIFO is greater than or equal to (4096-Y), (16384-Y), or (65536-Y), for the CY7C480XV25 respectively. An Almost Full flag is HIGH when the number of words in its FIFO is less than or equal to [4096-(Y+1)], [16384-(Y+1)], or [65536-(Y+1)], for the CY7C480XV25 respectively.
Two LOW-to-HIGH transitions of CLKA are required after a FIFO read for its Almost Full flag to reflect the new level of fill. Therefore, the Almost Full flag of a FIFO containing [4096/16384/65536-(Y+1)] or less words remains LOW if two cycles of CLKA have not elapsed since the read that reduced
the number of words in memory to [4096/16384/65536-(Y+1)]. An Almost Full flag is set HIGH by the second LOW-to-HIGH transition of CLKA after the FIFO read that reduces the number of words in memory to [4096/16384/65536-(Y+1)]. A LOW-to-HIGH transition of CLKA begins the first synchronization cycle if it occurs at time ${ }^{\text {SKEW2 }}$ or greater after the read that reduces the number of words in memory to [4096/16384/65536-(Y+1)]. Otherwise, the subsequent synchronizing clock cycle may be the first synchronization cycle.

## Bus Sizing

Both Port A and Port B buses can be configured in an 80 -bit long-word, 40-bit word, 20-bit short word or 10-bit byte format. The levels applied to Bus Size Select (SIZE1A, SIZE2A, SIZE1B, SIZE2B) determine the bus size. Bus size on either port can be set independent of each other. These levels should be static throughout FIFO operation. Both bus size selections are implemented at the completion of Master Reset, by the time the Full/Input Ready flag is set HIGH.

Only 80-bit long-word data is written to or read from the two FIFO memories. Bus-matching operations are done before the data is written into the memory (for Port A) and after (for Port B) data is read from the memory.

## Bus-Matching FIFO Reads

Data is read from the FIFO memory in 80 -bit long-word increments. If a long-word bus size is implemented, the entire longword immediately shifts to the FIFO output register. If byte or word size is implemented on Port B, only the first one or two bytes appear on the selected portion of the FIFO output register, with the rest of the long-word stored in auxiliary registers. In this case, subsequent FIFO reads output the rest of the long-word to the FIFO output register.
When reading data from the FIFO in the byte, short word, or word format, the unused outputs are zero.

## Retransmit ( $\overline{\mathbf{R T}}$ )

The retransmit feature is beneficial when transferring packets of data. It enables the receipt of data to be acknowledged by the receiver and retransmitted if necessary.
The retransmit feature is intended for use when a number of writes equal to or less than the depth of the FIFO have occurred and at least one word has been read since the last reset cycle. A LOW pulse on RT resets the internal read pointer to the first physical location of the FIFO. CLKA and CLKB may be free running but ENB must be deasserted during and $t_{\text {RTR }}$ after the retransmit pulse. With every valid read cycle after retransmit, previously accessed data is read and the read pointer is incremented until it is equal to the write pointer. Flags are governed by the relative locations of the read and write pointers and are updated during a retransmit cycle. Data written to the FIFO after activation of RT are transmitted also. The full depth of the FIFO can be repeatedly retransmitted.

Table 1. Endian/Bus Matching Configuration ${ }^{[29]}$

| Each character ("A", "B",..., "H") represents 10-bit data |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BE/FWFT | Size 1A | Size 2A | Port A | Size 1B | Size 2B | Port B |  | bit\#79 bit\#0 |
| 1 | 0 | 0 | $\times 80$ | 0 | 0 | $\times 80$ | Write to FIFO | ABCDEFGH |
|  |  |  |  |  |  |  | Read from FIFO | ABCDEFGH |
|  |  |  |  | 0 | 1 | x40 | Read from FIFO | ABCD |
|  |  |  |  |  |  |  |  | EFGH |
|  |  |  |  | 1 | 0 | x20 | Read from FIFO | AB |
|  |  |  |  |  |  |  |  | CD |
|  |  |  |  |  |  |  |  | EF |
|  |  |  |  |  |  |  |  | GH |
|  |  |  |  | 1 | 1 | x10 | Read from FIFO | A |
|  |  |  |  |  |  |  |  | B |
|  |  |  |  |  |  |  |  | C |
|  |  |  |  |  |  |  |  | D |
|  |  |  |  |  |  |  |  | E |
|  |  |  |  |  |  |  |  | F |
|  |  |  |  |  |  |  |  | G |
|  |  |  |  |  |  |  |  | H |
|  | 0 | 1 | x40 | 0 | 0 | x80 | Write to FIFO | ABCD |
|  |  |  |  |  |  |  |  | EFGH |
|  |  |  |  |  |  |  | Read from FIFO | ABCDEFGH |
|  |  |  |  | 0 | 1 | x40 | Read from FIFO | ABCD |
|  |  |  |  |  |  |  |  | EFGH |
|  |  |  |  | 1 | 0 | x20 | Read from FIFO | AB |
|  |  |  |  |  |  |  |  | CD |
|  |  |  |  |  |  |  |  | EF |
|  |  |  |  |  |  |  |  | GH |
|  |  |  |  | 1 | 1 | x10 | Read from FIFO | A |
|  |  |  |  |  |  |  |  | B |
|  |  |  |  |  |  |  |  | C |
|  |  |  |  |  |  |  |  | D |
|  |  |  |  |  |  |  |  | E |
|  |  |  |  |  |  |  |  | F |
|  |  |  |  |  |  |  |  | G |
|  |  |  |  |  |  |  |  | H |

Note:
29. BE is selected at Master Reset; SIZE1A, SIZE2A, SIZE1B AND SIZE2B must be static throughout device operation.

Table 1. Endian/Bus Matching Configuration ${ }^{[29]}$

| Each character ("A", "B",..., "H") represents 10-bit data |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BE/FWFT | Size 1A | Size 2A | Port A | Size 1B | Size 2B | Port B |  | bit\#79 bit\#0 |
|  | 1 | 0 | x20 | 0 | 0 | x80 | Write to FIFO | AB |
|  |  |  |  |  |  |  |  | CD |
|  |  |  |  |  |  |  |  | EF |
|  |  |  |  |  |  |  |  | GF |
|  |  |  |  |  |  |  | Read from FIFO | ABCDEFGH |
|  |  |  |  | 0 | 1 | x40 | Read from FIFO | ABCD |
|  |  |  |  |  |  |  |  | EFGH |
|  |  |  |  | 1 | 0 | x20 | Read from FIFO | AB |
|  |  |  |  |  |  |  |  | CD |
|  |  |  |  |  |  |  |  | EF |
|  |  |  |  |  |  |  |  | GH |
|  |  |  |  | 1 | 1 | x10 | Read from FIFO | A |
|  |  |  |  |  |  |  |  | B |
|  |  |  |  |  |  |  |  | C |
|  |  |  |  |  |  |  |  | D |
|  |  |  |  |  |  |  |  | E |
|  |  |  |  |  |  |  |  | F |
|  |  |  |  |  |  |  |  | G |
|  |  |  |  |  |  |  |  | H |

Table 1. Endian/Bus Matching Configuration ${ }^{[29]}$

| Each character ("A", "B",..., "H") represents 10-bit data |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BE/FWFT | Size 1A | Size 2A | Port A | Size 1B | Size 2B | Port B |  | bit\#79 bit\#0 |
| 1 | 1 | 1 | $\times 10$ | 0 | 0 | $\times 80$ | Write to FIFO | A |
|  |  |  |  |  |  |  |  | B |
|  |  |  |  |  |  |  |  | C |
|  |  |  |  |  |  |  |  | D |
|  |  |  |  |  |  |  |  | E |
|  |  |  |  |  |  |  |  | F |
|  |  |  |  |  |  |  |  | G |
|  |  |  |  |  |  |  |  | H |
|  |  |  |  |  |  |  | Read from FIFO | ABCDEFGH |
|  |  |  |  | 0 | 1 | x40 | Read from FIFO | ABCD |
|  |  |  |  |  |  |  |  | EFGH |
|  |  |  |  | 1 | 0 | x20 | Read from FIFO | AB |
|  |  |  |  |  |  |  |  | $C D$ |
|  |  |  |  |  |  |  |  | EF |
|  |  |  |  |  |  |  |  | GH |
|  |  |  |  | 1 | 1 | x10 | Read from FIFO | A |
|  |  |  |  |  |  |  |  | B |
|  |  |  |  |  |  |  |  | C |
|  |  |  |  |  |  |  |  | D |
|  |  |  |  |  |  |  |  | E |
|  |  |  |  |  |  |  |  | F |
|  |  |  |  |  |  |  |  | G |
|  |  |  |  |  |  |  |  | H |

Table 1. Endian/Bus Matching Configuration ${ }^{[29]}$

| Each character ("A", "B",..., "H") represents 10-bit data |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BE/FWFT | Size 1A | Size 2A | Port A | Size 1B | Size 2B | Port B |  | bit\#79 bit\#0 |
| 0 | 0 | 0 | $\times 80$ | 0 | 0 | $\times 80$ | Write to FIFO | ABCDEFGH |
|  |  |  |  |  |  |  | Read from FIFO | ABCDEFGH |
|  |  |  |  | 0 | 1 | $\times 40$ | Read from FIFO | EFGH |
|  |  |  |  |  |  |  |  | ABCD |
|  |  |  |  | 1 | 0 | x20 | Read from FIFO | GH |
|  |  |  |  |  |  |  |  | EF |
|  |  |  |  |  |  |  |  | CD |
|  |  |  |  |  |  |  |  | AB |
|  |  |  |  | 1 | 1 | $\times 10$ | Read from FIFO | H |
|  |  |  |  |  |  |  |  | G |
|  |  |  |  |  |  |  |  | F |
|  |  |  |  |  |  |  |  | E |
|  |  |  |  |  |  |  |  | D |
|  |  |  |  |  |  |  |  | C |
|  |  |  |  |  |  |  |  | B |
|  |  |  |  |  |  |  |  | A |
|  | 0 | 1 | $\times 40$ | 0 | 0 | $\times 80$ | Write to FIFO | ABCD |
|  |  |  |  |  |  |  |  | EFGH |
|  |  |  |  |  |  |  | Read from FIFO | EFGHABCD |
|  |  |  |  | 0 | 1 | $\times 40$ | Read from FIFO | ABCD |
|  |  |  |  |  |  |  |  | EFGH |
|  |  |  |  | 1 | 0 | x20 | Read from FIFO | CD |
|  |  |  |  |  |  |  |  | AB |
|  |  |  |  |  |  |  |  | GH |
|  |  |  |  |  |  |  |  | EF |
|  |  |  |  | 1 | 1 | $\times 10$ | Read from FIFO | D |
|  |  |  |  |  |  |  |  | C |
|  |  |  |  |  |  |  |  | B |
|  |  |  |  |  |  |  |  | A |
|  |  |  |  |  |  |  |  | H |
|  |  |  |  |  |  |  |  | G |
|  |  |  |  |  |  |  |  | F |
|  |  |  |  |  |  |  |  | E |

Table 1. Endian/Bus Matching Configuration ${ }^{[29]}$

| Each character ("A", "B",..., "H") represents 10-bit data |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BE/FWFT | Size 1A | Size 2A | Port A | Size 1B | Size 2B | Port B |  | bit\#79 bit\#0 |
| 0 | 1 | 0 | $\times 20$ | 0 | 0 | $\times 80$ | Write to FIFO | AB |
|  |  |  |  |  |  |  |  | CD |
|  |  |  |  |  |  |  |  | EF |
|  |  |  |  |  |  |  |  | GH |
|  |  |  |  |  |  |  | Read from FIFO | GH EF CD AB |
|  |  |  |  | 0 | 1 | x40 | Read from FIFO | CDAB |
|  |  |  |  |  |  |  |  | GHEF |
|  |  |  |  | 1 | 0 | x20 | Read from FIFO | AB |
|  |  |  |  |  |  |  |  | CD |
|  |  |  |  |  |  |  |  | EF |
|  |  |  |  |  |  |  |  | GH |
|  |  |  |  | 1 | 1 | x10 | Read from FIFO | B |
|  |  |  |  |  |  |  |  | A |
|  |  |  |  |  |  |  |  | D |
|  |  |  |  |  |  |  |  | C |
|  |  |  |  |  |  |  |  | F |
|  |  |  |  |  |  |  |  | E |
|  |  |  |  |  |  |  |  | H |
|  |  |  |  |  |  |  |  | G |
|  | 1 | 1 | x10 | 0 | 0 | x80 | Write to FIFO | A |
|  |  |  |  |  |  |  |  | B |
|  |  |  |  |  |  |  |  | C |
|  |  |  |  |  |  |  |  | D |
|  |  |  |  |  |  |  |  | E |
|  |  |  |  |  |  |  |  | F |
|  |  |  |  |  |  |  |  | G |
|  |  |  |  |  |  |  |  | H |
|  |  |  |  |  |  |  | Read from FIFO | HGFEDCBA |
|  |  |  |  | 0 | 1 | x40 | Read from FIFO | DCBA |
|  |  |  |  |  |  |  |  | HGFE |
|  |  |  |  | 1 | 0 | x20 | Read from FIFO | BA |
|  |  |  |  |  |  |  |  | DC |
|  |  |  |  |  |  |  |  | FE |
|  |  |  |  |  |  |  |  | HG |

Table 1. Endian/Bus Matching Configuration ${ }^{[29]}$

| Each character ("A", "B",..., "H") represents 10-bit data |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BE/FWFT | Size 1A | Size 2A | Port A | Size 1B | Size 2B | Port B |  | bit\#79 bit\#0 |
| 0 | 1 | 1 | x10 | 1 | 1 | x10 | Read from FIFO | A |
|  |  |  |  |  |  |  |  | B |
|  |  |  |  |  |  |  |  | C |
|  |  |  |  |  |  |  |  | D |
|  |  |  |  |  |  |  |  | E |
|  |  |  |  |  |  |  |  | F |
|  |  |  |  |  |  |  |  | G |
|  |  |  |  |  |  |  |  | H |

Table 2. Flag Programming

| SPM | FS1/SEN | FSO/SD | MR | $X$ and $Y$ Registers ${ }^{[30]}$ |
| :---: | :---: | :---: | :---: | :---: |
| H | H | H | $\uparrow$ | 64 |
| H | H | L | $\uparrow$ | 16 |
| H | L | H | $\uparrow$ | 8 |
| H | L | L | $\uparrow$ | Parallel programming via Port A |
| L | H | L | $\uparrow$ | Serial programming via SD |
| L | H | H | $\uparrow$ | Reserved |
| L | L | H | $\uparrow$ | Reserved |
| L | L | L | $\uparrow$ | Reserved |

Table 3. Port A Enable Function

| $\overline{\text { CSA }}$ | ENA | CLKA | A $_{0-79}$ Inputs | Port Function |
| :---: | :---: | :---: | :---: | :---: |
| H | X | X | In high-impedance state | None |
| L | L | X | In high-impedance state | None |
| L | H | $\uparrow$ | In high-impedance state | FIFO write |

Table 4. Port B Enable Function

| CSB | ENB | CLKB | B $_{0-79}$ Inputs | Port Function |
| :---: | :---: | :---: | :---: | :---: |
| H | X | X | In high-impedance state | None |
| L | L | X | Active, FIFO output register | None |
| L | H | $\uparrow$ | Active, FIFO output register | FIFO read |

Table 5. FIFO Flag Operation (CY Standard and FWFT Modes)

| Number of Words in FIFO Memory ${ }^{[31,32,33,34]}$ |  |  | Synchronized to CLKB |  | Synchronized to CLKA |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CY7C4804V25 | CY7C4806V25 | CY7C4808V25 | $\overline{\text { EF/OR }}$ | $\overline{\text { AE }}$ | $\overline{\text { AF }}$ | $\overline{\text { FF/IR }}$ |
| 0 | 0 | 0 | L | L | H | H |
| 1 TO X | 1 TO X | 1 TO X | H | L | H | H |
| $(\mathrm{X}+1)$ to <br> $[4096-(\mathrm{Y}+1)]$ | $(\mathrm{X}+1)$ to <br> $[16834-(\mathrm{Y}+1)]$ | $(\mathrm{X}+1)$ to <br> $[65536-(\mathrm{Y}+1)]$ | H | H | H | H |
| $(4096-\mathrm{Y} 1)$ to 4095 | $(16384-\mathrm{Y} 1)$ to <br> 16383 | $(65536-\mathrm{Y} 1)$ to <br> 65535 | H | H | L | H |
| 4096 | 16384 | 65536 | H | H | L | L |

## Notes:

30. X register holds the offset for $\overline{\mathrm{AE}} ; \mathrm{Y}$ register holds the offset for $\overline{\mathrm{AF}}$
31. X is the Almost Empty offset for FIFO used by $\overline{\mathrm{AE}}$. Y is the Almost Full offset for FIFO used by $\overline{\mathrm{AF}}$. Both X and Y are selected during a FIFO reset or Port A programming.
32. When a word loaded to an empty FIFO is shifted to the output register, its previous FIFO memory location is free
33. Data in the output register does not count as a "word in FIFO memory". Since in FWFT Mode, the first word written to an empty FIFO goes unrequested to the output register (no read operation necessary), it is not included in the FIFO memory count
34. The OR and IR functions are active during FWFT mode; the $\overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ functions are active in CY Standard Mode.

### 2.5V 64K x80 Unidirectional Synchronous FIFO w/bus matching

| Speed <br> (MHz) | Ordering Code | Package <br> Name | Package <br> Type | Operating <br> Range |
| :---: | :--- | :---: | :---: | :---: |
| 166 | CY7C4808V25-166BBC | BB288 | 288-Ball Grid Array (1.0 mm pitch, 19x19mm) | Commercial |
| 200 | CY7C4808V25-200BBC |  | BB288 | 288-Ball Grid Array (1.0 mm pitch, 19x19mm) |

Shaded areas contain advance information.

### 2.5V 16K x80 Unidirectional Synchronous FIFO w/bus matching

| Speed <br> (MHz) | Ordering Code | Package <br> Name | Package <br> Type | Operating <br> Range |
| :---: | :---: | :---: | :---: | :---: |
| 166 | CY7C4806V25-166BBC | BB288 | 288 -Ball Grid Array (1.0 mm pitch, 19x19mm) | Commercial |
| 200 | CY7C4806V25-200BBC |  |  |  |

### 2.5V 4K x80 Unidirectional Synchronous FIFO w/bus matching

| Speed <br> (MHz) | Ordering Code | Package <br> Name | Package <br> Type | Operating <br> Range |
| :---: | :---: | :---: | :---: | :---: |
| 166 | CY7C4804V25-166BBC | BB288 | 288-Ball Grid Array (1.0 mm pitch, 19x19mm) | Commercial |
| 200 | CY7C4804V25-200BBC | BB288 |  | Commercial |

Document \#: 38-00874-D

## Package Diagram

288-Ball Grid Array (1.0 pitch, $19 \times 19 \mathrm{~mm}$ ) BB288

TOP VIEW


51-85129


[^0]:    Notes:
    6. $\overline{\mathrm{PR}}$ must be HIGH during Master Reset.
    7. $\overline{\mathrm{MR}}$ must be HIGH during Partial Reset.

[^1]:    Notes:
    8. $\overline{\mathrm{CSA}}=\mathrm{LOW}$. It is not necessary to program offset register on consecutive clock cycles
    9. It is not necessary to program offset register bits on consecutive clock cycles. FIFO write attempts are ignored until IR is set HIGH.
    10. Programmable offsets are written serially to the $S D$ input in the order $\overline{A F}$ offset $(Y)$ then $\overline{A E}$ offset ( $X$ ).

