# 3-BIT PROGRAMMABLE **PULSE GENERATOR SERIES PPG33F)**



**PACKAGES FEATURES** 

- Digitally programmable in 7 steps
- Monotonic pulse-width-vs-address variation
- Risina edae triagered
- Two separate outputs: inverting & non-inverting
- Precise and stable pulse width
- Input & outputs fully TTL interfaced & buffered
- 10 T<sup>2</sup>L fan-out capability
- Fits standard 14-pin DIP socket
- Auto-insertable



DIP PPG33F-xx Commercial PPG33F-xxM Military

**Gull-Wing** PPG33F-xxC3 Commercial PPG33F-xxMC3 Military

#### **FUNCTIONAL DESCRIPTION**

The PPG33F-series device is a 3-bit digitally programmable pulse generator. The width, PWA, depends on the address code (A2-A0) according to the following formula:

$$PW_A = PW_0 + T_{INC} * A$$

where A is the address code,  $T_{\text{INC}}$  is the incremental pulse width of the device, and PW<sub>0</sub> is the inherent pulse width of the device. The

address is not latched and must remain asserted while the output pulse is active.

# PIN DESCRIPTIONS

| TDIO  | Tulina and India at |
|-------|---------------------|
| TRIG  | Trigger Input       |
| OUT   | Non-inverted Output |
| OUT/  | Inverted Output     |
| A0-A2 | Address Bits        |
| RES   | Reset               |
| VCC   | +5 Volts            |

incremental width is specified by the dash number of the device and can range from 0.5ns through 50ns, inclusively. RESET is held LOW during normal operation. When it is brought HIGH, OUT and OUT/ are forced into LOW and HIGH states, respectively, and the unit is ready for the next trigger input. The

Ground

## **SERIES SPECIFICATIONS**

Programmed pulse width tolerance: 5% or 1ns, whichever is greater

Inherent width (PW<sub>0</sub>): 9ns typical Inherent delay ( $T_{TO}$ ): 3.5ns  $\pm$  2ns Operating temperature: 0° to 70° C Supply voltage  $V_{CC}$ : 5VDC  $\pm$  5% **Supply current:**  $I_{CC} = 41$ ma typical

#### DASH NUMBER SPECIFICATIONS

**GND** 

| Part      | Incremental Width | Total Width     |  |  |
|-----------|-------------------|-----------------|--|--|
| Number    | Per Step (ns)     | Change (ns)     |  |  |
| PPG33F5   | $0.5\pm0.3$       | $3.50 \pm 1.00$ |  |  |
| PPG33F-1  | $1 \pm 0.4$       | $7.00 \pm 1.00$ |  |  |
| PPG33F-2  | $2\pm0.4$         | $14.0 \pm 1.00$ |  |  |
| PPG33F-3  | $3 \pm 0.5$       | $21.0 \pm 1.05$ |  |  |
| PPG33F-4  | $4 \pm 0.5$       | $28.0 \pm 1.40$ |  |  |
| PPG33F-5  | 5 ± 0.6           | $35.0 \pm 1.75$ |  |  |
| PPG33F-6  | $6 \pm 0.7$       | $42.0 \pm 2.10$ |  |  |
| PPG33F-8  | $8 \pm 0.8$       | $56.0 \pm 2.80$ |  |  |
| PPG33F-10 | 10 ± 1.0          | $70.0 \pm 3.50$ |  |  |
| PPG33F-20 | 20 ± 1.5          | $140 \pm 7.00$  |  |  |
| PPG33F-30 | 30 ± 1.8          | $210 \pm 10.5$  |  |  |
| PPG33F-40 | $40 \pm 2.0$      | $280 \pm 14.0$  |  |  |
| PPG33F-50 | 50 ± 2.5          | $350 \pm 17.5$  |  |  |

NOTE: Any dash number between .5 and 50 not shown is also available.

©1997 Data Delay Devices

## APPLICATION NOTES

#### **DEVICE TIMING**

The timing definitions and restrictions for the PPG33F are shown in Figure 1. The unit is activated by a rising edge on the TRIG input. After a time, T<sub>TO</sub> (called the inherent delay), the rising edge of the pulse appears at OUT. The duration of the pulse is given by the above equation. For the duration of the pulse, the device ignores subsequent triggers. Once the falling edge of the pulse has appeared at OUT, an additional time, T<sub>OTR</sub>, is required before the device can respond to the next trigger.

At power-up, the state of the PPG33F is unknown. Consequently, after power is applied, the unit may not respond to input triggers for a time equal to the maximum pulse width, PW<sub>T</sub>. After this time, the unit will function properly. If your application requires that the device function immediately, issue a quick reset at power-up.

#### POWER SUPPLY BYPASSING

The PPG33F relies on a stable power supply to produce repeatable pulses within the stated tolerances. A 0.1uf capacitor from VCC to GND, located as close as possible to each VCC pin, is recommended. A wide VCC trace should connect all VCC pins externally, and a clean ground plane should be used.

#### INCREMENT TOLERANCES

Please note that the increment tolerances listed represent a design goal. Although most increments will fall within tolerance, they are not guaranteed throughout the address range of the unit. Monotonicity is, however, guaranteed over all addresses.



Figure 1: Timing Diagram

# **DEVICE SPECIFICATIONS**

**TABLE 1: AC CHARACTERISTICS** 

| PARAMETER                       | SYMBOL            | MIN  | TYP | MAX  | UNITS                  |
|---------------------------------|-------------------|------|-----|------|------------------------|
| Total Programmable Pulse Width  | $PW_T$            |      | 7   |      | T <sub>INC</sub>       |
| Inherent Pulse Width            | $PW_0$            | 6.0  | 9.0 | 12.0 | ns                     |
| Trigger to Output Delay         | T <sub>TO</sub>   | 1.5  | 3.5 | 5.5  | ns                     |
| Reset to Output Delay           | $T_{RO}$          |      |     | 17.0 | ns                     |
| Output Skew                     | T <sub>SKEW</sub> |      | 1.5 |      | ns                     |
| Trigger Pulse Width             | $T_TW$            | 5.0  |     |      | ns                     |
| Reset Pulse Width               | $T_RW$            | 10.0 |     |      | ns                     |
| Reset to Trigger Setup Time     | T <sub>RTS</sub>  | 9.0  |     |      | ns                     |
| Address to Trigger Setup Time   | T <sub>ATS</sub>  | 6.0  |     |      | ns                     |
| Output Low to Address Change    | $T_{OAX}$         | 0.0  |     |      | ns                     |
| Output to Trigger Recovery Time | $T_{OTR}$         | 15   |     |      | % of PW <sub>T</sub> * |

<sup>\*</sup>or 10ns, whichever is greater

**TABLE 2: ABSOLUTE MAXIMUM RATINGS** 

| PARAMETER           | SYMBOL            | MIN  | MAX                  | UNITS | NOTES  |
|---------------------|-------------------|------|----------------------|-------|--------|
| DC Supply Voltage   | V <sub>cc</sub>   | -0.3 | 7.0                  | V     |        |
| Input Pin Voltage   | $V_{IN}$          | -0.3 | V <sub>DD</sub> +0.3 | V     |        |
| Storage Temperature | T <sub>STRG</sub> | -55  | 150                  | С     |        |
| Lead Temperature    | $T_{LEAD}$        |      | 300                  | С     | 10 sec |

**TABLE 3: DC ELECTRICAL CHARACTERISTICS** 

(0C to 70C, 4.75V to 5.25V)

| PARAMETER                    | SYMBOL           | MIN | TYP  | MAX  | UNITS | NOTES                        |
|------------------------------|------------------|-----|------|------|-------|------------------------------|
| High Level Output Voltage    | $V_{OH}$         | 2.5 | 3.4  |      | V     | $V_{CC} = MIN, I_{OH} = MAX$ |
|                              |                  |     |      |      |       | $V_{IH} = MIN, V_{IL} = MAX$ |
| Low Level Output Voltage     | $V_{OL}$         |     | 0.35 | 0.5  | V     | $V_{CC} = MIN, I_{OL} = MAX$ |
|                              |                  |     |      |      |       | $V_{IH} = MIN, V_{IL} = MAX$ |
| High Level Output Current    | I <sub>OH</sub>  |     |      | -1.0 | mΑ    |                              |
| Low Level Output Current     | $I_{OL}$         |     |      | 20.0 | mΑ    |                              |
| High Level Input Voltage     | $V_{IH}$         | 2.0 |      |      | V     |                              |
| Low Level Input Voltage      | $V_{IL}$         |     |      | 0.8  | V     |                              |
| Input Clamp Voltage          | $V_{IK}$         |     |      | -1.2 | V     | $V_{CC} = MIN, I_I = I_{IK}$ |
| Input Current at Maximum     | I <sub>IHH</sub> |     |      | 0.1  | mA    | $V_{CC} = MAX, V_I = 7.0V$   |
| Input Voltage                |                  |     |      |      |       |                              |
| High Level Input Current     | I <sub>IH</sub>  |     |      | 20   | μΑ    | $V_{CC} = MAX, V_I = 2.7V$   |
| Low Level Input Current      | I <sub>IL</sub>  |     |      | -0.6 | mA    | $V_{CC} = MAX, V_I = 0.5V$   |
| Short-circuit Output Current | I <sub>os</sub>  | -60 |      | -150 | mA    | $V_{CC} = MAX$               |
| Output High Fan-out          |                  |     |      | 25   | Unit  |                              |
| Output Low Fan-out           |                  | •   |      | 12.5 | Load  |                              |

# **PACKAGE DIMENSIONS**



DIP (PPG33F-xx, PPG33F-xxM)



Gull-Wing (PPG33F-xxC3, PPG33F-xxMC3)

## **DELAY LINE AUTOMATED TESTING**

## **TEST CONDITIONS**

INPUT: OUTPUT:

Ambient Temperature:  $25^{\circ}C \pm 3^{\circ}C$ Load: 1 FAST-TTL GateSupply Voltage (Vcc):  $5.0V \pm 0.1V$  $C_{load}$ :  $5pf \pm 10\%$ 

Input Pulse: High =  $3.0V \pm 0.1V$  Threshold: 1.5V (Rising & Falling)

Low =  $0.0V \pm 0.1V$ 

**Source Impedance:**  $50\Omega$  Max.

Rise/Fall Time: 3.0 ns Max. (measured

between 0.6V and 2.4V)

Pulse Width:  $PW_{IN} = 10$ ns

**Period:**  $PER_{IN} = 2 x Max. Pulse Width$ 

**NOTE:** The above conditions are for test only and do not in any way restrict the operation of the device.



**Test Setup** 



**Timing Diagram For Testing**