## FEATURES

- 16-bit resolution
- 3MHz sampling rate
- Functionally complete
- No missing codes over full military temperature range
- Edge-triggered
- $\pm 5 \mathrm{~V}$ supplies, 1.85 Watts
- Small, 40-pin, ceramic TDIP
- 85dB SNR, -84dB THD
- Ideal for both time and frequency-domain applications


## GENERAL DESCRIPTION

The low-cost ADS-933 is a 16 -bit, 3 MHz sampling A/D converter. This device accurately samples full-scale input signals up to Nyquist frequencies with no missing codes. The dynamic performance of the ADS-933 has been optimized to achieve a signal-to-noise ratio (SNR) of 85 dB and a total harmonic distortion (THD) of -84 dB .
Packaged in a 40-pin TDIP, the functionally complete ADS-933 contains a fast-settling sample-hold amplifier, a subranging (two-pass) A/D converter, an internal reference, timing/control logic, and error-correction circuitry. Digital input and output levels are TTL. The ADS-933 only requires the rising edge of the start convert pulse to operate.
Requiring only $\pm 5 \mathrm{~V}$ supplies, the ADS-933 dissipates 1.85 Watts. The device is offered with a bipolar ( $\pm 2.75 \mathrm{~V}$ ) analog input range and a unipolar 0 to -5.5 V input range. Models are available for use in either commercial ( 0 to $+70^{\circ} \mathrm{C}$ ) or military ( 55 to $+125^{\circ} \mathrm{C}$ ) operating temperature ranges. A proprietary, autocalibrating, error-correcting circuit enables the device to achieve specified performance over the full military temperature range. Typical applications include medical imaging, radar, sonar, communications and instrumentation.


INPUT/OUTPUT CONNECTIONS

| PIN | FUNCTION | PIN | FUNCTION |
| :---: | :--- | :--- | :--- |
| 1 | +3.2V REF. OUT | 40 | NO CONNECTION |
| 2 | UNIPOLAR | 39 | NO CONNECTION |
| 3 | ANALOG INPUT | 38 | +5V ANALOG SUPPLY |
| 4 | ANALOG GROUND | 37 | -5V SUPPLY |
| 5 | OFFSET ADJUST | 36 | ANALOG GROUND |
| 6 | GAIN ADJUST | 35 | $\overline{\text { COMP. BITS }}$ |
| 7 | DIGITAL GROUND | 34 | OUTPUT ENABLE |
| 8 | FIFO/DIR | 33 | OVERFLOW |
| 9 | FIFO READ | 32 | EOC |
| 10 | FSTAT1 | 31 | +5V DIGITAL SUPPLY |
| 11 | FSTAT2 | 30 | DIGITAL GROUND |
| 12 | START CONVERT | 29 | BIT 1 (MSB) |
| 13 | BIT 16 (LSB) | 28 | BIT 1 (MSB) |
| 14 | BIT 15 | 27 | BIT 2 |
| 15 | BIT 14 | 26 | BIT 3 |
| 16 | BIT 13 | 25 | BIT 4 |
| 17 | BIT 12 | 24 | BIT 5 |
| 18 | BIT 11 | 23 | BIT 6 |
| 19 | BIT 10 | 22 | BIT 7 |
| 20 | BIT 9 | 21 | BIT 8 |



Figure 1. ADS-933 Functional Block Diagram

## ABSOLUTE MAXIMUM RATINGS

| PARAMETERS | LIMITS | UNITS |
| :--- | :---: | :---: |
| +5V Supply (Pins 31, 38) | 0 to +6 | Volts |
| -5V Supply (Pin 37) | 0 to -6 | Volts |
| Digital Inputs (Pins 8, 9, 12, 34, 35) | -0.3 to + VDD +0.3 | Volts |
| Analog Input (Pin 3) | $\pm 5$ | Volts |
| Lead Temperature (10 seconds) | +300 | ${ }^{\circ} \mathrm{C}$ |

## FUNCTIONAL SPECIFICATIONS

## PHYSICAL/ENVIRONMENTAL


( $\mathrm{TA}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \quad \pm \mathrm{VCC}= \pm 5 \mathrm{~V},+\mathrm{VDD}=+5 \mathrm{~V}, 3 \mathrm{MHz}$ sampling rate, and a minimum 3 minute warm-up (1) unless otherwise specified.)

| ANALOG INPUT | $+25^{\circ} \mathrm{C}$ |  |  | 0 to $+70^{\circ} \mathrm{C}$ |  |  | -55 to $+125^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |  |
| Input Voltage Range |  |  |  |  |  |  |  |  |  |  |
| Unipolar | - | 0 to -5.5 | - | - | 0 to -5.5 | - | - | 0 to -5.5 | - | Volts |
| Bipolar | - | $\pm 2.75$ | - | - | $\pm 2.75$ | - | - | $\pm 2.75$ | - | Volts |
| Input Resistance Pin 3 | 655 | 687 | - | 655 | 687 | - | 655 | 687 | - | $\Omega$ |
| Input ResistancePin 2 | 418 | 426 | - | 418 | 426 | - | 418 | 426 | - | $\Omega$ |
| Input Capacitance | - | 10 | 15 | - | 10 | 15 | - | 10 | 15 | pF |
| DIGITAL INPUTS |  |  |  |  |  |  |  |  |  |  |
| Logic Levels |  |  |  |  |  |  |  |  |  |  |
| Logic "1" | +2.0 | - | - | +2.0 | - | - | +2.0 | - | - | Volts |
| Logic "0" | - | - | +0.8 | - | - | +0.8 | - | - | +0.8 | Volts |
| Logic Loading "1" | - | - | +20 | - | - | +20 | - | - | +20 | $\mu \mathrm{A}$ |
| Logic Loading "0" (2) | - | - | -20 | - | - | -20 | - | - | -20 | $\mu \mathrm{A}$ |
| Start Convert Positive Pulse Width (3) | 20 | 50 | - | 20 | 50 | - | 20 | 50 | - | ns |
| STATIC PERFORMANCE |  |  |  |  |  |  |  |  |  |  |
| Resolution | - | 16 | - | - | 16 | - | - | 16 | - | Bits |
| Integral Nonlinearity ( fin $=10 \mathrm{kHz}$ ) | - | $\pm 1$ | - | - | $\pm 1.5$ | - | - | $\pm 2$ | - | LSB |
| Differential Nonlinearity (fin = 10kHz) | -0.95 | $\pm 0.5$ | +1.0 | -0.95 | $\pm 0.5$ | +1.0 | -0.95 | $\pm 0.5$ | +1.5 | LSB |
| Full Scale Absolute Accuracy | - | $\pm 0.15$ | $\pm 0.3$ | - | $\pm 0.3$ | $\pm 0.5$ | - | $\pm 0.5$ | $\pm 0.8$ | \%FSR |
| Bipolar Zero Error (Tech Note 2) | - | $\pm 0.1$ | $\pm 0.2$ | - | $\pm 0.2$ | $\pm 0.4$ | - | $\pm 0.4$ | $\pm 0.6$ | \%FSR |
| (Unipolar offset spec same as Bipolar zero) |  |  |  |  |  |  |  |  |  |  |
| Bipolar Offset Error (Tech Note 2) | - | $\pm 0.1$ | $\pm 0.2$ | - | $\pm 0.2$ | $\pm 0.4$ | - | $\pm 0.4$ | $\pm 0.6$ | \%FSR |
| Gain Error (Tech Note 2) | - | $\pm 0.15$ | $\pm 0.3$ | - | $\pm 0.3$ | $\pm 0.5$ | - | $\pm 0.5$ | $\pm 0.8$ | \% |
| No Missing Codes (fin $=10 \mathrm{kHz}$ ) | 16 | - | - | 16 | - | - | 16 | - | - | Bits |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |  |  |  |  |
| Peak Harmonics $(-0.5 \mathrm{~dB})$ <br> dc to 500 kHz <br> 500 kHz to 1 MHz <br> Total Harmonic Distortion ( -0.5 dB ) <br> dc to 500 kHz <br> 500 kHz to 1 MHz <br> Signal-to-Noise Ratio (w/o distortion, -0.5 dB ) dc to 500 kHz <br> 500 kHz to 1 MHz |  |  |  |  |  |  |  |  |  |  |
|  | - | - | 81 | - | -86 | - | - | -86 | - | dB |
|  | - | -84 | 80 | - | -84 | - | - | -84 | - | $d B$ |
|  | - | -84 | 80 | - | -84 | - | - | -84 | - | dB |
|  | - | -83 | 80 | - | -83 | - | - | -83 | - | dB |
|  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |
|  | 81 | 85 | - | - | 85 | - | - | 85 | - | dB |
|  | 81 | 85 | - | - | 85 | - | - | 85 | - | dB |
| Signal-to-Noise Ratio (4) <br> (\& distortion, -0.5 dB ) |  |  |  |  |  |  |  |  |  |  |
| $\text { dc to } 500 \mathrm{kHz}$ | 78 | 82 | - | - | 82 | - | - | 82 | - | dB |
| 500 kHz to 1 MHz | 78 | 81 | - | - | 81 | - | - | 81 | - | dB |
| Noise | - | 80 | - | - | 80 | - | - | 80 | - | $\mu \mathrm{Vrms}$ |
| Two-Tone Intermodulation |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { Distortion (fin }=200 \mathrm{kHz} \\ & \left.240 \mathrm{kHz}, \mathrm{fs}_{\mathrm{s}}=3 \mathrm{MHz},-0.5 \mathrm{~dB}\right) \end{aligned}$ | - | -87 | - | - | -87 | - | - | -87 | - | dB |
| Input Bandwidth ( -3 dB ) |  |  |  |  |  |  |  |  |  |  |
| Small Signal (-20dB input) | - | 9.8 | - | - | 9.8 | - | - | 9.8 | - | MHz |
| Large Signal ( -0.5 dB input) | - | 10.2 | - | - | 10.2 | - | - | 10.2 | - | MHz |
| Feedthrough Rejection |  |  |  |  |  |  |  |  |  |  |
| Slew Rate | - | $\pm 120$ | - | - | $\pm 120$ | - | - | $\pm 120$ | - | V/us |
| Aperture Delay Time | - | +8 | - | - | +8 | - | - | +8 | - | ns |
| Aperture Uncertainty | - | 3 | - | - | 3 | - | - | 3 | - | psrms |
| S/H Acquisition Time ( to $\pm 0.001 \%$ FSR, 5.5 V step) | - | 180 | - | - | 180 | - | - | 180 | - | ns |


| DYNAMIC PERFORMANCE (Cont.) | $+25^{\circ} \mathrm{C}$ |  |  | $0 \mathrm{TO}+70^{\circ} \mathrm{C}$ |  |  | $-55 \mathrm{TO}+125^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |  |
| ANALOG OUTPUT |  |  |  |  |  |  |  |  |  |  |
| Overvoltage Recovery Time (5) A/D Conversion Rate | $\overline{3}$ | - | 333 | $\overline{3}$ | - | 333 - | $\overline{3}$ | - | 333 | $\mathrm{ns}$ |
| A/D Conversion Rate Internal Reference | 3 | - | - | 3 | - | - | 3 | - | - | MHz |
| Voltage | 3.15 | +3.2 | - | - | +3.2 | - | - | +3.2 | - | Volts |
| Drift | - | $\pm 30$ | - | - | $\pm 30$ | - | - | $\pm 30$ | - | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| External Current | - | 5 | - | - | 5 | - | - | 5 | - | mA |
| DIGITAL OUTPUTS |  |  |  |  |  |  |  |  |  |  |
| Logic Levels |  |  |  |  |  |  |  |  |  |  |
| Logic "1" | +2.4 | - | - | +2.4 | - | - | +2.4 | - | - | Volts |
| Logic "0" | - | - | +0.4 | - | - | +0.4 | - | - | +0.4 | Volts |
| Logic Loading "1" | - | - | -4 | - | - | -4 | - | - | -4 | mA |
| Logic Loading "0" | - | - | +4 | - | - | +4 | - | - | +4 | mA |
| Output Coding | Offset Binary / Complementary Offset Binary / Two's Complement / Complementary Two's Complement |  |  |  |  |  |  |  |  |  |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |  |  |
| Power Supply Ranges (6) |  |  |  |  |  |  |  |  |  |  |
| +5V Supply | +4.75 | +5.0 | +5.25 | +4.75 | +5.0 | +5.25 | +4.9 | +5.0 | +5.25 | Volts |
| -5V Supply | -4.75 | -5.0 | -5.25 | -4.75 | -5.0 | -5.25 | -4.9 | -5.0 | -5.25 | Volts |
| Power Supply Currents |  |  |  |  |  |  |  |  |  |  |
| -5V Supply | -140 | -150 | - | -140 | -150 | - | -140 | -150 | - | mA |
| Power Dissipation | - | 1.85 | 2.0 | - | 1.85 | 2.0 | - | 1.85 | 2.0 | Watts |
| Power Supply Rejection | - | - | $\pm 0.07$ | - | - | $\pm 0.07$ | - | - | $\pm 0.07$ | \%FSR/\%V |
| Footnotes: |  |  |  |  |  |  |  |  |  |  |
| (1) All power supplies must be on before applying a start convert pulse. All supplies and the clock (START CONVERT) must be present during warm-up periods. The device must be continuously converting during this time. |  |  |  | (4) Effective bits is equal to:$\begin{aligned} & (\text { SNR }+ \text { Distortion })-1.76+\left[20 \log \frac{\text { Full Scale Amplitude }}{\text { Actual Input Amplitude }}\right]\end{aligned}$ |  |  |  |  |  |  |
| (2) When COMP. BITS (pin 35) is low, logic loading "0" will be $-350 \mu \mathrm{~A}$. |  |  |  | 6.02 |  |  |  |  |  |  |
| (3) A 3 MHz clock with a 50 nsec positive production testing. See Timing Diagram | lse width for more | used for ails. |  | (6) | The minimum supply voltages of +4.9 V and -4.9 V for $\pm \mathrm{VDD}$ are required for $-55^{\circ} \mathrm{C}$ operation only. The minimum limits are +4.75 V and -4.75 V when operating at $+125^{\circ} \mathrm{C}$. |  |  |  |  |  |

## TECHNICAL NOTES

1. Obtaining fully specified performance from the ADS-933 requires careful attention to pc-card layout and power supply decoupling. The device's analog and digital ground systems are connected to each other internally. For optimal performance, tie all ground pins (2, 4, 7, 30 and 36 ) directly to a large analog ground plane beneath the package.

Bypass all power supplies and the +3.2 V reference output to ground with $4.7 \mu \mathrm{~F}$ tantalum capacitors in parallel with $0.1 \mu \mathrm{~F}$ ceramic capacitors. Locate the bypass capacitors as close to the unit as possible.
2. The ADS-933 achieves its specified accuracies without the need for external calibration. If required, the device's small initial offset and gain errors can be reduced to zero using the adjustment circuitry shown in Figure 2. When using this circuitry, or any similar offset and gain calibration hardware, make adjustments following warm-up. To avoid interaction, always adjust offset before gain. Tie pins 5 and 6 to ANALOG GROUND (pin 4) if not using offset and gain adjust circuits.
3. Pin 35 (COMP. BITS) is used to select the digital output coding format of the ADS-933. See Tables 2a and 2 b . When this pin has a TTL logic " 0 " applied, it complements all of the ADS-933's digital outputs.

When pin 35 has a logic " 1 " applied, the output coding is complementary offset binary. Applying a logic " 0 " to pin 35 changes the coding to offset binary. Using the MSB output (pin 29) instead of the MSB output (pin 28) changes the respective output codings to complementary two's complement and two's complement.
Pin 35 is TTL compatible and can be directly driven with digital logic in applications requiring dynamic control over its function. There is an internal pull-up resistor on pin 35 allowing it to be either connected to +5 V or left open when a logic "1" is required.
4. To enable the three-state outputs, connect OUTPUT ENABLE (pin 34) to a logic "0" (low). To disable, connect pin 34 to a logic "1" (high).
5. Applying a start convert pulse while a conversion is in progress (EOC = logic "1") will initiate a new and probably inaccurate conversion cycle. Data from both the interrupted and subsequent conversions will be invalid.
6. Do not enable/disable or complement the output bits or read from the FIFO during the conversion process (from the rising edge of EOC to the falling edge of EOC).
7. The OVERFLOW bit (pin 33) switches from 0 to 1 when the input voltage exceeds that which produces an output of all 1's or when the input equals or exceeds the voltage that produces all 0's. When COMP BITS is activated, the above conditions are reversed.

## INTERNAL FIFO OPERATION

The ADS-933 contains an internal, user-initiated, 18-bit, 16word FIFO memory. Each word in the FIFO contains the 16 data bits as well as the MSB and overflow bits. Pins 8 (FIFO/ DIR) and 9 (FIFO READ) control the FIFO's operation. The FIFO's status can be monitored by reading pins 10 (FSTAT1) and 11 (FSTAT2).
When pin 8 (FIFO/DIR) has a logic " 1 " applied, the FIFO is inserted into the digital data path. When pin 8 has a logic "0" applied, the FIFO is transparent and the output data goes directly to the output three-state register (whose operation is controlled by pin 34 (ENABLE)). Read and write commands to the FIFO are ignored when the ADS-933 is operated in the "direct" mode. It takes a maximum of 20 ns to switch the FIFO in or out of the ADS-933's digital data path.

## FIFO Write and Read Modes

Once the FIFO has been enabled (pin 8 high), digital data is automatically written to it, regardless of the status of FIFO READ (pin 9). Assuming the FIFO is initially empty, it will accept data ( 18 -bit words) from the next 16 consecutive $A / D$ conversions. As a precaution, pin 9 (which controls the FIFO's READ function) should not be low when data is first written to an empty FIFO.
When the FIFO is initially empty, digital data from the first conversion (the "oldest" data) appears at the output of the

FIFO immediately after the first conversion has been completed and remains there until the FIFO is read.
If the output three-state register has been enabled (logic "0" applied to pin 34), data from the first conversion will appear at the output of the ADS-933. Attempting to write a 17th word to a full FIFO will result in that data, and any subsequent conversion data, being lost.

Once the FIFO is full (indicated by FSTAT1 and FSTAT2 both equal to "1"), it can be read by dropping the FIFO READ line (pin 9) to a logic "0" and then applying a series of 15 rising edges to the read line. Since the first data word is already present at the FIFO output, the first read command (the first rising edge applied to FIFO READ) will bring data from the second conversion to the output. Each subsequent read command/rising edge brings the next word to the output lines. After the 15th rising edge brings the 16th data word to the FIFO output, the subsequent falling edge on READ will update the status outputs (after a 20 ns maximum delay) to FSTAT1 $=0$, FSTAT2 $=1$ indicating that the FIFO is empty.
If a read command is issued after the FIFO empties, the last word (the 16th conversion) will remain present at the outputs.

## FIFO Reset Feature

At any time, the FIFO can be reset to an empty state by putting the ADS-933 into its "direct" mode (logic "0" applied to pin 8, FIFO/DIR) and also applying a logic "0" to the FIFO READ line (pin 9). The empty status of the FIFO will be indicated by FSTAT1 going to a "0" and FSTAT2 going to a "1". The status outputs change 40 ns after applying the control signals.

## FIFO Status, FSTAT1 and FSTAT2

Monitor the status of the data in the FIFO by reading the two status pins, FSTAT1 (pin 10) and FSTAT2 (pin 11).

| CONTENTS | FSTAT1 | FSTAT2 |
| :--- | :---: | :---: |
| Empty (0 words) | 0 | 1 |
| <half full $(<8$ words) | 0 | 0 |
| half-fll or more $(\geq 8$ words) | 1 | 0 |
| Full $(16$ words | 1 | 1 |

Table 1. FIFO Delays

| DELAY | PIN | TRANSITION | MIN. | TYP. | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Direct mode to FIFO enabled | 8 | $0-1$ | - | 10 | 20 | ns |
| FIFO enabled to direct mode | 8 | $1 \square 0$ | - | 10 | 20 | ns |
| FIFO READ to output data valid | 9 | $0<1$ | - | - | 40 | ns |
| FIFO READ to status update when changing from <half full (1 word) to empty | 9 | $1 \backsim 0$ | - | - | 20 | ns |
| FIFO READ to status update when changing from $\geq$ half full ( 8 words) to <half full ( 7 words) | 9 | $0-1$ | - | - | 110 | ns |
| FIFO READ to status update when changing from full ( 16 words) to $\geq$ half full ( 15 words) | 9 | $0 \sim 1$ | - | - | 190 | ns |
| Falling edge of EOC to status update when writing first word into empty FIFO | 32 | $1 \longrightarrow 0$ | - | - | 190 | ns |
| Falling edge of EOC to status update when changing FIFO from <half full ( 7 words) to $\geq$ half full (8 words) | 32 | $1 \leadsto 0$ | - | - | 110 | ns |
| Falling edge of $\overline{E O C}$ to status update when filling FIFO with 16th word | 32 | $1 \backsim 0$ | - | - | 28 | ns |

## CALIBRATION PROCEDURE

Connect the converter per Figure 2. Any offset/gain calibration procedures should not be implemented until the device is fully warmed up. To avoid interaction, adjust offset before gain. The ranges of adjustment for the circuits in Figure 2 are guaranteed to compensate for the ADS-933's initial accuracy errors and may not be able to compensate for additional system errors.
A/D converters are calibrated by positioning their digital outputs exactly on the transition point between two adjacent digital output codes. This is accomplished by connecting


Figure 2. Connection Diagram

Table 2a. Setting Output Coding Selection (Pin 35)

| OUTPUT FORMAT | PIN 35 LOGIC LEVEL |
| :--- | :---: |
| Complementary Offset Binary | 1 |
| Offset Binary | 0 |
| Complementary Two's Complement | 1 |
| (Using MSB, pin 29) | 0 |
| Two's Complement | 0 |

LED's to the digital outputs and performing adjustments until certain LED's "flicker" equally between on and off. Other approaches employ digital comparators or microcontrollers to detect when the outputs change from one code to the next.

For the ADS-933, offset adjusting is normally accomplished when the analog input is 0 minus $1 / 2$ LSB $(-42 \mu \mathrm{~V})$. See Table 2 b for the proper bipolar output coding.

Gain adjusting is accomplished when the analog input is at nominal full scale minus $11 / 2$ LSB's $(+2.749874 \mathrm{~V})$.

Note: Connect pin 5 to ANALOG GROUND (pin 4) for operation without zero/offset adjustment. Connect pin 6 to pin 4 for operation without gain adjustment.

## Zero/Offset Adjust Procedure

1. Apply a train of pulses to the START CONVERT input (pin 12) so that the converter is continuously converting.
2. For zero/offset adjust, apply $-42 \mu \mathrm{~V}$ to the ANALOG INPUT (pin 3).
3. Adjust the offset potentiometer until the code flickers between 1000000000000000 and 0111111111111111 with pin 35 tied high (complementary offset binary) or between 0111111111111111 and 1000000000000000 with pin 35 tied low (offset binary).
4. Two's complement coding requires using BIT 1 (MSB) (pin 29). With pin 35 tied low, adjust the trimpot until the output code flickers between all 0's and all 1's.

## Gain Adjust Procedure

1. For gain adjust, apply +2.749874 V to the ANALOG INPUT (pin 3).
2. Adjust the gain potentiometer until all output bits are 0's and the LSB flickers between a 1 and 0 with pin 35 tied high (complementary offset binary) or until all output bits are 1's and the LSB flickers between a 1 and 0 with pin 35 tied low (offset binary).
3. Two's complement coding requires using BIT 1 (MSB) (pin 29). With pin 35 tied low, adjust the gain trimpot until the output code flickers equally between 011111111111 1111 and 0111111111111110.
4. To confirm proper operation of the device, vary the applied input voltage to obtain the output coding listed in Table 2 b .

Table 2b. Output Coding

| OUTPUT CODING |  |  |  | $\begin{aligned} & \hline \text { INPUT } \\ & \text { RANGE } \\ & \pm 2.75 \mathrm{~V} \end{aligned}$ | BIPOLAR SCALE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MSB LSB | MSB LSB | $\overline{\text { MSB }}$ LSB | MSB LSB |  |  |
| 1111111111111111 | 0000000000000000 | 0111111111111111 | 1000000000000000 | +2.749916 | +FS -1 LSB |
| LSB "1" to "0" | LSB "0" to "1" | LSB "1" to "0" | LSB "0" to "1" | +2.749874 | + FS -1 1/2 LSB |
| 1110000000000000 | 0001111111111111 | 0110000000000000 | 1001111111111111 | +2.062500 | +3/4 FS |
| 1100000000000000 | 0011111111111111 | 0100000000000000 | 1011111111111111 | +1.375000 | +1/2 FS |
| 1000000000000000 | 0111111111111111 | 0000000000000000 | 1111111111111111 | 0.000000 | 0 |
| 0111111111111111 | 10000000000000 | 1111111111111111 | 0000000000000000 | -0.000084 | -1 LSB |
| 0100000000000000 | 1011111111111111 | 1100000000000000 | 0011111111111111 | -1.375000 | -1/2 FS |
| 0010000000000000 | 1101111111111111 | 1010000000000000 | 0101111111111111 | -2.062500 | -3/4 FS |
| 0000000000000001 | 1111111111111110 | 1000000000000001 | 0111111111111110 | -2.749916 | -FS +1 LSB |
| LSB "0" to "1" | LSB "1" to "0" | LSB "0" to "1" | LSB "1" to "0" | -2.749958 | -FS + 1/2 LSB |
| 0000000000000000 | 1111111111111111 | 1000000000000000 | 0111111111111111 | -2.750000 | -FS |
| OFFSET BINARY | COMP. OFF. BIN. | TWO'S COMP. | COMP. TWO'S COMP. |  |  |

## THERMAL REQUIREMENTS

All DATEL sampling A/D converters are fully characterized and specified over operating temperature (case) ranges of 0 to $+70^{\circ} \mathrm{C}$ and -55 to $+125^{\circ} \mathrm{C}$. All room-temperature ( $\mathrm{T} A=$ $+25^{\circ} \mathrm{C}$ ) production testing is performed without the use of heat sinks or forced-air cooling. Thermal impedance figures for each device are listed in their respective specification tables.

These devices do not normally require heat sinks, however, standard precautionary design and layout procedures should be used to ensure devices do not overheat. The ground and power planes beneath the package, as well as all pcb signal runs to and from the device, should be as heavy as possible to help conduct heat away from the package. Electrically insulating, thermally-conductive "pads" may be installed
underneath the package. Devices should be soldered to boards rather than "socketed", and of course, minimal air flow over the surface can greatly help reduce the package temperature.

In more severe ambient conditions, the package/junction temperature of a given device can be reduced dramatically (typically $35 \%$ ) by using one of DATEL's HS Series heat sinks. See Ordering Information for the assigned part number. See page 1-183 of the DATEL Data Acquisition Components Catalog for more information on the HS Series. Request DATEL Application Note AN-8, "Heat Sinks for DIP Data Converters," or contact DATEL directly, for additional information.


Notes: 1. Scale is approximately 50 ns per division. $\mathrm{fs}=3 \mathrm{MHz}$.
2. This device has three pipeline delays. Four start convert pulses (clock cycles) must be applied for valid data from the first conversion to appear at the output of the A/D.
3. The start convert positive pulse width must be between either 20 and 60 nsec or 200 and 310 nsec (when sampling at 3 MHz ) to ensure proper operation. For sampling rates lower than 3 MHz , the start pulse can be wider than 310 nsec , however a minimum pulse width low of 20 nsec should be maintained. A 3 MHz clock with a 50 nsec positive pulse width is used for all production testing.

Figure 3. ADS-933 Timing Diagram

Figure 5. ADS-933 Evaluation Board Schematic.

MECHANICAL DIMENSIONS INCHES (mm)


ORDERING INFORMATION

|  | OPERATING | ANALOG |  |  |
| :--- | :---: | :---: | :--- | :--- |
| MODEL | TEMP. RANGE | INPUT | ACCESSORIES |  |
| ADS-933MC | 0 to $+70^{\circ} \mathrm{C}$ | Bipolar ( $\pm 2.75 \mathrm{~V})$ | ADS-B933 | Evaluation Board (without ADS-933) |
| ADS-933MM | -55 to $+125^{\circ} \mathrm{C}$ | Bipolar $( \pm 2.75 \mathrm{~V})$ | HS-40 | Heat Sink for all ADS-933 models |

Receptacles for PC board mounting can be ordered through AMP, Inc., Part \# 3-331272-8 (Component Lead Socket), 40 required. For MIL-STD-883 product, or surface mount packaging, contact DATEL.

ISO 9001
REGISTERED

DATEL, Inc. 11 Cabot Boulevard, Mansfield, MA 02048-1151 Tel: (508) 339-3000 (800) 233-2765 Fax: (508) 339-6356 Internet: www.datel.com E-mail:sales@datel.com Data sheet fax back: (508) 261-2857

DATEL (UK) LTD. Tadley, England Tel: (01256)-880444
DATEL S.A.R.L. Montigny Le Bretonneux, France Tel: 01-34-60-01-01 DATEL GmbH München, Germany Tel: 89-544334-0
DATEL KK Tokyo, Japan Tel: 3-3779-1031, Osaka Tel: 6-354-2025

