## élantec <br> EL2004/EL2004C 350 MHz FET Buffer

## Features

- Slew rate- $2500 \mathrm{~V} / \mu \mathrm{s}$
- Rise time-1 ns
- Bandwidth-350 MHz
- ELH0033-pin compatible
- $\pm 5$ to $\pm 15 \mathrm{~V}$ operation
- 100 mA output current
- MIL-STD-883B Rev. C devices manufactured in U.S.A.


## Applications

- Coaxial cable driver
- Fast op amp booster
- Flash converter driver
- Video line driver
- High-speed sample and hold
- Pulse transformer driver
- A.T.E. pin driver


## Ordering Information

| Part No. | Temp. Range | Package | Outline \# |
| :---: | :---: | :---: | :---: |
| EL2004CG | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | TO-8 | MDP0002 |
| EL2004G | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TO-8 | MDP0002 |
| EL2004L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} 52-\mathrm{Pad}$ LCC MDP0013 |  |  |
| EL2004L/MIL $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} 52$-Pad LCC MDP0013 |  |  |  |
| $5962-89659$ is the SMD version of this device. |  |  |  |

## Connection Diagram

Case is Electrically Isolated


## General Description

The EL2004 is a very high-speed, FET input buffer/line driver designed for unity gain applications at both high current (up to 100 mA ) and at frequencies up to 350 MHz . The $2500 \mathrm{~V} / \mu \mathrm{s}$ slew rate and wide bandwidth ensures the stability of the circuit when the EL2004 is used inside op amp feedback loops.

Applications for the EL2004 include line drivers, video buffers, wideband instrumentation, and high-speed drivers for inductive and capacitive loads. The performance of the EL2004 makes it an ideal buffer for video applications including input buffers for flash A/D converters, and output buffers for video DACs. Its excellent phase linearity is particularly advantageous in digital signal processing applications.

Elantec facilities comply with MIL-I-45208A and are MIL-STD-1772 certified. Elantec's Military devices comply with MIL-STD-883B Revision C and are manufactured in our rigidly controlled, ultra-clean facilities in Milpitas, California. For additional information on Elantec's Quality and Reliability Assurance Policy and procedures request brochure QRA-1.

## Simplified Schematic



## EL2004/EL2004C 350 MHz FET Buffer

| Absolute Maximum Ratings ( $\left.\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{v}_{\text {S }}$ | Supply Voltage (V+-V-) | 40 V | $\mathrm{T}_{\text {A }}$ | Operating Temperature Range |  |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage | 40 V |  | EL2004 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation (See curves) | 1.5W |  | EL2004C | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {OC }}$ | Continuous Output Current | $\pm 100 \mathrm{~mA}$ | $\mathrm{T}_{\mathrm{J}}$ | Operating Junction Temperature | $175^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{OP}}$ | Peak Output Current | $\pm 250 \mathrm{~mA}$ | $\mathrm{T}_{\text {ST }}$ | Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
|  |  |  |  | Lead Temperature |  |
|  |  |  |  | (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

Important Note:
All parameters having Min/Max specifications are guaranteed. The Test Level column indicates the specific device testing actually performed during production and Quality inspection. Elantec performs most electrical tests using modern high-speed automatic test equipment, specifically the LTX77 Series system. Unless otherwise noted, all tests are pulsed tests, therefore $T_{J}=T_{C}=T_{A}$.

Test Level Test Procedure

| I | $100 \%$ production tested and QA sample tested per QA test plan QCX0002. |
| :--- | :--- |
| II | $100 \%$ production tested at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and QA sample tested at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, |
|  | $\mathrm{T}_{\text {MAX }}$ and $\mathrm{T}_{\text {MIN }}$ per QA test plan QCX0002. |
| III | QA sample tested per QA test plan QCX0002. |
| IV | Parameter is guaranteed (but not tested) by Design and Characterization Data. |
| V | Parameter is typical value at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for information purposes only. |

## $\pm 15 V$ DC Electrical Characteristics

$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{MIN}}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\mathrm{MAX}}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ unless otherwise specified (Note 1)

| Parameter | Description | Test Conditions | EL2004 |  |  |  | EL2004C |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Test Level | Min | Typ | Max | Test Level |  |
| $\mathrm{V}_{\mathrm{OS}}$ | Output Offset Voltage | $\mathrm{R}_{\mathrm{S}} \leq 100 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 5 | 10 | I |  | 12 | 20 | I | mV |
|  |  | $\mathrm{R}_{\mathrm{S}} \leq 100 \mathrm{k} \Omega$ |  |  | 15 | I |  |  | 25 | III | mV |
| $\mathrm{A}_{V}$ | Voltage Gain | $\mathrm{V}_{\text {IN }}= \pm 10 \mathrm{~V}$ | 0.97 | 0.98 | 1.0 | I | 0.96 | 0.98 | 1.0 | II | V/V |
|  |  | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{~V}_{\text {IN }}= \pm 10 \mathrm{~V}$ | 0.92 | 0.95 | 0.98 | I | 0.90 | 0.95 | 0.98 | II | V/V |
| $\mathrm{R}_{\text {IN }}$ | Input Impedance | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}= \pm 1 \mathrm{~V}$ | $10^{8}$ | $10^{11}$ |  | I | $10^{8}$ | $10^{11}$ |  | I | $\Omega$ |
| ROUT | Output <br> Impedance | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}= \pm 1 \mathrm{~V}_{\mathrm{DC}} \\ & \Delta \mathrm{R}_{\mathrm{L}}=100 \Omega \text { to Infinity } \end{aligned}$ |  | 4 | 8 | I |  | 4 | 10 | II | $\Omega$ |
| $\mathrm{V}_{\mathrm{O}}$ | Output Voltage Swing | $\mathrm{V}_{\text {IN }}= \pm 14 \mathrm{~V}$ | $\pm 12$ | $\pm 13$ |  | I | $\pm 12$ | $\pm 13$ |  | II | V |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}= \pm 10.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | $\pm 9$ | $\pm 9.8$ |  | I | $\pm 9$ | $\pm 9.8$ |  | I | V |
| $\mathrm{I}_{\text {IN }}$ | Input Current | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ (Note 2) |  |  | 0.25 | I |  |  | 2.0 | I | nA |
|  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |  |  | 2.5 | IV |  |  | 20 | IV | nA |
|  |  | $\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MAX}}$ |  |  | 10 | I |  |  | 50 | III | nA |
|  |  | $\mathrm{V}_{\text {IN }}=-10 \mathrm{~V}$ |  | 20 |  | V |  | 20 |  | V | nA |
| $\mathrm{I}_{\text {S }}$ | Supply Current |  |  | 20 | 24 | I |  | 20 | 24 | II | mA |

## $\pm 5 V$ DC Electrical Characteristics

$\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{MIN}}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\mathrm{MAX}}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ unless otherwise specified

| Parameter | Description | Test Conditions | EL2004 |  |  |  | EL2004C |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Test <br> Level | Min | Typ | Max | Test <br> Level |  |
| $\mathrm{v}_{\text {OS }}$ | Output Offset <br> Voltage | $\mathrm{R}_{\mathrm{S}} \leq 100 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 10 | 30 | I |  | 10 | 30 | I | mV |
|  |  | $\mathrm{R}_{\mathrm{S}} \leq 100 \mathrm{k} \Omega$ |  |  | 35 | I |  |  | 35 | III | mV |
| $\mathrm{A}_{\mathrm{V}}$ | Voltage Gain | $\mathrm{V}_{\text {IN }}= \pm 1 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 0.90 | 0.95 | 1.0 | I | 0.90 | 0.95 | 1.0 | II | V/V |
|  |  | $\mathrm{V}_{\text {IN }}= \pm 1 \mathrm{~V}$ | 0.80 | 0.88 | 0.95 | I | 0.80 | 0.88 | 0.95 | II | V/V |
| $\mathrm{R}_{\text {IN }}$ | Input Impedance | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}= \pm 1 \mathrm{~V}$ | $10^{8}$ | $10^{11}$ |  | I | $10^{10}$ | $10^{11}$ |  | I | $\Omega$ |
| $\mathrm{R}_{\text {OUT }}$ | Output <br> Impedance | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}= \pm 1 \mathrm{~V}_{\mathrm{DC}} \\ & \Delta \mathrm{R}_{\mathrm{L}}=50 \Omega \text { to Infinity } \end{aligned}$ |  | 4 | 8 | I |  | 4 | 10 | II | $\Omega$ |
| $\mathrm{v}_{\mathrm{O}}$ | Output Voltage <br> Swing | $\mathrm{V}_{\mathrm{IN}}= \pm 4 \mathrm{~V}$ | $\pm 2.0$ | $\pm 2.9$ |  | I | $\pm 2.0$ | $\pm 2.9$ |  | III | V |
| $\mathrm{I}_{\text {IN }}$ | Input Current | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ (Note 2) |  |  | 250 | I |  |  | 500 | I | pA |
|  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |  |  | 2.5 | IV |  |  | 5 | IV | nA |
|  |  | $\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MAX}}$ |  |  | 10 | I |  |  | 20 | III | nA |
| PSRR | Power Supply <br> Rejection Ratio | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ |  | 60 |  | V |  | 60 |  | V | dB |
| $\mathrm{I}_{\mathrm{S}}$ | Supply Current | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  | 17.5 | 20 | I |  | 17.5 | 20 | II | mA |

Note 1: When operating at elevated temperatures the power dissipation of the EL2004 must be limited to the values shown in the typical performance curve "Maximum Power Dissipation vs Temperature". Junction to case thermal resistance is $31^{\circ} \mathrm{C} / \mathrm{W}$ when dissipation is spread among the transistors in a normal AC steady-state condition. In special conditions where heat is concentrated in one output device, junction temperature should be calculated using a thermal resistance of $70^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2: Specification is at $25^{\circ} \mathrm{C}$ junction temperature due to requirements of high-speed automatic testing. Actual values at operating temperatures will exceed the value at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$. When supply voltages are $\pm 15 \mathrm{~V}$, no-load operating junction temperatures may rise $40^{\circ} \mathrm{C}$ to $60^{\circ} \mathrm{C}$ above ambient and more under load conditions. Accordingly, $\mathrm{V}_{\mathrm{OS}}$ may change one to several mV , and $\mathrm{I}_{\text {IN }}$ will change significantly during warm-up. Refer to $\mathrm{I}_{\text {IN }}$ vs Temperature graph for expected values.
Note 3: Measured in still air seven minutes after application of power. See graph of Input Current During Warm-up for further information.
Note 4: Bandwidth is calculated from the rise time. The EL2004 has a single pole gain and phase response up to the -3 dB frequency.
Note 5: Slew rate is measured between $\mathrm{V}_{\text {OUT }}=+2.5 \mathrm{~V}$ and -2.5 V for this test.
Note 6: Slew rate is measured between $\mathrm{V}_{\text {OUT }}=+1 \mathrm{~V}$ and -1 V for this test. Pulse repetition rate is $<50 \mathrm{MHz}$.

## $\pm$ 15V AC Electrical Characteristics

$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{S}}=50 \Omega, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Description | Test Conditions | EL2004 |  |  |  | EL2004C |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Test <br> Level | Min | Typ | Max | Test <br> Level |  |
| BW | Bandwidth | (Note 4) | 200 | 350 |  | I | 200 | 350 |  | I | MHz |
|  |  | $\mathrm{R}_{\mathrm{L}}=50 \Omega$ | 140 | 200 |  | I | 140 | 200 |  | I | MHz |
| $\mathrm{t}_{\text {s }}$ | Settling Time to 1\% | $\Delta \mathrm{V}_{\text {IN }}=1 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=3 \mathrm{~ns}$ |  | 6 |  | V |  | 6 |  | V | ns |
| $\mathrm{C}_{\text {in }}$ | Input Capacitance |  |  | 3 |  | V |  | 3 |  | V | pF |

## EL2004/EL2004C 350 MHz FET Buffer

| $\pm 15 \mathrm{~V}$ AC Electrical Characteristics |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Description | Test Conditions | EL2004 |  |  |  | EL2004C |  |  |  | Units |
|  |  |  | Min | Typ | Max | Test <br> Level | Min | Typ | Max | Test <br> Level |  |
| SR | Slew Rate | $\mathrm{V}_{\text {IN }}= \pm 5 \mathrm{~V}$ (Note 5) | 2000 | 2500 |  | I | 2000 | 2500 |  | I | $\mathrm{V} / \mu \mathrm{s}$ |
|  |  | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{~V}_{\mathrm{IN}}= \pm 5 \mathrm{~V}$ <br> (Note 5) |  | 1200 |  | V |  | 1200 |  | V | $\mathrm{V} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time <br> Note: See Test Figure | $\Delta \mathrm{V}_{\text {IN }} \sim 0.6 \mathrm{~V}$ |  | 1.0 | 1.7 | I |  | 1.0 | 1.7 | I | ns |
|  |  | $\Delta \mathrm{V}_{\mathrm{IN}} \sim 0.6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ |  | 1.7 | 2.5 | I |  | 1.7 | 2.5 | I | ns |
| $\mathrm{t}_{\mathrm{p}}$ | Propagation Delay <br> Note: See Test Figure | $\Delta \mathrm{V}_{\text {IN }} \sim 0.6 \mathrm{~V}$ |  | 1.0 | 2.0 | I |  | 1.0 | 2.0 | I | ns |
| ROUT | Output <br> Impedance | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{IN}}=1 \mathrm{~V}_{\mathrm{RMS}} \\ & \Delta \mathrm{R}_{\mathrm{L}}=100 \Omega \text { to Infinity } \end{aligned}$ |  | 4 |  | V |  | 4 |  | V | $\Omega$ |
| + PSRR | Power Supply Rejection Ratio | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{S}}+= \pm 1.5 \mathrm{~V}_{\text {peak }} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | 40 |  | V |  | 40 |  | V | dB |
| - PSRR | Power Supply <br> Rejection Ratio | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{S}^{-}}= \pm 1.5 \mathrm{~V}_{\text {peak }} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | 40 |  | V |  | 40 |  | V | dB |

$\pm 5 V$ AC Electrical Characteristics
$\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{R}_{\mathrm{S}}=50 \Omega, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Description | Test Conditions | EL2004 |  |  |  | EL2004C |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Test <br> Level | Min | Typ | Max | Test <br> Level |  |
| BW | Bandwidth | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 175 | 220 |  | I | 175 | 220 |  | I | MHz |
|  |  | (Note 4) | 125 | 150 |  | IV | 125 | 150 |  | IV | MHz |
| $\mathrm{t}_{\mathrm{s}}$ | Settling Time to 1\% | $\Delta \mathrm{V}_{\text {IN }}=1 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=3 \mathrm{~ns}$ |  | 8 |  | V |  | 8 |  | V | ns |
| $\mathrm{C}_{\text {in }}$ | Input Capacitance |  |  | 3 |  | V |  | 3 |  | V | pF |
| SR | Slew Rate | $\mathrm{V}_{\text {IN }}= \pm 2 \mathrm{~V}$ (Note 6) | 900 | 1200 |  | I | 900 | 1200 |  | I | $\mathrm{V} / \mu \mathrm{s}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{~V}_{\mathrm{IN}}= \pm 2 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega(\text { Note } 6) \end{aligned}$ |  | 500 |  | V |  | 500 |  | V | $\mathrm{V} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time <br> Note: See Test Figure | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \Delta \mathrm{V}_{\text {IN }} \sim 0.6 \mathrm{~V}$ |  | 1.6 | 2.0 | I |  | 1.6 | 2.0 | I | ns |
|  |  | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \Delta \mathrm{~V}_{\text {IN }} \sim 0.6 \mathrm{~V}$ |  | 2.3 | 2.8 | IV |  | 2.3 | 2.8 | IV | ns |
| $\mathrm{t}_{\mathrm{p}}$ | Propagation Delay <br> Note: See Test Figure | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \Delta \mathrm{V}_{\text {IN }} \sim 0.6 \mathrm{~V}$ |  | 1.2 | 2.4 | I |  | 1.2 | 2.4 | I | ns |
| $\mathrm{R}_{\text {OUT }}$ | Output <br> Impedance | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{IN}}=1 \mathrm{~V}_{\mathrm{RMS}} \\ & \Delta \mathrm{R}_{\mathrm{L}}=100 \Omega \text { to Infinity } \end{aligned}$ |  | 4 |  | V |  | 4 |  | V | $\Omega$ |
| + PSRR | Power Supply <br> Rejection Ratio | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{S}^{-}}= \pm 0.5 \mathrm{~V}_{\text {peak }} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | 30 |  | V |  | 30 |  | V | dB |
| -PSRR | Power Supply <br> Rejection Ratio | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{S}}+= \pm 0.5 \mathrm{~V}_{\text {peak }} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | 30 |  | V |  | 30 |  | V | dB |

## EL2004/EL2004C 350 MHz FET Buffer

## AC Test Circuit



## Typical Performance Curves



2004-5


## EL2004/EL2004C 350 MHz FET Buffer

Typical Performance Curves - Contd.



## EL2004/EL2004C 350 MHz FET Buffer

## Applications Information

The EL2004 is one member of a family of high performance buffers manufactured by Elantec. The 2004 is optimized for speed while others offer choices of input DC parameters or output drive or cost. The following table illustrates those members available at the time of this printing. Consult the factory for the latest capabilities in this developing line.

Elantec's Buffer Family

| Part \# | Slew <br> Rate <br> V/ $\boldsymbol{\text { S }}$ | Bandwidth <br> $\mathbf{M H z}$ | Input <br> Current <br> (Warm) | Peak <br> IOUT <br> mA | Rise <br> Time <br> ns |
| :--- | :---: | :---: | :---: | :---: | :---: |
| ELH0002 | 200 | 50 | $6 \mu \mathrm{~A}$ | 400 | 7 |
| ELH0033 | 1500 | 100 | 2.5 nA | 250 | 2.9 |
| EL2004 | 2500 | 350 | 2.5 nA | 250 | 1.0 |
| EL2005 | 1500 | 140 | 0.1 nA | 250 | 2.5 |

## Recommended Layout Precautions

The very high-speed performance of the EL2004 can only be realized by taking certain precautions in circuit layout and power supply decoupling. Low inductance ceramic chip or disc power supply decoupling capacitors of $0.1 \mu \mathrm{~F}$ or more should be connected with the shortest practical lead lengths between the device supply leads and a ground plane. In addition, it can be helpful to parallel these with $4.7 \mu \mathrm{~F}$ electrolytics (Tantalum preferred). Failure to follow these precautions can result in oscillation.

## Circuit Operation

The EL2004 is effectively an ideal unity gain amplifier with almost infinite input impedance and about $6 \Omega$ output impedance.

## Input Characteristics

The input impedance of a junction FET is a strong function of temperature and input voltage. Nominal input resistance of EL2004 is $10^{12}$ at $25^{\circ} \mathrm{C}$ junction, but as $\mathrm{I}_{\mathrm{B}}$ doubles every $11^{\circ} \mathrm{C}$ in the JFET, the input resistance falls. During warm-up, self-heating raises the junction temperature up to $60^{\circ} \mathrm{C}$ or more (without heatsink) so operating $\mathrm{I}_{\mathrm{B}}$ will be much higher than the data sheet $25^{\circ} \mathrm{C}$ specification.

Another factor which can increase bias current is input voltage. If the input voltage is more than 20 V below the positive supply, the input current rises exponentially. (See Curve.)


2004-9

In applications such as sample and hold circuits where it is important to maintain low input bias current over input voltage range, the EL2005 High Accuracy Fast Buffer is recommended.

The input capacitance of EL2004 comprises the FET device gate-to-source capacitance (which is a function of input voltage) and stray capacitance to the case. Effective input capacitance can be minimized by connecting the case to the output since it is electrically isolated. Or, for reduced radiation, the case may be grounded. The AC characteristics specified in this data sheet were obtained with the case floating.

## Offset Voltage Adjustment

The EL2004's offset voltages have been actively laser trimmed at $\pm 15 \mathrm{~V}$ supplies to meet specified limits when the offset adjust pin is shorted to the offset preset pin. If external offset null is required, the offset adjust pin should be connected to a $200 \Omega$ trim pot connected to the negative supply.

## EL2004/EL2004C 350 MHz FET Buffer

## Circuit Operation - Contd.



2004-10

## Capacitive Loading

The EL2004 is designed to drive capacitive loads up to several thousand picofarads without oscillation. However, peak current resulting from charging currents on fast edges should be limited below the absolute maximum peak current rating of 250 mA . In some cases it may be necessary to employ one of the current limit schemes shown below.

## Short Circuit Protection

Dynamic response of the EL2004 was preserved by excluding current limit circuits which are not needed in most applications. However, in situations where operating conditions are not controlled, short circuit protection can be added by inserting resistors between the output device collectors and supplies as illustrated.


2004-11
Suitable resistor values can be calculated as follows:
$\mathrm{R}_{\mathrm{SC}}=\frac{\mathrm{V}+}{\mathrm{I}_{\mathrm{SC}}}=\frac{\mathrm{V}-}{\mathrm{I}_{\mathrm{SC}}}$
where $\mathrm{I}_{\mathrm{SC}} \leq 100 \mathrm{~mA}$ for EL2004.


2004-12
The inclusion of limiting resistors in the collectors of the output devices will reduce the output voltage swing and speed. Decoupling $\mathrm{V}_{\mathrm{C}}+$ and $\mathrm{V}_{\mathrm{C}}-$ pins with capacitors to ground will retain full output swing for transient pulses.

An alternate active current limit technique that retains full DC output swing is shown above. Here the current sources are saturated during normal operation thus applying full supply voltage to the $\mathrm{V}_{\mathrm{C}}$ pins. Under fault conditions, the voltage decreases as the current source reaches its limit.
$R_{\text {LIM }}=\frac{V_{\mathrm{BE}}}{\mathrm{I}_{\mathrm{SC}}}=\frac{0.6 \mathrm{~V}}{100 \mathrm{~mA}}=6 \Omega$

## Power Supplies

The EL2004 has been characterized for both $\pm 15$ and $\pm 5 \mathrm{~V}$ dual supply operation, but other combinations can also be useful. For example, in many video applications it is only necessary for the output to swing $\pm 2 \mathrm{~V}$ or less, but speed and distortion are important. In this situation, the input stage can be operated at the full $\pm 15 \mathrm{~V}$ supply while the output collectors are returned to $\pm 5 \mathrm{~V}$. The speed and distortion will be almost as good as if the whole circuit was operating at $\pm 15 \mathrm{~V}$, but the dissipation is substantially reduced and higher load currents can be safely accommodated.

## EL2004/EL2004C 350 MHz FET Buffer

## Circuit Operation - Contd.

## Increasing Operating Voltage and Reducing Thermal Tail

When driving heavy loads, the changing dissipation in the output transistors can sometimes cause temperature gradients in the circuit which cause a shift in offset voltage and the phenomenon known as "thermal tail". Bootstrapping the output as illustrated substantially reduces the power in the output transistors and mitigates the effect.

High Voltage Inputs can be Accommodated with Bootstrapped Supplies


## Hardware

In order to utilize the full drive capabilities of the EL2004, it should be mounted with a heatsink, particularly for extended temperature operation. Suitable heatsinks include Thermalloy 2240A $\left(33^{\circ} \mathrm{C} / \mathrm{W}\right)$, Wakefield $215 \mathrm{CB}\left(30^{\circ} \mathrm{C} / \mathrm{W}\right)$ and IERC-UP-TO-848CB ( $15^{\circ} \mathrm{C} / \mathrm{W}$ ).

The case is isolated from the circuit and may be connected to system chassis. Sockets are not recommended as they add substantial inductance and capacitance which impair the performance of the device. However, for test purposes they are unavoidable and precautions such as shielding input from output are suggested.

## General Application Suggestions

## Video DAC Buffer

Many of the available video D to A converters are unable to directly drive $50 \Omega$ or $75 \Omega$ cables. The EL2004's excellent phase linearity at video frequencies make it an ideal solution. In critical applications or where line termination is not controlled, a matching pad should be used as shown. The capacitor should be adjusted for optimum pulse response. If properly layed out this circuit will not overshoot.


## Impedance Matching

The EL2004 provides power gain and isolation between source and load when used as an active tap or impedance matching device as illustrated here. In this example, there is no output matching pad between the 2004 and the $75 \Omega$ line. Such matching is not needed when the distant end of the cable is properly terminated as there is no reflected signal to worry about and the 2004 isolates the source. This technique allows the full output voltage of the EL2004 to be applied to the load.


2004-15

## EL2004/EL2004C 350 MHz FET Buffer

General Application Suggestions - Contd.


2004-16

## Boosting the Output

Unlike most integrated cicuits, two or more EL2004's can be paralleled for increased output drive. This capability results from the finite output resistance and low output mismatch of the

EL2004. For example, a $50 \Omega$ cable driver with $\pm 10 \mathrm{~V}$ capability can be made by using two EL2004's. A short-circuit protected version is shown below.
$50 \Omega$ Cable Driver with Short Circuit Protection


## EL2004/EL2004C 350 MHz FET Buffer

Burn-In Circuit


Pin numbers are for TO-8 package.
LCC uses the same schematic.

## EL2004/EL2004C 350 MHz FET Buffer

## EL2004 Macromodel

* Connections: input

* Models
.model qn npn (is $=5 \mathrm{e}-14 \mathrm{bf}=150 \mathrm{vaf}=100 \mathrm{rc}=1 \mathrm{rb}=5 \mathrm{re}=1 \mathrm{ikf}=200 \mathrm{~mA}$
$+\mathrm{cje}=5 \mathrm{pF} \mathrm{cjc}=5 \mathrm{pF} \mathrm{mje}=.42 \mathrm{mjc}=.23 \mathrm{tf}=.3 \mathrm{nS} \mathrm{tr}=200 \mathrm{nS} \mathrm{br}=5 \mathrm{vtf}=0$ )
.model qp pnp (is $=5 \mathrm{e}-14 \mathrm{bf}=150 \mathrm{vaf}=100 \mathrm{rc}=2 \mathrm{rb}=3 \mathrm{re}=1 \mathrm{ikf}=100 \mathrm{~mA}$
$+\mathrm{cje}=5.7 \mathrm{pF} \mathrm{cjc}=4 \mathrm{pFtf}=.3 \mathrm{nS} \mathrm{mje}=.32 \mathrm{mjc}=.43 \mathrm{tr}=170 \mathrm{nS} \mathrm{br}=5 \mathrm{vtf}=0)$
.model qf njf (vto $=-3 \mathrm{~V}$ beta $=4.0 \mathrm{e}-3 \mathrm{cgd}=4 \mathrm{pF} \mathrm{cgs}=10 \mathrm{pF}$ lambda $=671.0 \mathrm{e}-6$ )
* Resistors
r1 202158.33
r2 271058.33
r3 22112
r4 11232
* Transistors
j1 12520 qf
j4 241026 qf q2 212125 qn q3 242425 qp q5 12122 qn q6 92423 qp q7 262627 qn .ends


## EL2004/EL2004C 350 MHz FET Buffer

EL2004 Macromodel - Contd.


2004-19

```
BLANK
```


## EL2004/EL2004C 350 MHz FET Buffer

General Disclaimer
Specifications contained in this data sheet are in effect as of the publication date shown. Elantec, Inc. reserves the right to make changes in the circuitry or specifications contained herein at any time without notice. Elantec, Inc. assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement.

Elantec, Inc.
1996 Tarob Court
Milpitas, CA 95035
Telephone: (408) 945-1323
(800) 333-6314

Fax: (408) 945-9305
European Office: 44-71-482-4596

## WARNING - Life Support Policy

Elantec, Inc. products are not authorized for and should not be used within Life Support Systems without the specific written consent of Elantec, Inc. Life Support systems are equipment intended to support or sustain life and whose failure to perform when properly used in accordance with instructions provided can be reasonably expected to result in significant personal injury or death. Users contemplating application of Elantec, Inc. products in Life Support Systems are requested to contact Elantec, Inc. factory headquarters to establish suitable terms \& conditions for these applications. Elantec, Inc.'s warranty is limited to replacement of defective components and does not cover injury to persons or property or other consequential damages.

