

July 1988 Revised August 2000

#### 100351

# Low Power Hex D-Type Flip-Flop

#### **General Description**

The 100351 contains six D-type edge-triggered, master/slave flip-flops with true and complement outputs, a pair of common Clock inputs (CP $_a$  and CP $_b$ ) and common Master Reset (MR) input. Data enters a master when both CP $_a$  and CP $_b$  are LOW and transfers to the slave when CP $_a$  and CP $_b$  (or both) go HIGH. The MR input overrides all other inputs and makes the Q outputs LOW. All inputs have 50 k $\Omega$  pull-down resistors.

#### **Features**

- 40% power reduction of the 100151
- 2000V ESD protection
- Pin/function compatible with 100151
- Voltage compensated operating range: -4.2V to -5.7V
- Available to industrial grade temperature range

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                                                                |
|--------------|----------------|--------------------------------------------------------------------------------------------------------------------|
| 100351SC     | M24B           | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide                                          |
| 100351PC     | N24E           | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.400 Wide                                              |
| 100351QC     | V28A           | 28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square                                               |
| 100351QI     |                | 28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square Industrial Temperature Range (-40°C to +85°C) |

Devises also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Logic Symbol**



#### **Connection Diagrams**



#### **Pin Descriptions**

| Pin Names                                                           | Description                     |
|---------------------------------------------------------------------|---------------------------------|
| D <sub>0</sub> -D <sub>5</sub>                                      | Data Inputs                     |
| D <sub>0</sub> –D <sub>5</sub><br>CP <sub>a</sub> , CP <sub>b</sub> | Common Clock Inputs             |
| MR                                                                  | Asynchronous Master Reset Input |
| Q <sub>0</sub> –Q <sub>5</sub>                                      | Data Outputs                    |
| $\overline{Q}_0 - \overline{Q}_5$                                   | Complementary Data Outputs      |

#### 28-Pin PLCC



#### **Truth Tables**

(Each Flip-flop)

#### **Synchronous Operation**

|                | Inp |                 | Outputs |                      |
|----------------|-----|-----------------|---------|----------------------|
| D <sub>n</sub> | CPa | CP <sub>b</sub> | MR      | Q <sub>n</sub> (t+1) |
| L              | ~   | L               | L       | L                    |
| Н              | ~   | L               | L       | Н                    |
| L              | L   | ~               | L       | L                    |
| Н              | L   | ~               | L       | Н                    |
| Х              | Н   |                 | L       | Q <sub>n</sub> (t)   |
| Х              | ~   | Н               | L       | Q <sub>n</sub> (t)   |
| Х              | L   | L               | L       | Q <sub>n</sub> (t)   |

#### **Asynchronous Operation**

|                | Outputs |                 |    |                      |
|----------------|---------|-----------------|----|----------------------|
| D <sub>n</sub> | CPa     | CP <sub>b</sub> | MR | Q <sub>n</sub> (t+1) |
| Х              | Х       | Х               | Н  | L                    |

- H = HIGH Voltage Level
- L = LOW Voltage Level
- X = Don't Care
- $t = \mbox{Time before CP positive transition} \label{eq:total_transition}$
- $t+1 = Time \ after \ CP \ positive \ transition$
- ∠ = LOW-to-HIGH transition

# Logic Diagram



#### **Absolute Maximum Ratings**(Note 1)

# Recommended Operating Conditions

Case Temperature  $(T_C)$ 

 $\begin{array}{ccc} \text{Commercial} & 0^{\circ}\text{C to +85^{\circ}\text{C}} \\ \text{Industrial} & -40^{\circ}\text{C to +85^{\circ}\text{C}} \\ \text{Supply Voltage (V}_{\text{EE}}) & -5.7\text{V to -4.2V} \\ \end{array}$ 

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum rating. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note 2: ESD testing conforms to MIL-STD-883, Method 3015.

#### **Commercial Version**

#### DC Electrical Characteristics (Note 3)

 $\rm V_{EE} = -4.2V$  to  $-5.7V,~V_{CC} = V_{CCA} = GND,~T_{C} = 0^{\circ}C$  to  $+85^{\circ}C$ 

| Symbol           | Parameter                         | Min   | Тур   | Max   | Units | Conditions                              |              |  |
|------------------|-----------------------------------|-------|-------|-------|-------|-----------------------------------------|--------------|--|
| V <sub>OH</sub>  | Output HIGH Voltage               | -1025 | -955  | -870  | mV    | V <sub>IN</sub> =V <sub>IH</sub> (Max)  | Loading with |  |
| V <sub>OL</sub>  | Output LOW Voltage                | -1830 | -1705 | -1620 | IIIV  | or V <sub>IL</sub> (Min)                | 50Ω to –2.0V |  |
| V <sub>OHC</sub> | Output HIGH Voltage               | -1035 |       |       | mV    | V <sub>IN</sub> = V <sub>IH</sub> (Min) | Loading with |  |
| V <sub>OLC</sub> | Output LOW Voltage                |       |       | -1610 | IIIV  | or V <sub>IL</sub> (Max)                | 50Ω to –2.0V |  |
| V <sub>IH</sub>  | Input HIGH Voltage                | -1165 |       | -870  | mV    | Guaranteed HIGH Signal for All Inputs   |              |  |
| V <sub>IL</sub>  | Input LOW Voltage                 | -1830 |       | -1475 | mV    | Guaranteed LOW Signal for All Inputs    |              |  |
| I <sub>IL</sub>  | Input LOW Current                 | 0.50  |       |       | μΑ    | $V_{IN} = V_{IL} $ (Min)                |              |  |
| I <sub>IH</sub>  | Input HIGH Current                |       |       |       |       |                                         |              |  |
|                  | MR                                |       |       | 350   |       |                                         |              |  |
|                  | D <sub>0</sub> -D <sub>5</sub>    |       |       | 240   | μΑ    | $V_{IN} = V_{IH} (Max)$                 |              |  |
|                  | CP <sub>a</sub> , CP <sub>b</sub> |       |       | 350   |       |                                         |              |  |
| I <sub>EE</sub>  | Power Supply Current              | -129  |       | -62   | mA    | Inputs OPEN                             |              |  |

Note 3: The specified limits represent the "worst case" value for the parameter. Since these values normally occur at the temperature extremes, additional noise immunity and guardbanding can be achieved by decreasing the allowable system operating ranges. Conditions for testing shown in the tables are chosen to guarantee operation under "worst case" conditions.

#### **DIP AC Electrical Characteristics**

 $V_{\mbox{\footnotesize EE}} = -4.2 \mbox{\footnotesize V}$  to  $-5.7 \mbox{\footnotesize V}, \mbox{\footnotesize $V_{\mbox{\footnotesize CC}} = V_{\mbox{\footnotesize CCA}} = \mbox{\footnotesize GND}$ 

| Symbol              | Parameter                                   | T <sub>C</sub> = 0°C |      | T <sub>C</sub> = +25°C |      | T <sub>C</sub> = +85°C |      | Units | Conditions    |
|---------------------|---------------------------------------------|----------------------|------|------------------------|------|------------------------|------|-------|---------------|
| - Symbol            |                                             | Min                  | Max  | Min                    | Max  | Min                    | Max  | Oille | Conditions    |
| f <sub>MAX</sub>    | Toggle Frequency                            | 375                  |      | 375                    |      | 375                    |      | MHz   | Figures 2, 3  |
| t <sub>PLH</sub>    | Propagation Delay                           | 0.80                 | 2.00 | 0.80                   | 2.0  | 0.90                   | 2.10 | ns    | Figures 1, 3  |
| t <sub>PHL</sub>    | CP <sub>a</sub> , CP <sub>b</sub> to Output | 0.00                 | 2.00 | 0.00                   | 2.0  | 0.90                   | 2.10 | 115   | rigules 1, 3  |
| t <sub>PLH</sub>    | Propagation Delay                           | 1.10                 | 2.30 | 1.10                   | 2.30 | 1.20                   | 2.40 | ns    | Figures 1, 4  |
| t <sub>PHL</sub>    | MR to Output                                | 1.10                 | 2.30 | 1.10                   | 2.30 | 1.20                   | 2.40 | 115   | rigules 1, 4  |
| t <sub>TLH</sub>    | Transition Time                             | 0.35                 | 1.20 | 0.35                   | 1.20 | 0.35                   | 1.20 | ns    | Figures 1, 3  |
| t <sub>THL</sub>    | 20% to 80%, 80% to 20%                      | 0.55                 | 1.20 | 0.33                   | 1.20 | 0.33                   | 1.20 | 115   | rigules 1, 3  |
| t <sub>S</sub>      | Setup Time                                  |                      |      |                        |      |                        |      |       |               |
|                     | D <sub>0</sub> –D <sub>5</sub>              | 0.40                 |      | 0.40                   |      | 0.40                   |      | ns    | Figure 5      |
|                     | MR (Release Time)                           | 1.60                 |      | 1.60                   |      | 1.60                   |      |       | Figure 4      |
| t <sub>H</sub>      | Hold Time                                   | 0.80                 |      | 0.80                   |      | 0.80                   |      | ns    | Figure 5      |
|                     | D <sub>0</sub> –D <sub>5</sub>              | 0.00                 |      | 0.80                   |      | 0.00                   |      | 115   | i igule 5     |
| t <sub>PW</sub> (H) | Pulse Width HIGH                            | 2.00                 |      | 2.00                   |      | 2.00                   |      | ns    | Figures 3, 4  |
|                     | CP <sub>a</sub> , CP <sub>b</sub> , MR      | 2.00                 |      | 2.00                   |      | 2.00                   |      | 115   | i iguies 3, 4 |

# Commercial Version (Continued) SOIC and PLCC AC Electrical Characteristics $V_{\text{EE}} = -4.2 V$ to -5.7 V, $V_{\text{CC}} = V_{\text{CCA}} = \text{GND}$

| Symbol              | Parameter                                   | T <sub>C</sub> = | T <sub>C</sub> = 0°C |      | T <sub>C</sub> = +25°C |      | $T_C = +85^{\circ}C$ |       | Conditions   |
|---------------------|---------------------------------------------|------------------|----------------------|------|------------------------|------|----------------------|-------|--------------|
| Symbol              |                                             | Min              | Max                  | Min  | Max                    | Min  | Max                  | Units | Conditions   |
| f <sub>MAX</sub>    | Toggle Frequency                            | 375              |                      | 375  |                        | 375  |                      | MHz   | Figures 2, 3 |
| t <sub>PLH</sub>    | Propagation Delay                           | 0.80             | 1.80                 | 0.80 | 1.80                   | 0.90 | 1.90                 | ns    | Figures 1, 3 |
| t <sub>PHL</sub>    | CP <sub>a</sub> , CP <sub>b</sub> to Output | 0.60             | 1.00                 | 0.60 | 1.00                   | 0.90 | 1.90                 | 115   | rigules 1, 3 |
| t <sub>PLH</sub>    | Propagation Delay                           | 1.10             | 2.10                 | 1.10 | 2.10                   | 1.20 | 2.20                 | 20    | Figures 1, 4 |
| t <sub>PHL</sub>    | MR to Output                                | 1.10             | 2.10                 | 1.10 | 2.10                   | 1.20 | 2.20                 | ns    | Figures 1, 4 |
| t <sub>TLH</sub>    | Transition Time                             | 0.45             | 1.70                 | 0.45 | 1.60                   | 0.45 | 1.70                 | 20    | Figures 1, 3 |
| t <sub>THL</sub>    | 20% to 80%, 80% to 20%                      | 0.45             | 1.70                 | 0.45 | 1.00                   | 0.43 | 1.70                 | ns    | rigules 1, 3 |
| t <sub>S</sub>      | Setup Time                                  |                  |                      |      |                        |      |                      |       |              |
|                     | D <sub>0</sub> -D <sub>5</sub>              | 0.30             |                      | 0.30 |                        | 0.30 |                      | ns    | Figure 5     |
|                     | MR (Release Time)                           | 1.50             |                      | 1.50 |                        | 1.50 |                      |       | Figure 4     |
| t <sub>H</sub>      | Hold Time                                   | 0.80             |                      | 0.80 |                        | 0.80 |                      | 20    | Figure 5     |
|                     | D <sub>0</sub> -D <sub>5</sub>              | 0.60             |                      | 0.60 |                        | 0.60 |                      | ns    | rigule 5     |
| t <sub>PW</sub> (H) | Pulse Width HIGH                            | 2.00             |                      | 2.00 |                        | 2.00 |                      | 20    | Figures 3, 4 |
|                     | CP <sub>a</sub> , CP <sub>b</sub> , MR      | 2.00             |                      | 2.00 |                        | 2.00 |                      | ns    | rigules 3, 4 |
| toshl               | Maximum Skew Common Edge                    |                  |                      |      |                        |      |                      |       | PLCC only    |
|                     | Output-to-Output Variation                  |                  | 220                  |      | 220                    |      | 220                  | ps    | (Note 4)     |
|                     | Clock to Output Path                        |                  |                      |      |                        |      |                      |       |              |
| toslh               | Maximum Skew Common Edge                    |                  |                      |      |                        |      |                      |       | PLCC only    |
|                     | Output-to-Output Variation                  |                  | 210                  |      | 210                    |      | 210                  | ps    | (Note 4)     |
|                     | Clock to Output Path                        |                  |                      |      |                        |      |                      |       |              |
| tost                | Maximum Skew Opposite Edge                  |                  |                      |      |                        |      |                      |       | PLCC only    |
|                     | Output-to-Output Variation                  |                  | 240                  |      | 240                    |      | 240                  | ps    | (Note 4)     |
|                     | Clock to Output Path                        |                  |                      |      |                        |      |                      |       | 1            |
| t <sub>PS</sub>     | Maximum Skew                                |                  |                      |      |                        |      |                      |       | PLCC only    |
|                     | Pin (Signal) Transition Variation           |                  | 230                  |      | 230                    |      | 230                  | ps    | (Note 4)     |
|                     | Clock to Output Path                        |                  |                      |      |                        |      |                      |       |              |

Note 4: Output-to-Output Skew is defined as the absolute value of the difference between the actual propagation delay for any outputs within the same packaged device. The specifications apply to any outputs switching in the same direction either HIGH-to-LOW (t<sub>OSHL</sub>), or LOW-to-HIGH (t<sub>OSLH</sub>), or in opposite directions both HL and LH (t<sub>OST</sub>). Parameters t<sub>OST</sub> and t<sub>PS</sub> guaranteed by design.

#### **Industrial Version**

#### **PLCC DC Electrical Characteristics**

 $\rm V_{EE}\!\!=\!\!-4.2V$  to –5.7V,  $\rm V_{CC}\!\!=\!\!V_{CCA}\!\!=\!GND,\,T_{C}\!\!=\!0^{\circ}C$  to +85°C (Note 5)

| Symbol           | Parameter            | T <sub>C</sub> = | T <sub>C</sub> = -40°C |       | $T_C = 0^\circ \text{ to } +85^\circ \text{C}$ |       | Conditions                              |                      |  |
|------------------|----------------------|------------------|------------------------|-------|------------------------------------------------|-------|-----------------------------------------|----------------------|--|
|                  | rarameter            | Min              | Max                    | Min   | Max                                            | Units | Conditions                              |                      |  |
| V <sub>OH</sub>  | Output HIGH Voltage  | -1085            | -870                   | -1025 | -870                                           | mV    | V <sub>IN</sub> =V <sub>IH</sub> (Max)  | oading with          |  |
| V <sub>OL</sub>  | Output LOW Voltage   | -1830            | -1575                  | -1830 | -1620                                          | 1111  | or V <sub>IL</sub> (Min) 5              | $0\Omega$ to $-2.0V$ |  |
| V <sub>OHC</sub> | Output HIGH Voltage  | -1095            |                        | -1035 |                                                | mV    | $V_{IN} = V_{IH} (Min)$ L               | oading with          |  |
| V <sub>OLC</sub> | Output LOW Voltage   |                  | -1565                  |       | -1610                                          | IIIV  | or V <sub>IL</sub> (Max) 5              | 0Ω to –2.0V          |  |
| V <sub>IH</sub>  | Input HIGH Voltage   | -1170            | -870                   | -1165 | -870                                           | mV    | Guaranteed HIGH Signal                  |                      |  |
|                  |                      |                  |                        |       |                                                |       | for All Inputs                          |                      |  |
| V <sub>IL</sub>  | Input LOW Voltage    | -1830            | -1480                  | -1830 | -1475                                          | mV    | Guaranteed LOW Signal                   |                      |  |
|                  |                      |                  |                        |       |                                                |       | for All Inputs                          |                      |  |
| I <sub>IL</sub>  | Input LOW Current    | 0.50             |                        | 0.50  |                                                | μΑ    | V <sub>IN</sub> = V <sub>IL</sub> (Min) |                      |  |
| I <sub>IH</sub>  | Input HIGH Current   |                  |                        |       |                                                |       |                                         |                      |  |
|                  | N                    | IR               | 350                    |       | 350                                            |       |                                         |                      |  |
|                  | D <sub>0</sub> –I    | O <sub>5</sub>   | 240                    |       | 240                                            | μΑ    | V <sub>IN</sub> = V <sub>IH</sub> (Max) |                      |  |
|                  | CP <sub>a</sub> , CI | o <sub>b</sub>   | 350                    |       | 350                                            |       |                                         |                      |  |
| I <sub>EE</sub>  | Power Supply Current | -129             | -62                    | -129  | -62                                            | mA    | Inputs OPEN                             |                      |  |

Note 5: The specified limits represent the "worst case" value for the parameter. Since these values normally occur at the temperature extremes, additional noise immunity and guardbanding can be achieved by decreasing the allowable system operating ranges. Conditions for testing shown in the tables are chosen to guarantee operation under "worst case" conditions.

#### **PLCC AC Electrical Characteristics**

 $V_{EE} = -4.2V$  to -5.7V,  $V_{CC} = V_{CCA} = GND$ 

| Symbol              | Parameter                                   | T <sub>C</sub> = | T <sub>C</sub> = -40°C |      | T <sub>C</sub> = +25°C |      | $T_C = +85^{\circ}C$ |       | Conditions    |
|---------------------|---------------------------------------------|------------------|------------------------|------|------------------------|------|----------------------|-------|---------------|
| - Cyllibol          |                                             | Min              | Max                    | Min  | Max                    | Min  | Max                  | Units | Conditions    |
| f <sub>MAX</sub>    | Toggle Frequency                            | 375              |                        | 375  |                        | 375  |                      | MHz   | Figures 2, 3  |
| t <sub>PLH</sub>    | Propagation Delay                           | 0.80             | 1.80                   | 0.80 | 1.80                   | 0.90 | 1.90                 | ns    | Figures 1, 3  |
| t <sub>PHL</sub>    | CP <sub>a</sub> , CP <sub>b</sub> to Output | 0.00             | 1.00                   | 0.00 | 1.00                   | 0.90 | 1.50                 | 115   | rigules i, s  |
| t <sub>PLH</sub>    | Propagation Delay                           | 1.10             | 2.10                   | 1.10 | 2.10                   | 1.20 | 2.20                 | ns    | Figures 1, 4  |
| t <sub>PHL</sub>    | MR to Output                                | 1.10             | 2.10                   | 1.10 | 2.10                   | 1.20 | 2.20                 | 115   | rigules 1, 4  |
| t <sub>TLH</sub>    | Transition Time                             | 0.45             | 1.70                   | 0.45 | 1.60                   | 0.45 | 1.70                 | ns    | Figures 1, 3  |
| t <sub>THL</sub>    | 20% to 80%, 80% to 20%                      | 0.43             | 1.70                   | 0.43 | 1.00                   | 0.43 | 1.70                 | 115   | rigules i, s  |
| t <sub>S</sub>      | Setup Time                                  |                  |                        |      |                        |      |                      |       |               |
|                     | D <sub>0</sub> -D <sub>5</sub>              | 0.60             |                        | 0.30 |                        | 0.30 |                      | ns    | Figure 5      |
|                     | MR (Release Time)                           | 2.20             |                        | 1.50 |                        | 1.50 |                      |       | Figure 4      |
| t <sub>H</sub>      | Hold Time                                   | 0.60             |                        | 0.90 |                        | 0.90 |                      | ns    | Figure 5      |
|                     | D <sub>0</sub> -D <sub>5</sub>              | 0.00             |                        | 0.90 |                        | 0.90 |                      | 115   | i igule 5     |
| t <sub>PW</sub> (H) | Pulse Width HIGH                            | 2.00             |                        | 2.00 |                        | 2.00 |                      | ns    | Figures 3, 4  |
|                     | CP <sub>a</sub> , CP <sub>b</sub> , MR      | 2.00             |                        | 2.00 |                        | 2.00 |                      | 115   | 1 Iguies 3, 4 |

# **Test Circuitry**



#### Notes:

 $\mathrm{V_{CC}},\,\mathrm{V_{CCA}}=+2\mathrm{V},\,\mathrm{V_{EE}}=-2.5\mathrm{V}$ 

L1 and L2 = equal length  $50\Omega$  impedance lines

 $R_T = 50\Omega$  terminator internal to scope

Decoupling 0.1  $\mu\text{F}$  from GND to  $V_{\text{CC}}$  and  $V_{\text{EE}}$ 

All unused outputs are loaded with  $50\Omega$  to GND

 $\boldsymbol{C}_L = \boldsymbol{Fixture}$  and stray capacitance  $\leq 3~pF$ 

FIGURE 1. AC Test Circuit



#### Notes

 $\mathrm{V_{CC}},\,\mathrm{V_{CCA}}=+2\mathrm{V},\,\mathrm{V_{EE}}=-2.5\mathrm{V}$ 

L1 and L2 = equal length  $50\Omega$  impedance lines

 $R_T = 50\Omega$  terminator internal to scope

Decoupling 0.1  $\mu\text{F}$  from GND to  $V_{\text{CC}}$  and  $V_{\text{EE}}$ 

All unused outputs are loaded with  $50\Omega$  to GND

 $\boldsymbol{C}_L = \boldsymbol{Jig}$  and stray capacitance  $\leq 3~\text{pF}$ 

FIGURE 2. Toggle Frequency Test Circuit

# **Switching Waveforms**



FIGURE 3. Propagation Delay (Clock) and Transition Times



FIGURE 4. Propagation Delay (Reset)



#### Notes:

 $\mathbf{t}_{S}$  is the minimum time before the transition of the clock that information must be present at the data input.

 $t_{\mbox{\scriptsize H}}$  is the minimum time after the transition of the clock that information must remain unchanged at the data input.

FIGURE 5. Setup and Hold Time



# Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square Package Number V28A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

9

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com