

July 1989 Revised August 2000

#### 100355

## Low Power Quad Multiplexer/Latch

#### **General Description**

The 100355 contains four transparent latches, each of which can accept and store data from two sources. When both Enable  $(\overline{E}_n)$  inputs are LOW, the data that appears at an output is controlled by the Select  $(S_n)$  inputs, as shown in the Operating Mode table. In addition to routing data from either  $D_0$  or  $D_1$ , the Select inputs can force the outputs LOW for the case where the latch is transparent (both Enables are LOW) and can steer a HIGH signal from either  $D_0$  or  $D_1$  to an output. The Select inputs can be tied together for applications requiring only that data be steered from either  $D_0$  or  $D_1$ . A positive-going signal on either Enable input latches the outputs. A HIGH signal on the Master Reset (MR) input overrides all the other inputs and forces the Q outputs LOW. All inputs have 50  $k\Omega$  pull-down resistors.

#### **Features**

- Greater than 40% power reduction of the 100155
- 2000V ESD protection
- Pin/function compatible with 100155
- Voltage compensated operating range = -4.2V to -5.7V
- Available to industrial grade temperature range

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                                                                |
|--------------|----------------|--------------------------------------------------------------------------------------------------------------------|
| 100355PC     | N24E           | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.400 Wide                                              |
| 100355QC     | V28A           | 28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square                                               |
| 100355QI     |                | 28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square Industrial Temperature Range (-40°C to +85°C) |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code

#### **Logic Symbol**



#### **Pin Descriptions**

| Pin Names                                                 | Description                |
|-----------------------------------------------------------|----------------------------|
| $\overline{E}_1, \overline{E}_2$                          | Enable Inputs (Active LOW) |
| $\overline{E}_1, \overline{E}_2$<br>$\overline{S}_0, S_1$ | Select Inputs              |
| MR                                                        | Master Reset               |
| D <sub>na</sub> –D <sub>nd</sub>                          | Data Inputs                |
| $Q_a - Q_d$                                               | Data Outputs               |
| $\overline{Q}_a - \overline{Q}_d$                         | Complementary Data Outputs |

#### **Connection Diagrams**



### **Operating Mode Table**

|                | Con            | trols          |                | Outputs           |
|----------------|----------------|----------------|----------------|-------------------|
| E <sub>1</sub> | E <sub>2</sub> | S <sub>1</sub> | s <sub>0</sub> | Q <sub>n</sub>    |
| Н              | Х              | Х              | Х              | Latched (Note 1)  |
| Х              | Н              | Х              | Х              | Latched (Note 1)  |
| L              | L              | L              | L              | D <sub>0x</sub>   |
| L              | L              | Н              | L              | $D_{0x} + D_{1x}$ |
| L              | L              | L              | Н              | L                 |
| L              | L              | Н              | Н              | D <sub>1x</sub>   |

H = HIGH Voltage Level L = LOW Voltage Level X = Don't Care

Note 1: Stores data present before  $\overline{\overline{E}}$  went HIGH

#### **Truth Table**

|    |                | ı                | Outp           | uts              |                 |                 |                                      |                           |
|----|----------------|------------------|----------------|------------------|-----------------|-----------------|--------------------------------------|---------------------------|
| MR | E <sub>1</sub> | $\overline{E}_2$ | S <sub>1</sub> | $\overline{s}_0$ | D <sub>1x</sub> | D <sub>0x</sub> | $\overline{\mathbf{Q}}_{\mathbf{x}}$ | $\mathbf{Q}_{\mathbf{x}}$ |
| Н  | Χ              | Χ                | Χ              | Χ                | Χ               | Χ               | Н                                    | L                         |
| L  | L              | L                | Н              | Н                | Н               | Χ               | L                                    | Н                         |
| L  | L              | L                | Н              | Н                | L               | Χ               | Н                                    | L                         |
| L  | L              | L                | L              | L                | Х               | Н               | L                                    | Н                         |
| L  | L              | L                | L              | L                | Χ               | L               | Н                                    | L                         |
| L  | L              | L                | L              | Н                | Χ               | Χ               | Н                                    | L                         |
| L  | L              | L                | Н              | L                | Н               | Χ               | L                                    | Н                         |
| L  | L              | L                | Н              | L                | Х               | Н               | L                                    | Н                         |
| L  | L              | L                | Н              | L                | L               | L               | Н                                    | L                         |
| L  | Н              | Χ                | Х              | Χ                | Χ               | Χ               | Latched (                            | (Note 1)                  |
| L  | Х              | Н                | Х              | Χ                | Х               | Χ               | Latched (                            | (Note 1)                  |

## **Logic Diagram**



#### **Absolute Maximum Ratings**(Note 2)

## Recommended Operating Conditions

Case Temperature  $(T_C)$ 

 $\begin{array}{ccc} \text{Commercial} & 0^{\circ}\text{C to +85^{\circ}\text{C}} \\ \text{Industrial} & -40^{\circ}\text{C to +85^{\circ}\text{C}} \\ \text{Supply Voltage (V}_{\text{EE}}) & -5.7\text{V to } -4.2\text{V} \\ \end{array}$ 

Note 2: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum rating. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note 3: ESD testing conforms to MIL-STD-883, Method 3015.

#### **Commercial Version**

#### DC Electrical Characteristics (Note 4)

 $\rm V_{EE} = -4.2V$  to  $-5.7V,~V_{CC} = V_{CCA} = GND,~T_{C} = 0^{\circ}C$  to  $+85^{\circ}C$ 

| Symbol           | Parameter                        | Min   | Тур   | Max   | Units | Conditions                              |                       |  |  |
|------------------|----------------------------------|-------|-------|-------|-------|-----------------------------------------|-----------------------|--|--|
| V <sub>OH</sub>  | Output HIGH Voltage              | -1025 | -955  | -870  | mV    | V <sub>IN</sub> = V <sub>IH (Max)</sub> | Loading with          |  |  |
| V <sub>OL</sub>  | Output LOW Voltage               | -1830 | -1705 | -1620 | mV    | or V <sub>IL (Min)</sub>                | $50\Omega$ to $-2.0V$ |  |  |
| V <sub>OHC</sub> | Output HIGH Voltage              | -1035 |       |       | mV    | V <sub>IN</sub> = V <sub>IH (Min)</sub> | Loading with          |  |  |
| V <sub>OLC</sub> | Output LOW Voltage               |       |       | -1610 | mV    | or V <sub>IL (Max)</sub>                | $50\Omega$ to $-2.0V$ |  |  |
| $V_{IH}$         | Input HIGH Voltage               | -1165 |       | -870  | mV    | Guaranteed HIGH Signal                  |                       |  |  |
|                  |                                  |       |       |       |       | for ALL Inputs                          |                       |  |  |
| V <sub>IL</sub>  | Input LOW Voltage                | -1830 |       | -1475 | mV    | Guaranteed LOW Signal                   |                       |  |  |
|                  |                                  |       |       |       |       | for ALL Inputs                          |                       |  |  |
| I <sub>IL</sub>  | Input LOW Current                | 0.50  |       |       | μΑ    | $V_{IN} = V_{IL (Min)}$                 |                       |  |  |
| I <sub>IH</sub>  | Input HIGH Current               |       |       |       |       |                                         |                       |  |  |
|                  |                                  |       |       | 220   |       |                                         |                       |  |  |
|                  | $\overline{E}_1, \overline{E}_2$ |       |       | 350   | μΑ    | $V_{IN} = V_{IH (Max)}$                 |                       |  |  |
|                  | D <sub>na</sub> -D <sub>nd</sub> |       |       | 340   |       |                                         |                       |  |  |
|                  | MR                               |       |       | 430   |       |                                         |                       |  |  |
| I <sub>EE</sub>  | Power Supply Current             | -87   |       | -40   | mA    | Inputs Open                             |                       |  |  |

Note 4: The specified limits represent the "worst case" value for the parameter. Since these values normally occur at the temperature extremes, additional noise immunity and guard banding can be achieved by decreasing the allowable system operating ranges. Conditions for testing shown in the tables are chosen to guarantee operation under "worst case" conditions.

# Commercial Version (Continued) DIP AC Electrical Characteristics

 $V_{EE} = -4.2V$  to -5.7V,  $V_{CC} = V_{CCA} = GND$ 

| Symbol              | Parameter                                           | T <sub>C</sub> = | : 0°C | $T_C = +25^{\circ}C$ |      | T <sub>C</sub> = +85°C |      | Units | Conditions   |
|---------------------|-----------------------------------------------------|------------------|-------|----------------------|------|------------------------|------|-------|--------------|
| Cymbol              |                                                     | Min              | Max   | Min                  | Max  | Min                    | Max  | Units | Conditions   |
| t <sub>PLH</sub>    | Propagation Delay                                   |                  |       |                      |      |                        |      |       |              |
| t <sub>PHL</sub>    | D <sub>na</sub> -D <sub>nd</sub> to Output          | 0.60             | 1.90  | 0.60                 | 1.90 | 0.70                   | 2.00 | ns    |              |
|                     | (Transparent Mode)                                  |                  |       |                      |      |                        |      |       |              |
| t <sub>PLH</sub>    | Propagation Delay                                   |                  |       |                      |      |                        |      |       | Figures 1, 2 |
| t <sub>PHL</sub>    | S <sub>0</sub> , S <sub>1</sub> to Output           | 1.00             | 2.60  | 1.00                 | 2.60 | 1.20                   | 2.70 | ns    |              |
|                     | (Transparent Mode)                                  |                  |       |                      |      |                        |      |       |              |
| t <sub>PLH</sub>    | Propagation Delay                                   | 0.80             | 2.00  | 0.80                 | 2.00 | 0.80                   | 2.10 | ns    |              |
| t <sub>PHL</sub>    | $\overline{E}_1$ , $\overline{E}_2$ to Output       | 0.80             | 2.00  | 0.00                 | 2.00 | 0.00                   | 2.10 | 115   |              |
| PLH                 | Propagation Delay                                   | 0.80             | 2.30  | 0.80                 | 2.30 | 0.80                   | 2.30 | ns    | Figures 1, 3 |
| t <sub>PHL</sub>    | MR to Output                                        | 0.80             | 2.30  | 0.00                 | 2.30 | 0.00                   | 2.30 | 115   | rigules 1, 3 |
| t <sub>TLH</sub>    | Transition Time                                     | 0.60             | 1.40  | 0.60                 | 1.40 | 0.60                   | 1.40 | ns    | Figures 1, 2 |
| t <sub>THL</sub>    | 20% to 80%, 80% to 20%                              | 0.00             | 1.40  | 0.00                 | 1.40 | 0.00                   | 1.40 | 113   | rigules 1, 2 |
| ts                  | Setup Time                                          |                  |       |                      |      |                        |      |       |              |
|                     | D <sub>na</sub> –D <sub>nd</sub>                    | 0.90             |       | 0.90                 |      | 0.90                   |      | ns    | Figure 4     |
|                     | S <sub>0</sub> , S <sub>1</sub>                     | 1.70             |       | 1.70                 |      | 1.70                   |      |       |              |
|                     | MR (Release Time)                                   | 1.50             |       | 1.50                 |      | 1.50                   |      |       | Figure 3     |
| <sup>t</sup> н      | Hold Time                                           |                  |       |                      |      |                        |      |       |              |
|                     | D <sub>na</sub> -D <sub>nd</sub>                    | 0.40             |       | 0.40                 |      | 0.40                   |      | ns    | Figure 4     |
|                     | $\overline{S}_0$ , $S_1$                            | 0.00             |       | 0.00                 |      | 0.00                   |      |       |              |
| <sub>PW</sub> (L)   | Pulse Width LOW $\overline{E}_1$ , $\overline{E}_2$ | 2.00             |       | 2.00                 |      | 2.00                   |      | ns    | Figure 2     |
| t <sub>PW</sub> (H) | Pulse Width HIGH MR                                 | 2.00             |       | 2.00                 |      | 2.00                   |      | ns    | Figure 3     |

## Commercial Version (Continued) PLCC AC Electrical Characteristics

 $V_{EE} = -4.2 V$  to -5.7 V,  $V_{CC} = V_{CCA} = GND$ 

| Symbol              | Parameter                                           | $T_C = 0^{\circ}C$ |      | T <sub>C</sub> = +25°C |      | T <sub>C</sub> = - | +85°C | Units | Conditions   |
|---------------------|-----------------------------------------------------|--------------------|------|------------------------|------|--------------------|-------|-------|--------------|
| Syllibol            |                                                     | Min                | Max  | Min                    | Max  | Min                | Max   | Units | Conditions   |
| t <sub>PLH</sub>    | Propagation Delay                                   |                    |      |                        |      |                    |       |       |              |
| $t_{PHL}$           | D <sub>na</sub> -D <sub>nd</sub> to Output          | 0.60               | 1.70 | 0.60                   | 1.70 | 0.70               | 1.80  | ns    |              |
|                     | (Transparent Mode)                                  |                    |      |                        |      |                    |       |       |              |
| t <sub>PLH</sub>    | Propagation Delay                                   |                    |      |                        |      |                    |       |       | Figures 1, 2 |
| $t_{PHL}$           | S <sub>0</sub> , S <sub>1</sub> to Output           | 1.00               | 2.40 | 1.00                   | 2.40 | 1.20               | 2.50  | ns    |              |
|                     | (Transparent Mode)                                  |                    |      |                        |      |                    |       |       |              |
| t <sub>PLH</sub>    | Propagation Delay                                   | 0.80               | 1.80 | 0.80                   | 1.80 | 0.80               | 1.90  | ns    |              |
| $t_{PHL}$           | $\overline{E}_1$ , $\overline{E}_2$ to Output       | 0.00               | 1.00 | 0.80                   | 1.00 | 0.80               | 1.50  | 115   |              |
| t <sub>PLH</sub>    | Propagation Delay                                   | 0.80               | 2.10 | 0.80                   | 2.10 | 0.80               | 2.10  | ns    | Figures 1, 3 |
| $t_{PHL}$           | MR to Output                                        | 0.00               | 2.10 | 0.80                   | 2.10 | 0.80               | 2.10  | 115   | rigules 1, 3 |
| t <sub>TLH</sub>    | Transition Time                                     | 0.60               | 1.30 | 0.60                   | 1.30 | 0.60               | 1.30  | ns    | Figures 1, 2 |
| $t_{THL}$           | 20% to 80%, 80% to 20%                              | 0.00               | 1.30 | 0.00                   | 1.30 | 0.00               | 1.30  | 115   | rigules 1, 2 |
| t <sub>S</sub>      | Setup Time                                          |                    |      |                        |      |                    |       |       |              |
|                     | D <sub>na</sub> –D <sub>nd</sub>                    | 0.80               |      | 0.80                   |      | 0.80               |       | ns    | Figure 4     |
|                     | $\overline{S}_0$ , $S_1$                            | 1.60               |      | 1.60                   |      | 1.60               |       |       |              |
|                     | MR (Release Time)                                   | 1.40               |      | 1.40                   |      | 1.40               |       |       | Figure 3     |
| t <sub>H</sub>      | Hold Time                                           |                    |      |                        |      |                    |       |       |              |
|                     | D <sub>na</sub> –D <sub>nd</sub>                    | 0.30               |      | 0.30                   |      | 0.30               |       | ns    | Figure 4     |
|                     | $\overline{S}_0$ , $S_1$                            | -0.10              |      | -0.10                  |      | -0.10              |       |       |              |
| t <sub>PW</sub> (L) | Pulse Width LOW $\overline{E}_1$ , $\overline{E}_2$ | 2.00               |      | 2.00                   |      | 2.00               |       | ns    | Figure 2     |
| t <sub>PW</sub> (H) | Pulse Width HIGH MR                                 | 2.00               |      | 2.00                   |      | 2.00               |       | ns    | Figure 3     |
| t <sub>OSHL</sub>   | Maximum Skew Common Edge                            |                    |      |                        |      |                    |       |       | PLCC only    |
|                     | Output-to-Output Variation                          |                    | 330  |                        | 330  |                    | 330   | ps    | (Note 5)     |
|                     | Data to Output Path                                 |                    |      |                        |      |                    |       |       |              |
| toslh               | Maximum Skew Common Edge                            |                    |      |                        |      |                    |       |       | PLCC only    |
|                     | Output-to-Output Variation                          |                    | 370  |                        | 370  |                    | 370   | ps    | (Note 5)     |
|                     | Data to Output Path                                 |                    |      |                        |      |                    |       |       |              |
| tost                | Maximum Skew Opposite Edge                          |                    |      |                        |      |                    |       |       | PLCC only    |
|                     | Output-to-Output Variation                          |                    | 370  |                        | 370  |                    | 370   | ps    | (Note 5)     |
|                     | Data to Output Path                                 |                    |      |                        |      |                    |       |       |              |
| t <sub>PS</sub>     | Maximum Skew                                        |                    |      |                        |      |                    |       |       | PLCC only    |
|                     | Pin (Signal) Transition Variation                   |                    | 270  |                        | 270  |                    | 270   | ps    | (Note 5)     |
|                     | Data to Output Path                                 |                    |      |                        |      |                    |       |       |              |

Note 5: Output-to-Output Skew is defined as the absolute value of the difference between the actual propagation delay for any outputs within the same packaged device. The specifications apply to any outputs switching in the same direction either HIGH-to-LOW (toshi), or LOW-to-HIGH (toshi), or in opposite directions both HL and LH (tosh). Parameters tosh and the guaranteed by design.

#### **Industrial Version**

### PLCC DC Electrical Characteristics (Note 6)

 $\rm V_{EE} = -4.2V$  to  $-5.7V,~V_{CC} = V_{CCA} = GND,~T_{C} = -40^{\circ}C$  to  $+85^{\circ}C$ 

| Symbol           | Parameter                            | T <sub>C</sub> = -40°C |       | $T_C = 0^{\circ}C \text{ to } +85^{\circ}C$ |       | Units  | Conditions                                           |  |  |
|------------------|--------------------------------------|------------------------|-------|---------------------------------------------|-------|--------|------------------------------------------------------|--|--|
|                  |                                      | Min                    | Max   | Min                                         | Max   | Oilles | Conditions                                           |  |  |
| V <sub>OH</sub>  | Output HIGH Voltage                  | -1085                  | -870  | -1025                                       | -870  | mV     | V <sub>IN</sub> = V <sub>IH (Max)</sub> Loading with |  |  |
| V <sub>OL</sub>  | Output LOW Voltage                   | -1830                  | -1575 | -1830                                       | -1620 | mV     | or $V_{IL (Min)}$ 50 $\Omega$ to -2.0 $V$            |  |  |
| V <sub>OHC</sub> | Output HIGH Voltage                  | -1095                  |       | -1035                                       |       | mV     | V <sub>IN</sub> = V <sub>IH (Min)</sub> Loading with |  |  |
| V <sub>OLC</sub> | Output LOW Voltage                   |                        | -1565 |                                             | -1610 | mV     | or $V_{IL~(Max)}$ 50 $\Omega$ to -2.0 $V$            |  |  |
| V <sub>IH</sub>  | Input HIGH Voltage                   | -1170                  | -870  | -1165                                       | -870  | mV     | Guaranteed HIGH Signal                               |  |  |
|                  |                                      |                        |       |                                             |       |        | for ALL Inputs                                       |  |  |
| V <sub>IL</sub>  | Input LOW Voltage                    | -1830                  | -1480 | 1830                                        | 1475  | mV     | Guaranteed LOW Signal                                |  |  |
|                  |                                      |                        |       |                                             |       |        | for ALL Inputs                                       |  |  |
| I <sub>IL</sub>  | Input LOW Current                    | 0.50                   |       | 0.50                                        |       | μΑ     | V <sub>IN</sub> = V <sub>IL (Min)</sub>              |  |  |
| I <sub>IH</sub>  | Input HIGH Current                   |                        |       |                                             |       |        |                                                      |  |  |
|                  | S <sub>0</sub> , S <sub>1</sub>      |                        | 300   |                                             | 220   |        |                                                      |  |  |
|                  | $\overline{E}_{1}, \overline{E}_{2}$ |                        | 350   |                                             | 350   | μΑ     | V <sub>IN</sub> = V <sub>IH (Max)</sub>              |  |  |
|                  | D <sub>na</sub> -D <sub>nd</sub>     |                        | 340   |                                             | 340   |        |                                                      |  |  |
|                  | MR                                   |                        | 430   |                                             | 430   |        |                                                      |  |  |
| I <sub>EE</sub>  | Power Supply Current                 | -87                    | -40   | -87                                         | -40   | mA     | Inputs Open                                          |  |  |

Note 6: The specified limits represent the "worst case" value for the parameter. Since these values normally occur at the temperature extremes, additional noise immunity and guard banding can be achieved by decreasing the allowable system operating ranges. Conditions for testing shown in the tables are chosen to guarantee operation under "worst case" conditions.

#### **PLCC AC Electrical Characteristics**

 $\rm V_{EE} = -4.2V$  to  $-5.7V,~V_{CC} = V_{CCA} = GND$ 

| Symbol              | Parameter                                           | T <sub>C</sub> = | $T_C = -40^{\circ}C$ |       | T <sub>C</sub> = +25°C |       | +85°C | Units  | Conditions   |
|---------------------|-----------------------------------------------------|------------------|----------------------|-------|------------------------|-------|-------|--------|--------------|
| Symbol              |                                                     | Min              | Max                  | Min   | Max                    | Min   | Max   | Oilles | Conditions   |
| t <sub>PLH</sub>    | Propagation Delay                                   |                  |                      |       |                        |       |       |        |              |
| t <sub>PHL</sub>    | D <sub>na</sub> -D <sub>nd</sub> to Output          | 0.60             | 1.70                 | 0.60  | 1.70                   | 0.70  | 1.80  | ns     |              |
|                     | (Transparent Mode)                                  |                  |                      |       |                        |       |       |        |              |
| t <sub>PLH</sub>    | Propagation Delay                                   |                  |                      |       |                        |       |       |        | Figures 1, 2 |
| t <sub>PHL</sub>    | S <sub>0</sub> , S <sub>1</sub> to Output           | 1.00             | 2.40                 | 1.00  | 2.40                   | 1.20  | 2.50  | ns     | Figures 1, 2 |
|                     | (Transparent Mode)                                  |                  |                      |       |                        |       |       |        |              |
| t <sub>PLH</sub>    | Propagation Delay                                   | 0.80             | 1.80                 | 0.80  | 1.80                   | 0.80  | 1.90  | ns     |              |
| t <sub>PHL</sub>    | $\overline{E}_1$ , $\overline{E}_2$ to Output       | 0.80             | 1.00                 | 0.00  | 1.00                   | 0.00  | 1.50  | 115    |              |
| t <sub>PLH</sub>    | Propagation Delay                                   | 0.80             | 2.10                 | 0.80  | 2.10                   | 0.80  | 2.10  | ns     | Figures 1, 3 |
| t <sub>PHL</sub>    | MR to Output                                        | 0.60             | 2.10                 | 0.60  | 2.10                   | 0.60  | 2.10  | 115    | Figures 1, 3 |
| t <sub>TLH</sub>    | Transition Time                                     | 0.40             | 1.90                 | 0.60  | 1.30                   | 0.60  | 1.30  | ns     | Figures 1, 2 |
| t <sub>THL</sub>    | 20% to 80%, 80% to 20%                              | 0.40             | 1.90                 | 0.60  | 1.30                   | 0.60  | 1.30  | 115    | Figures 1, 2 |
| t <sub>S</sub>      | Setup Time                                          |                  |                      |       |                        |       |       |        |              |
|                     | D <sub>na</sub> –D <sub>nd</sub>                    | 0.90             |                      | 0.80  |                        | 0.80  |       | ns     | Figure 4     |
|                     | <u>S</u> <sub>0</sub> , S₁                          | 2.40             |                      | 1.60  |                        | 1.60  |       |        |              |
|                     | MR (Release Time)                                   | 1.50             |                      | 1.40  |                        | 1.40  |       |        | Figure 3     |
| t <sub>H</sub>      | Hold Time                                           |                  |                      |       |                        |       |       |        |              |
|                     | D <sub>na</sub> –D <sub>nd</sub>                    | 0.40             |                      | 0.30  |                        | 0.30  |       | ns     | Figure 4     |
|                     | <u>S</u> <sub>0</sub> , S₁                          | 0.00             |                      | -0.10 |                        | -0.10 |       |        |              |
| t <sub>PW</sub> (L) | Pulse Width LOW $\overline{E}_1$ , $\overline{E}_2$ | 2.00             |                      | 2.00  |                        | 2.00  |       | ns     | Figure 2     |
| t <sub>PW</sub> (H) | Pulse Width HIGH MR                                 | 2.00             |                      | 2.00  |                        | 2.00  |       | ns     | Figure 3     |

### **Test Circuit**



#### Natas

 $\mathrm{V_{CC}},\ \mathrm{V_{CCA}} = +2\mathrm{V},\ \mathrm{V_{EE}} = -2.5\mathrm{V}$ 

L1 and L2 = equal length  $50\Omega$  impedance lines

 $R_{T}=50\Omega$  terminator internal to scope

Decoupling 0.1  $\mu\text{F}$  from GND to  $V_{\text{CC}}$  and  $V_{\text{EE}}$ 

All unused outputs are loaded with  $50\Omega$  to GND

 $C_L = Fixture$ and stray capacitance  $\leq 3 \ pF$ 

Pin numbers shown are for flatpak; for DIP see logic symbol

FIGURE 1. AC Test Circuit





### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square Package Number V28A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com