

April 1988 Revised March 1999

# 74F151A 8-Input Multiplexer

## **General Description**

The F151A is a high-speed 8-input digital multiplexer. It provides in one package the ability to select one line of data from up to eight sources. The F151A can be used as a

universal function generator to generate any logic function of four variables. Both assertion and negation outputs are provided.

## **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| 74F151ASC    | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| 74F151ASJ    | M16D           | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74F151APC    | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

## **Logic Symbols**



# **Connection Diagram**



# **Unit Loading/Fan Out**

| Dia Nama                       | Description               | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |
|--------------------------------|---------------------------|----------|-----------------------------------------|--|
| Pin Names                      | Description               | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |  |
| I <sub>0</sub> –I <sub>7</sub> | Data Inputs               | 1.0/1.0  | 20 μA/-0.6 mA                           |  |
| S <sub>0</sub> -S <sub>2</sub> | Select Inputs             | 1.0/1.0  | 20 μA/-0.6 mA                           |  |
| Ē                              | Enable Input (Active LOW) | 1.0/1.0  | 20 μA/-0.6 mA                           |  |
| Z                              | Data Output               | 50/33.3  | –1 mA/20 mA                             |  |
| Z                              | Inverted Data Output      | 50/33.3  | –1 mA/20 mA                             |  |

# **Functional Description**

The F151A is a logic implementation of a single pole, 8-position switch with the switch position controlled by the state of three Select inputs,  $S_0$ ,  $S_1$ ,  $S_2$ . Both assertion and negation outputs are provided. The Enable input  $(\overline{\overline{E}})$  is negation outputs are provided. The Enable Input (E) is active LOW. When it is not activated, the negation output is HIGH and the assertion output is LOW regardless of all other inputs. The logic function provided at the output is:  $Z = \overline{E} \bullet (I_0 \ \overline{S}_2 \ \overline{S}_1 \ \overline{S}_0 + I_1 \ \overline{S}_2 \ \overline{S}_1 \ \overline{S}_0 + I_2 \ \overline{S}_2 \ S_1 \ \overline{S}_0 + I_3 \ \overline{S}_2 \ S_1 \ S_0 + I_4 \ S_2 \ \overline{S}_1 \ \overline{S}_0 + I_5 \ S_2 \ \overline{S}_1 \ S_0 + I_5 \ S_1 \ S_0 \ S_0$ 

$$Z = \overline{E} \bullet (I_0 \overline{S}_2 \overline{S}_1 \overline{S}_0 + I_1 \overline{S}_2 \overline{S}_1 S_0 + I_2 \overline{S}_2 S_1 \overline{S}_0 + I_3 \overline{S}_2 S_1 S_0 + I_4 S_2 \overline{S}_1 \overline{S}_0 + I_5 S_2 \overline{S}_1 S_0 + I_6 S_2 \overline{S}_1 S_0 + I$$

 $\mathsf{I}_6 \; \mathsf{S}_2 \; \mathsf{S}_1 \; \overline{\mathsf{S}}_0 + \mathsf{I}_7 \; \mathsf{S}_2 \; \mathsf{S}_1 \; \mathsf{S}_0)$ 

The F151A provides the ability, in one package, to select from eight sources of data or control information. By proper manipulation of the inputs, the F151A can provide any logic function of four variables and its negation.

#### **Truth Table**

|   | Inj            |                | puts           |                |                |
|---|----------------|----------------|----------------|----------------|----------------|
| Ē | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | Z              | Z              |
| Н | Х              | Х              | Х              | Н              | L              |
| L | L              | L              | L              | Ī <sub>0</sub> | I <sub>O</sub> |
| L | L              | L              | Н              | Ī <sub>1</sub> | I <sub>1</sub> |
| L | L              | Н              | L              | Ī <sub>2</sub> | l <sub>2</sub> |
|   |                |                |                |                |                |
| L | L              | Н              | Н              | Ī <sub>3</sub> | I <sub>3</sub> |
| L | Н              | L              | L              | Ī <sub>4</sub> | I <sub>4</sub> |
| L | Н              | L              | Н              | Ī <sub>5</sub> | I <sub>5</sub> |
| L | Н              | Н              | L              | Ī <sub>6</sub> | I <sub>6</sub> |
| L | Н              | Н              | Н              | Ī <sub>7</sub> | l <sub>7</sub> |

H = HIGH Voltage Level

L = LOW Voltage Level

# **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### **Absolute Maximum Ratings**(Note 1)

Storage Temperature -65°C to +150°C -55°C to +125°C Ambient Temperature under Bias -55°C to +175°C Junction Temperature under Bias

Plastic -55°C to +150°C

V<sub>CC</sub> Pin Potential to

Ground Pin -0.5V to +7.0V Input Voltage (Note 2) -0.5V to +7.0V Input Current (Note 2) -30 mA to +5.0 mA

Voltage Applied to Output in HIGH State (with  $V_{CC} = 0V$ )

-0.5V to V<sub>CC</sub> Standard Output 3-STATE Output -0.5V to +5.5V

Current Applied to Output

in LOW State (Max) twice the rated  $I_{OL}$  (mA)

#### **Recommended Operating Conditions**

Free Air Ambient Temperature 0°C to +70°C +4.5V to +5.5V Supply Voltage

**Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                    |                     | Min  | Тур  | Max  | Units | V <sub>cc</sub> | Conditions                  |  |
|------------------|------------------------------|---------------------|------|------|------|-------|-----------------|-----------------------------|--|
| V <sub>IH</sub>  | Input HIGH Voltage           |                     | 2.0  |      |      | V     |                 | Recognized as a HIGH Signal |  |
| V <sub>IL</sub>  | Input LOW Voltage            |                     |      |      | 0.8  | V     |                 | Recognized as a LOW Signal  |  |
| V <sub>CD</sub>  | Input Clamp Diode Voltage    |                     |      |      | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA    |  |
| V <sub>OH</sub>  | Output HIGH                  | 10% V <sub>CC</sub> | 2.5  |      |      | V     | Min             | I <sub>OH</sub> = -1 mA     |  |
|                  | Voltage                      | 5% V <sub>CC</sub>  | 2.7  |      |      | V     | IVIII           | $I_{OH} = -1 \text{ mA}$    |  |
| V <sub>OL</sub>  | Output LOW                   |                     |      |      |      |       |                 |                             |  |
|                  | Voltage                      | 10% V <sub>CC</sub> |      |      | 0.5  | V     | Min             | I <sub>OL</sub> = 20 mA     |  |
| I <sub>IH</sub>  | Input HIGH                   |                     |      |      |      |       |                 |                             |  |
|                  | Current                      |                     |      |      | 5.0  | μΑ    | Max             | $V_{IN} = 2.7V$             |  |
| I <sub>BVI</sub> | Input HIGH Current           |                     |      |      |      |       |                 |                             |  |
|                  | Breakdown Test               |                     |      |      | 7.0  | μΑ    | Max             | $V_{IN} = 7.0V$             |  |
| I <sub>CEX</sub> | Output HIGH                  |                     |      |      |      |       |                 |                             |  |
|                  | Leakage Current              |                     |      |      | 50   | μΑ    | Max             | $V_{OUT} = V_{CC}$          |  |
| V <sub>ID</sub>  | Input Leakage                |                     | 4.75 |      |      | V     | 0.0             | I <sub>ID</sub> = 1.9 μA    |  |
|                  | Test                         |                     |      |      |      |       |                 | All Other Pins Grounded     |  |
| I <sub>OD</sub>  | Output Leakage               |                     |      |      | 3.75 | μΑ    | 0.0             | V <sub>IOD</sub> = 150 mV   |  |
|                  | Circuit Current              |                     |      |      |      |       |                 | All Other Pins Grounded     |  |
| I <sub>IL</sub>  | Input LOW Current            |                     |      |      | -0.6 | mA    | Max             | V <sub>IN</sub> = 0.5V      |  |
| Ios              | Output Short-Circuit Current |                     | -60  |      | -150 | mA    | Max             | V <sub>OUT</sub> = 0V       |  |
| I <sub>CC</sub>  | Power Supply Current         |                     |      | 13.5 | 21.0 | mA    | Max             | V <sub>O</sub> = HIGH       |  |

3

# **AC Electrical Characteristics**

| Symbol           | Parameter               | $T_A = +25$ °C<br>$V_{CC} = +5.0V$<br>$C_L = 50 \text{ pF}$ |     |      | $T_A = 0$ °C to +70°C $C_L = 50 \text{ pF}$ |      | Units |
|------------------|-------------------------|-------------------------------------------------------------|-----|------|---------------------------------------------|------|-------|
|                  |                         | Min                                                         | Тур | Max  | Min                                         | Max  |       |
| t <sub>PLH</sub> | Propagation Delay       | 4.0                                                         | 6.2 | 9.0  | 3.5                                         | 9.5  | ns    |
| t <sub>PHL</sub> | $S_n$ to $\overline{Z}$ | 3.2                                                         | 5.2 | 7.5  | 3.2                                         | 7.5  | 115   |
| t <sub>PLH</sub> | Propagation Delay       | 4.5                                                         | 7.5 | 10.5 | 4.5                                         | 12.0 | ns    |
| t <sub>PHL</sub> | S <sub>n</sub> to Z     | 4.0                                                         | 6.2 | 9.0  | 4.0                                         | 9.0  | 115   |
| t <sub>PLH</sub> | Propagation Delay       | 3.0                                                         | 4.7 | 6.1  | 3.0                                         | 7.0  | ns    |
| t <sub>PHL</sub> | E to Z                  | 3.0                                                         | 4.4 | 6.0  | 2.5                                         | 6.0  |       |
| t <sub>PLH</sub> | Propagation Delay       | 5.0                                                         | 7.0 | 9.5  | 4.0                                         | 10.5 | ns    |
| t <sub>PHL</sub> | E to Z                  | 3.5                                                         | 5.3 | 7.0  | 3.0                                         | 7.5  |       |
| t <sub>PLH</sub> | Propagation Delay       | 3.0                                                         | 4.8 | 6.5  | 3.0                                         | 7.0  | ns    |
| t <sub>PHL</sub> | $I_n$ to $\overline{Z}$ | 1.5                                                         | 2.5 | 4.0  | 1.5                                         | 5.0  |       |
| t <sub>PLH</sub> | Propagation Delay       | 3.0                                                         | 4.8 | 6.5  | 2.5                                         | 7.5  | ns    |
| t <sub>PHL</sub> | I <sub>n</sub> to Z     | 3.7                                                         | 5.5 | 7.0  | 3.7                                         | 7.5  |       |





16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com