### FAIRCHILD

SEMICONDUCTOR

## 74F253 Dual 4-Input Multiplexer with 3-STATE Outputs

#### **General Description**

The 74F253 is a dual 4-input multiplexer with 3-STATE outputs. It can select two bits of data from four sources using common select inputs. The output may be individually switched to a high impedance state with a HIGH on the respective Output Enable ( $\overline{OE}$ ) inputs, allowing the outputs to interface directly with bus oriented systems.

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| 74F253SC     | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| 74F253SJ     | M16D           | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74F253PC     | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Features

Multifunction capability

■ Non-inverting 3-STATE outputs

#### **Logic Symbols**



#### **Connection Diagram**

| ŌE <sub>a</sub>   | 1 | $\bigcirc$ | 16 | -v <sub>cc</sub>  |
|-------------------|---|------------|----|-------------------|
| s1-               | 2 |            | 15 | - 0E              |
| ا <sub>3a</sub> - | 3 |            | 14 | -s <sub>o</sub>   |
| 1 <sub>2a</sub> - | 4 |            | 13 | -1 <sub>3b</sub>  |
| I <sub>1a</sub> — | 5 |            | 12 | -1 <sub>26</sub>  |
| 1 <sub>0a</sub> — | 6 |            | 11 | -1 <sub>1b</sub>  |
| Za-               | 7 |            | 10 | — I <sub>ОЬ</sub> |
| GND —             | 8 |            | 9  | -z <sub>b</sub>   |

April 1988

Revised August 1999

74F253 Dual 4-Input Multiplexer with 3-STATE Outputs

© 1999 Fairchild Semiconductor Corporation DS009505

# 74F253

#### **Unit Loading/Fan Out**

| Pin Names                        | Description                             | U.L.         | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |  |
|----------------------------------|-----------------------------------------|--------------|-----------------------------------------|--|--|
|                                  | Description                             | HIGH/LOW     | Output I <sub>OH</sub> /I <sub>OL</sub> |  |  |
| I <sub>0a</sub> –I <sub>3a</sub> | Side A Data Inputs                      | 1.0/1.0      | 20 μA/–0.6 mA                           |  |  |
| I <sub>0b</sub> –I <sub>3b</sub> | Side B Data Inputs                      | 1.0/1.0      | 20 µA/–0.6 mA                           |  |  |
| S <sub>0</sub> –S <sub>1</sub>   | Common Select Inputs                    | 1.0/1.0      | 20 µA/–0.6 mA                           |  |  |
| OE <sub>a</sub>                  | Side A Output Enable Input (Active LOW) | 1.0/1.0      | 20 μA/–0.6 mA                           |  |  |
| OEb                              | Side B Output Enable Input (Active LOW) | 1.0/1.0      | 20 μA/–0.6 mA                           |  |  |
| Z <sub>a</sub> , Z <sub>b</sub>  | 3-STATE Outputs                         | 150/40(33.3) | –3 mA/24 mA (20 mA)                     |  |  |

**Truth Table** 

#### **Functional Description**

#### This device contains two identical 4-input multiplexers with 3-STATE outputs. They select two bits from four sources selected by common Select inputs $(S_0, S_1)$ . The 4-input multiplexers have individual Output Enable $(\overline{OE}_a, \overline{OE}_b)$ inputs which, when HIGH, force the outputs to a high impedance (High Z) state. This device is the logic implementation of a 2-pole, 4-position switch, where the position of the switch is determined by the logic levels supplied to the two select inputs. The logic equations for the outputs are shown below:

 $Z_a = \overline{\mathsf{OE}}_a \bullet (\mathsf{I}_{0a} \bullet \overline{\mathsf{S}}_1 \bullet \overline{\mathsf{S}}_0 + \mathsf{I}_{1a} \bullet \overline{\mathsf{S}}_1 \bullet \mathsf{S}_0 +$  $\mathsf{I}_{2a} \bullet \mathsf{S}_1 \bullet \overline{\mathsf{S}}_0 + \mathsf{I}_{3a} \bullet \mathsf{S}_1 \bullet \mathsf{S}_0)$  $Z_{b} = \overline{OE}_{b} \bullet (I_{0b} \bullet \overline{S}_{1} \bullet \overline{S}_{0} + I_{1b} \bullet \overline{S}_{1} \bullet S_{0} +$  $\mathsf{I}_{2b} \bullet \mathsf{S}_1 \bullet \mathsf{S}_0 + \mathsf{I}_{3b} \bullet \mathsf{S}_1 \bullet \mathsf{S}_0)$ 

If the outputs of 3-STATE devices are tied together, all but one device must be in the high impedance state to avoid high currents that would exceed the maximum ratings. Designers should ensure that Output Enable signals to 3-STATE devices whose outputs are tied together are designed so that there is no overlap.

|                | Select<br>Inputs      |                | Data Inputs    |                | Output<br>Enable | Output |   |
|----------------|-----------------------|----------------|----------------|----------------|------------------|--------|---|
| S <sub>0</sub> | <b>S</b> <sub>1</sub> | I <sub>0</sub> | I <sub>1</sub> | I <sub>2</sub> | I <sub>3</sub>   | OE     | z |
| Х              | Х                     | Х              | Х              | Х              | Х                | Н      | Z |
| L              | L                     | L              | Х              | Х              | Х                | L      | L |
| L              | L                     | н              | Х              | Х              | Х                | L      | Н |
| н              | L                     | Х              | L              | Х              | х                | L      | L |
| н              | L                     | х              | н              | х              | х                | L      | н |
| L              | н                     | Х              | Х              | L              | Х                | L      | L |
| L              | н                     | Х              | Х              | н              | Х                | L      | н |
| н              | н                     | Х              | Х              | Х              | L                | L      | L |
| н              | н                     | х              | Х              | Х              | н                | L      | Н |

Address inputs S<sub>0</sub> and S<sub>1</sub> are common to both sections.

H = HIGH Voltage Level L = LOW Voltage Level

X = Immaterial Z = High Impedance



#### Absolute Maximum Ratings(Note 1)

| Storage Temperature                         | -65°C to +150°C                      |
|---------------------------------------------|--------------------------------------|
| Ambient Temperature under Bias              | $-55^{\circ}C$ to $+125^{\circ}C$    |
| Junction Temperature under Bias             | $-55^{\circ}C$ to $+150^{\circ}C$    |
| V <sub>CC</sub> Pin Potential to Ground Pin | -0.5V to +7.0V                       |
| Input Voltage (Note 2)                      | -0.5V to +7.0V                       |
| Input Current (Note 2)                      | -30 mA to +5.0 mA                    |
| Voltage Applied to Output                   |                                      |
| in HIGH State (with $V_{CC} = 0V$ )         |                                      |
| Standard Output                             | -0.5V to V <sub>CC</sub>             |
| 3-STATE Output                              | -0.5V to +5.5V                       |
| Current Applied to Output                   |                                      |
| in LOW State (Max)                          | twice the rated I <sub>OL</sub> (mA) |
| ESD Last Passing Voltage (Min)              | 4000V                                |
|                                             |                                      |

# Recommended Operating Conditions

Free Air Ambient Temperature Supply Voltage 0°C to +70°C +4.5V to +5.5V

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

### **DC Electrical Characteristics**

| Symbol           | Parameter                    |                   | Min  | Тур  | Max  | Units | V <sub>cc</sub> | Conditions                         |
|------------------|------------------------------|-------------------|------|------|------|-------|-----------------|------------------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage           |                   | 2.0  |      |      | V     |                 | Recognized as a HIGH Signa         |
| VIL              | Input LOW Voltage            |                   |      |      | 0.8  | V     |                 | Recognized as a LOW Signal         |
| V <sub>CD</sub>  | Input Clamp Diode Voltage    |                   |      |      | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA           |
| V <sub>OH</sub>  | Output HIGH 10               | % V <sub>CC</sub> | 2.5  |      |      |       |                 | I <sub>OH</sub> = -1 mA            |
|                  | Voltage 10                   | % V <sub>CC</sub> | 2.4  |      |      |       | Min             | I <sub>OH</sub> = -3 mA            |
|                  | 5                            | % V <sub>CC</sub> | 2.7  |      |      | V     | V IVIIII        | I <sub>OH</sub> = -1 mA            |
|                  | 5                            | % V <sub>CC</sub> | 2.7  |      |      |       |                 | $I_{OH} = -3 \text{ mA}$           |
| V <sub>OL</sub>  | Output LOW 10                | % V <sub>CC</sub> |      |      | 0.5  |       |                 |                                    |
|                  | Voltage                      |                   |      |      | 0.5  | V     | Min             | $I_{OL} = 24 \text{ mA}$           |
| I <sub>IH</sub>  | Input HIGH                   |                   |      |      | 5.0  | A     |                 | N/ 0.71/                           |
|                  | Current                      |                   |      |      | 5.0  | μA    | Max             | V <sub>IN</sub> = 2.7V             |
| I <sub>BVI</sub> | Input HIGH Current           |                   |      |      | 7.0  | μA    | Max             | V <sub>IN</sub> = 7.0V             |
|                  | Breakdown Test               |                   |      |      | 7.0  | μΑ    | IVIAX           | v <sub>IN</sub> = 7.0v             |
| I <sub>CEX</sub> | Output HIGH                  |                   |      |      | 50   | μA    | Max             | V <sub>OUT</sub> = V <sub>CC</sub> |
|                  | Leakage Current              |                   |      |      | 50   | μΑ    | IVICIA          |                                    |
| V <sub>ID</sub>  | Input Leakage                |                   | 4.75 |      |      | V     | 0.0             | I <sub>ID</sub> = 1.9 μA           |
|                  | Test                         |                   | 4.75 |      |      | v     | 0.0             | All Other Pins Grounded            |
| I <sub>OD</sub>  | Output Leakage               |                   |      |      | 3.75 | μA    | 0.0             | V <sub>IOD</sub> = 150 mV          |
|                  | Circuit Current              |                   |      |      | 5.75 | μΑ    | 0.0             | All Other Pins Grounded            |
| I <sub>IL</sub>  | Input LOW Current            |                   |      |      | -0.6 | mA    | Max             | V <sub>IN</sub> = 0.5V             |
| I <sub>OZH</sub> | Output Leakage Current       |                   |      |      | 50   | μΑ    | Max             | $V_{OUT} = 2.7V$                   |
| I <sub>OZL</sub> | Output Leakage Current       |                   |      |      | -50  | μΑ    | Max             | $V_{OUT} = 0.5V$                   |
| I <sub>OS</sub>  | Output Short-Circuit Current |                   | -60  |      | -150 | mA    | Max             | V <sub>OUT</sub> = 0V              |
|                  |                              |                   | -100 |      | -225 |       |                 | $V_{OUT} = 0V$                     |
| I <sub>ZZ</sub>  | Bus Drainage Test            |                   |      |      | 500  | μΑ    | 0.0V            | $V_{OUT} = V_{CC}$                 |
| I <sub>CCH</sub> | Power Supply Current         |                   |      | 11.5 | 16   | mA    | Max             | V <sub>O</sub> = HIGH              |
| ICCL             | Power Supply Current         |                   |      | 16   | 23   | mA    | Max             | $V_0 = LOW$                        |
| I <sub>CCZ</sub> | Power Supply Current         |                   |      | 16   | 23   | mA    | Max             | $V_{\Omega} = HIGH Z$              |

# 74F253

| ო |  |
|---|--|
| S |  |
| N |  |
| ш |  |
| 4 |  |
| N |  |

#### **AC Electrical Characteristics**

| Symbol           | Parameter                        | $T_A = +25^{\circ}C$ $V_{CC} = 5.0V$ $C_L = 50 \text{ pF}$ |     |      | $T_{A} = -55^{\circ}C \text{ to } +125^{\circ}C$ $V_{CC} = 5.0V$ $C_{L} = 50 \text{ pF}$ |      | $T_{A} = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = 5.0V$ $C_{L} = 50 \text{ pF}$ |      | Units |  |
|------------------|----------------------------------|------------------------------------------------------------|-----|------|------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------|------|-------|--|
|                  |                                  | Min                                                        | Тур | Max  | Min                                                                                      | Max  | Min                                                                                   | Max  |       |  |
| t <sub>PLH</sub> | Propagation Delay                | 4.5                                                        | 8.5 | 11.5 | 3.5                                                                                      | 15.0 | 4.5                                                                                   | 13.0 | ns    |  |
| t <sub>PHL</sub> | S <sub>n</sub> to Z <sub>n</sub> | 3.0                                                        | 6.5 | 9.0  | 2.5                                                                                      | 11.0 | 3.0                                                                                   | 10.0 |       |  |
| t <sub>PLH</sub> | Propagation Delay                | 3.0                                                        | 5.5 | 7.0  | 2.5                                                                                      | 9.0  | 3.0                                                                                   | 8.0  |       |  |
| t <sub>PHL</sub> | I <sub>n</sub> to Z <sub>n</sub> | 2.5                                                        | 4.5 | 6.0  | 2.5                                                                                      | 8.0  | 2.5                                                                                   | 7.0  | ns    |  |
| t <sub>PZH</sub> | Output Enable Time               | 3.0                                                        | 6.0 | 8.0  | 2.5                                                                                      | 10.0 | 3.0                                                                                   | 9.0  |       |  |
| t <sub>PZL</sub> |                                  | 3.0                                                        | 6.0 | 8.0  | 2.5                                                                                      | 10.0 | 3.0                                                                                   | 9.0  |       |  |
| t <sub>PHZ</sub> | Output Disable Time              | 2.0                                                        | 3.7 | 5.0  | 2.0                                                                                      | 6.5  | 2.0                                                                                   | 6.0  | ns    |  |
| t <sub>PLZ</sub> |                                  | 2.0                                                        | 4.4 | 6.0  | 2.0                                                                                      | 8.0  | 2.0                                                                                   | 7.0  |       |  |



