

April 1988 Revised August 1999

# 74F283

# 4-Bit Binary Full Adder with Fast Carry

### **General Description**

The 74F283 high-speed 4-bit binary full adder with internal carry lookahead accepts two 4-bit binary words ( $A_0$ – $A_3$ ,  $B_0$ – $B_3$ ) and a Carry input ( $C_0$ ). It generates the binary Sum outputs ( $S_0$ – $S_3$ ) and the Carry output ( $C_4$ ) from the most significant bit. The 74F283 will operate with either active HIGH or active LOW operands (positive or negative logic).

# **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| 74F283SC     | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| 74F283SJ     | M16D           | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74F283PC     | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

## **Logic Symbols**



### **Connection Diagram**



# **Unit Loading/Fan Out**

| Din Names                      | Description      | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |  |
|--------------------------------|------------------|----------|-----------------------------------------|--|--|
| Pin Names                      | Description      | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |  |  |
| A <sub>0</sub> -A <sub>3</sub> | A Operand Inputs | 1.0/2.0  | 20 μA/–1.2 mA                           |  |  |
| B <sub>0</sub> -B <sub>3</sub> | B Operand Inputs | 1.0/2.0  | 20 μA/–1.2 mA                           |  |  |
| $C_0$                          | Carry Input      | 1.0/1.0  | 20 μA/-0.6 mA                           |  |  |
| S <sub>0</sub> -S <sub>3</sub> | Sum Outputs      | 50/33.3  | -1 mA/20 mA                             |  |  |
| C <sub>4</sub>                 | Carry Output     | 50/33.3  | -1 mA/20 mA                             |  |  |

### **Functional Description**

The 74F283 adds two 4-bit binary words (A plus B) plus the incoming Carry ( $C_0$ ). The binary sum appears on the Sum  $(\mbox{S}_{\mbox{\scriptsize 0}}\mbox{-}\mbox{S}_{\mbox{\scriptsize 3}})$  and outgoing carry  $(\mbox{C}_{\mbox{\scriptsize 4}})$  outputs. The binary weight of the various inputs and outputs is indicated by the subscript numbers, representing powers of two.

$$\begin{split} 2^0 & (A_0 + B_0 + C_0) + 2^1 (A_1 + B_1) \\ & + 2^2 (A_2 + B_2) + 2^3 (A_3 + B_3) \\ & = S_0 + 2S_1 + 4S_2 + 8S_3 + 16C_4 \\ & \text{Where (+)} = \text{plus} \end{split}$$

Interchanging inputs of equal weight does not affect the operation. Thus Co, Ao, Bo can be arbitrarily assigned to pins 5, 6 and 7 for DIPS, and 7, 8 and 9 for chip carrier packages. Due to the symmetry of the binary add function, the 74F283 can be used either with all inputs and outputs active HIGH (positive logic) or with all inputs and outputs active LOW (negative logic). See Figure 1. Note that if  $C_0$  is not used it must be tied LOW for active HIGH logic or tied HIGH for active LOW logic.

Due to pin limitations, the intermediate carries of the 74F283 are not brought out for use as inputs or outputs.

However, other means can be used to effectively insert a carry into, or bring a carry out from, an intermediate stage. Figure 2 shows how to make a 3-bit adder. Tying the operand inputs of the fourth adder (A3, B3) LOW makes  $\mbox{S}_3$ dependent only on, and equal to, the carry from the third adder. Using somewhat the same principle, Figure 3 shows a way of dividing the 74F283 into a 2-bit and a 1-bit adder. The third stage adder  $(A_2,\ B_2,\ S_2)$  is used merely as a means of getting a carry (C<sub>10</sub>) signal into the fourth stage (via A2 and B2) and bringing out the carry from the second stage on S2. Note that as long as A2 and B2 are the same, whether HIGH or LOW, they do not influence S2. Similarly, when  $A_2$  and  $B_2$  are the same the carry into the third stage does not influence the carry out of the third stage. Figure 4 shows a method of implementing a 5-input encoder, where the inputs are equally weighted. The outputs  $S_0$ ,  $S_1$  and  $S_2$ present a binary number equal to the number of inputs I<sub>1</sub>-I5 that are true. Figure 5 shows one method of implementing a 5-input majority gate. When three or more of the inputs  $I_1-I_5$  are true, the output  $M_5$  is true.

|              | C <sub>0</sub> | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | B <sub>0</sub> | B <sub>1</sub> | B <sub>2</sub> | B <sub>3</sub> | S <sub>0</sub> | S <sub>1</sub> | S <sub>2</sub> | S <sub>3</sub> | C <sub>4</sub> |
|--------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Logic Levels | L              | L              | Н              | L              | Н              | Н              | L              | L              | Н              | Н              | Н              | L              | L              | Н              |
| Active HIGH  | 0              | 0              | 1              | 0              | 1              | 1              | 0              | 0              | 1              | 1              | 1              | 0              | 0              | 1              |
| Active LOW   | 1              | 1              | 0              | 1              | 0              | 0              | 1              | 1              | 0              | 0              | 0              | 1              | 1              | 0              |

Active HIGH: 0 + 10 + 9 = 3 + 16

Active LOW: 1 + 5 + 6 = 12 + 0

FIGURE 1. Active HIGH versus Active LOW Interpretation



FIGURE 2. 3-Bit Adder



FIGURE 3. 2-Bit and 1-Bit Adders



FIGURE 4. 5-Input Encoder



FIGURE 5. 5-Input Majority Gate

# Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

### **Absolute Maximum Ratings**(Note 1)

-65°C to +150°C

Storage Temperature Ambient Temperature under Bias  $-55^{\circ}C$  to  $+125^{\circ}C$ Junction Temperature under Bias -55°C to +150°C

V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0V Input Voltage (Note 2) -0.5V to +7.0V

Input Current (Note 2)  $-30\ \text{mA}$  to  $+5.0\ \text{mA}$ 

Voltage Applied to Output in HIGH State (with  $V_{CC} = 0V$ )

Standard Output -0.5 V to  $V_{\mbox{\footnotesize CC}}$ 3-STATE Output -0.5V to +5.5V

Current Applied to Output

in LOW State (Max) twice the rated  $I_{OL}$  (mA)

ESD Last Passing Voltage (Min) 4000V

### **Recommended Operating Conditions**

Free Air Ambient Temperature  $0^{\circ}\text{C}$  to  $+70^{\circ}\text{C}$ Supply Voltage +4.5V to +5.5V

**Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

### **DC Electrical Characteristics**

| Symbol Parameter |                              |                     | Min  | Тур | Max  | Units | v <sub>cc</sub> | Conditions                         |  |  |
|------------------|------------------------------|---------------------|------|-----|------|-------|-----------------|------------------------------------|--|--|
| V <sub>IH</sub>  | Input HIGH Voltage           |                     | 2.0  |     |      | V     |                 | Recognized as a HIGH Signal        |  |  |
| V <sub>IL</sub>  | Input LOW Voltage            |                     |      |     | 0.8  | V     |                 | Recognized as a LOW Signal         |  |  |
| V <sub>CD</sub>  | Input Clamp Diode Voltage    |                     |      |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA           |  |  |
| V <sub>OH</sub>  | Output HIGH                  | 10% V <sub>CC</sub> | 2.5  |     |      | V     | Min             | I <sub>OH</sub> = -1 mA            |  |  |
|                  | Voltage                      | $5\% V_{CC}$        | 2.7  |     |      | V     | IVIIII          | $I_{OH} = -1 \text{ mA}$           |  |  |
| V <sub>OL</sub>  | Output LOW                   | 10% V <sub>CC</sub> |      |     | 0.5  | V     | Min             | I <sub>OL</sub> = 20 mA            |  |  |
|                  | Voltage                      |                     |      |     | 0.5  | V     | IVIIII          | I <sub>OL</sub> = 20 IIIA          |  |  |
| I <sub>IH</sub>  | Input HIGH                   |                     |      |     | 5.0  | μА    | Max             | V <sub>IN</sub> = 2.7V             |  |  |
|                  | Current                      |                     |      |     | 5.0  | μΛ    | IVIAX           | V <sub>IN</sub> - 2.7 V            |  |  |
| I <sub>BVI</sub> | Input HIGH Current           |                     |      |     | 7.0  | μА    | Max             | V <sub>IN</sub> = 7.0V             |  |  |
| Breakdown Test   |                              |                     |      |     | 7.0  | μΑ    | IVIGA           | V <sub>IN</sub> = 7.0 V            |  |  |
| I <sub>CEX</sub> | Output HIGH                  |                     |      |     | 50   | μА    | Max             | V <sub>OUT</sub> = V <sub>CC</sub> |  |  |
|                  | Leakage Current              |                     |      |     | 30   | μΛ    | IVIAX           | VOUT - VCC                         |  |  |
| V <sub>ID</sub>  | Input Leakage                |                     | 4.75 |     |      | V     | 0.0             | I <sub>ID</sub> = 1.9 μA           |  |  |
|                  | Test                         |                     | 4.73 |     |      | V     | 0.0             | All Other Pins Grounded            |  |  |
| I <sub>OD</sub>  | Output Leakage               |                     |      |     | 3.75 | μА    | 0.0             | V <sub>IOD</sub> = 150 mV          |  |  |
|                  | Circuit Current              |                     |      |     | 3.73 | μΛ    | 0.0             | All Other Pins Grounded            |  |  |
| I <sub>IL</sub>  | Input LOW Current            |                     |      |     | -0.6 | mA    | Max             | $V_{IN} = 0.5V (C_O)$              |  |  |
|                  |                              |                     |      |     | -1.2 |       |                 | $V_{IN} = 0.5V (A_n, B_n)$         |  |  |
| Ios              | Output Short-Circuit Current |                     | -60  |     | -150 | mA    | Max             | V <sub>OUT</sub> = 0V              |  |  |
| I <sub>CCH</sub> | Power Supply Current         |                     |      | 36  | 55   | mA    | Max             | V <sub>O</sub> = HIGH              |  |  |
| I <sub>CCL</sub> | Power Supply Current         |                     |      | 36  | 55   | mA    | Max             | V <sub>O</sub> = LOW               |  |  |

### **AC Electrical Characteristics**

| Symbol           | Parameter                                          |     | $T_A = +25^{\circ}C$ $V_{CC} = +5.0$ $C_L = 50 \text{ pF}$ | 1   | v <sub>cc</sub> | c to +125°C<br>= 5.0V<br>50 pF | $T_A = 0$ °C to +70°C<br>$V_{CC} = 5.0V$<br>$C_L = 50$ pF |      | Units |  |
|------------------|----------------------------------------------------|-----|------------------------------------------------------------|-----|-----------------|--------------------------------|-----------------------------------------------------------|------|-------|--|
|                  |                                                    | Min | Тур                                                        | Max | Min             | Max                            | Min                                                       | Max  |       |  |
| t <sub>PLH</sub> | Propagation Delay                                  | 3.5 | 7.0                                                        | 9.5 | 3.5             | 14.0                           | 3.5                                                       | 11.0 |       |  |
| t <sub>PHL</sub> | C <sub>0</sub> to S <sub>n</sub>                   | 3.0 | 7.0                                                        | 9.5 | 3.0             | 14.0                           | 3.0                                                       | 11.0 | ns    |  |
| t <sub>PLH</sub> | Propagation Delay                                  | 3.0 | 7.0                                                        | 9.5 | 3.0             | 17.0                           | 3.0                                                       | 13.0 |       |  |
| t <sub>PHL</sub> | A <sub>n</sub> or B <sub>n</sub> to S <sub>n</sub> | 3.0 | 7.0                                                        | 9.5 | 3.0             | 14.0                           | 3.0                                                       | 11.5 | ns    |  |
| t <sub>PLH</sub> | Propagation Delay                                  | 3.0 | 5.7                                                        | 7.5 | 3.0             | 10.5                           | 3.0                                                       | 8.5  | ns    |  |
| t <sub>PHL</sub> | C <sub>0</sub> to C <sub>4</sub>                   | 3.0 | 5.4                                                        | 7.0 | 2.5             | 10.0                           | 3.0                                                       | 8.0  |       |  |
| t <sub>PLH</sub> | Propagation Delay                                  | 3.0 | 5.7                                                        | 7.5 | 3.0             | 10.5                           | 3.0                                                       | 8.5  |       |  |
| t <sub>PHL</sub> | A <sub>n</sub> or B <sub>n</sub> to C <sub>4</sub> | 2.5 | 5.3                                                        | 7.0 | 2.5             | 10.0                           | 2.5                                                       | 8.0  | ns    |  |





16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com