

April 1988 Revised August 1999

# 74F827 • 74F828 10-Bit Buffers/Line Drivers

## **General Description**

The 74F827 and 74F828 10-bit bus buffers provide high performance bus interface buffering for wide data/address paths or buses carrying parity. The 10-bit buffers have NOR output enables for maximum control flexibility.

The 74F828 is an inverting version of the 74F827.

#### **Features**

- 3-STATE output
- 74F828 is inverting

## **Ordering Code:**

| Order Number | Package Number | Package Description                                                       |
|--------------|----------------|---------------------------------------------------------------------------|
| 74F827SC     | M24B           | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |
| 74F827SPC    | N24C           | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-100, 0.300 Wide     |
| 74F828SC     | M24B           | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |
| 74F828SPC    | N24C           | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-100, 0.300 Wide     |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

## **Connection Diagrams**





## **Logic Symbols**









## **Unit Loading/Fan Out**

| Pin Names                          | Description           | U.L.<br>HIGH/LOW | Input I <sub>IH</sub> /I <sub>IL</sub><br>Output I <sub>OH</sub> /I <sub>OL</sub> |  |
|------------------------------------|-----------------------|------------------|-----------------------------------------------------------------------------------|--|
| $\overline{OE}_1, \overline{OE}_2$ | Output Enable Input   | 1.0/1.0          | 20 μA/-0.6 mA                                                                     |  |
| D <sub>0</sub> –D <sub>7</sub>     | Data Inputs           | 1.0/1.0          | 20 μA/-0.6 mA                                                                     |  |
| O <sub>0</sub> –O <sub>7</sub>     | Data Outputs, 3-STATE | 600/106.6 (80)   | -12 mA/64 mA (48 mA)                                                              |  |

## **Functional Description**

The 74F827 and 74F828 are line drivers designed to be employed as memory address drivers, clock drivers and bus-oriented transmitters/receivers which provide improved PC board density. The devices have 3-STATE outputs controlled by the Output Enable (OE) pins. The outputs can sink 64 mA and source 15 mA. Input clamp diodes limit high-speed termination effects.

## **Function Table**

| l | Inputs |                | Out    | puts           |             |
|---|--------|----------------|--------|----------------|-------------|
|   | OE     | D <sub>n</sub> | O      | ) <sub>n</sub> | Function    |
|   |        |                | 74F827 | 74F828         |             |
| ſ | L      | Н              | Н      | L              | Transparent |
|   | L      | L              | L      | Н              | Transparent |
| l | Н      | Χ              | Z      | Z              | High Z      |

- H = HIGH Voltage level
  L = LOW Voltage Level
  Z = High Impedance
  X = Immaterial

# **Logic Diagrams**





## Absolute Maximum Ratings(Note 1)

-65°C to +150°C

Ambient Temperature under Bias  $-55^{\circ}C$  to  $+125^{\circ}C$ Junction Temperature under Bias -55°C to +150°C V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0V Input Voltage (Note 2) -0.5V to +7.0V

Input Current (Note 2) -30 mA to +5.0 mA

Voltage Applied to Output in HIGH State (with  $V_{CC} = 0V$ )

Storage Temperature

Standard Output -0.5 V to  $V_{\mbox{\footnotesize CC}}$ 3-STATE Output -0.5V to +5.5V

Current Applied to Output

in LOW State (Max) twice the rated I<sub>OL</sub> (mA)

## **Recommended Operating Conditions**

Free Air Ambient Temperature  $0^{\circ}\text{C}$  to  $+70^{\circ}\text{C}$ Supply Voltage +4.5V to +5.5V

**Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                       | Min  | Тур | Max  | Units | V <sub>CC</sub> | Conditions                         |
|------------------|---------------------------------|------|-----|------|-------|-----------------|------------------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage              | 2.0  |     |      | V     |                 | Recognized as a HIGH Signal        |
| V <sub>IL</sub>  | Input LOW Voltage               |      |     | 0.8  | V     |                 | Recognized as a LOW Signal         |
| V <sub>CD</sub>  | Input Clamp Diode Voltage       |      |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA           |
| V <sub>OH</sub>  | Output HIGH 10% V <sub>C0</sub> | 2.4  |     |      |       |                 | $I_{OH} = -3 \text{ mA}$           |
|                  | Voltage 10% V <sub>C0</sub>     | 2.0  |     |      | V     | Min             | $I_{OH} = -15 \text{ mA}$          |
|                  | 5% V <sub>C</sub>               | 2.7  |     |      |       |                 | $I_{OH} = -3 \text{ mA}$           |
| V <sub>OL</sub>  | Output LOW 10% V <sub>CC</sub>  |      |     | 0.55 | ٧     | Min             | I <sub>OL</sub> = 64 mA            |
|                  | Voltage 10% V <sub>C0</sub>     |      |     | 0.55 | V     |                 |                                    |
| I <sub>IH</sub>  | Input HIGH                      |      |     | 5.0  | μА Ι  | Max             | V <sub>IN</sub> = 2.7V             |
|                  | Current                         |      |     | 5.0  |       | IVIAX           |                                    |
| I <sub>BVI</sub> | Input HIGH Current              |      |     | 7.0  | μА    | Max             | V <sub>IN</sub> = 7.0V             |
|                  | Breakdown Test                  |      |     | 7.0  | μА    | IVIAX           |                                    |
| I <sub>CEX</sub> | Output HIGH                     |      |     | 50   | μА    | Max             | V <sub>OUT</sub> = V <sub>CC</sub> |
|                  | Leakage Current                 |      |     | 30   | μΛ    | iviax           | 1001 – 1CC                         |
| V <sub>ID</sub>  | Input Leakage                   | 4.75 |     |      | V     | 0.0             | $I_{ID} = 1.9 \mu\text{A}$         |
|                  | Test                            | 4.70 |     |      | v     |                 | All Other Pins Grounded            |
| I <sub>OD</sub>  | Output Leakage                  |      |     | 3.75 | μА    | 0.0             | $V_{IOD} = 150 \text{ mV}$         |
|                  | Circuit Current                 |      |     | 0.70 | μι    |                 | All Other Pins Grounded            |
| I <sub>IL</sub>  | Input LOW Current               |      |     | -0.6 | mA    | Max             | $V_{IN} = 0.5V$                    |
| I <sub>OZH</sub> | Output Leakage Current          |      |     | 50   | μА    | Max             | V <sub>OUT</sub> = 2.7V            |
| I <sub>OZL</sub> | Output Leakage Current          |      |     | -50  | μА    | Max             | V <sub>OUT</sub> = 0.5V            |
| los              | Output Short-Circuit Current    | -100 |     | -225 | mA    | Max             | V <sub>OUT</sub> = 0V              |
| I <sub>ZZ</sub>  | Bus Drainage Test               |      |     | 500  | μΑ    | 0.0V            | V <sub>OUT</sub> = 5.25V           |
| I <sub>CCH</sub> | Power Supply Current (74F827)   |      | 30  | 45   | mA    | Max             | V <sub>O</sub> = HIGH              |
| I <sub>CCL</sub> | Power Supply Current (74F827)   |      | 60  | 90   | mA    | Max             | $V_0 = LOW$                        |
| I <sub>CCZ</sub> | Power Supply Current (74F827)   |      | 40  | 60   | mA    | Max             | V <sub>O</sub> = HIGH Z            |
| I <sub>CCH</sub> | Power Supply Current (74F828)   |      | 14  | 20   | mA    | Max             | V <sub>O</sub> = HIGH              |
| I <sub>CCL</sub> | Power Supply Current (74F828)   |      | 56  | 85   | mA    | Max             | $V_O = LOW$                        |
| I <sub>CCZ</sub> | Power Supply Current (74F828)   |      | 35  | 50   | mA    | Max             | V <sub>O</sub> = HIGH Z            |

#### **AC Electrical Characteristics** $T_A = +25^{\circ}C$ T<sub>A</sub> = -55°C to +125°C $T_A=0^{\circ}C$ to $+70^{\circ}C$ $\textbf{V}_{\textbf{CC}} = +\textbf{5.0V}$ $\textbf{V}_{\textbf{CC}} = +\textbf{5.0V}$ $\textbf{V}_{\textbf{CC}} = +\textbf{5.0V}$ Symbol Units Parameter $C_L = 50 \text{ pF}$ $C_L = 50 \ pF$ $C_L = 50 \text{ pF}$ Тур Max Min Max Min Max Propagation Delay 1.0 3.0 5.5 1.0 7.5 1.0 6.5 $t_{PLH}$ t<sub>PHL</sub> Data to Output (74F827) 1.5 3.3 5.5 1.5 7.0 1.5 6.0 3.0 5.0 1.0 Propagation Delay 1.0 5.5 t<sub>PLH</sub> Data to Output (74F828) 1.0 2.0 4.0 1.0 4.0 $t_{\mathsf{PHL}}$ 9.0 Output Enable Time 3.0 5.7 2.5 10.0 2.5 9.5 t<sub>PZH</sub> ns t<sub>PZL</sub> $\overline{\text{OE}}$ to $O_n$ 3.5 6.8 11.5 3.0 12.5 3.0 12.0 Output Disable Time 1.5 3.3 1.5 $t_{PHZ}$ 8.0 1.5 9.0 8.5

3.5

8.0

1.0

9.0

1.0

8.5

1.0

OE to O<sub>n</sub>

 $t_{PLZ}$ 





24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-100, 0.300 Wide Package Number N24C

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

7

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com