March 1988 Revised August 1999 # 74F841 10-Bit Transparent Latch ## **General Description** The 74F841 bus interface latch is designed to eliminate the extra packages required to buffer existing latches and provide extra data width for wider address/data paths or buses carrying parity. The 74F841 is a 10-bit transparent latch, a 10-bit version of the 74F373. #### **Features** ■ 3-STATE output ## **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|---------------------------------------------------------------------------| | 74F841SC | M24B | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | 74F841SPC | N24C | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-100, 0.300 Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ## **Logic Symbols** ### **Connection Diagram** # **Unit Loading/Fan Out** | Pin Names | Description | U.L. | Input I <sub>IH</sub> /I <sub>IL</sub> | | |--------------------------------|---------------------|----------|-----------------------------------------|--| | | Description | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> | | | D <sub>0</sub> –D <sub>9</sub> | Data Inputs | 1.0/1.0 | 20 μA/-0.6 mA | | | O <sub>0</sub> -O <sub>9</sub> | 3-STATE Outputs | 150/40 | −3 mA/24 mA | | | ŌĒ | Output Enable Input | 1.0/1.0 | 20 μA/-0.6 mA | | | LE | Latch Enable | 1.0/1.0 | 20 μA/-0.6 mA | | # **Functional Description** The 74F841 device consists of ten D-type latches with 3-STATE outputs. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. This allows asynchronous operation, as the output transition follows the data in transition. On the LE HIGH-to-LOW transition, the data that meets the setup and hold time is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH the bus output is in the high impedance state. # **Function Table** | Inputs | | | Internal Output | | Function | | | | |--------|----|---|-----------------|----|-------------|--|--|--| | OE | LE | D | Q | 0 | Function | | | | | Χ | Χ | Χ | Х | Z | High Z | | | | | Н | Н | L | L | Z | High Z | | | | | Н | Н | Н | Н | Z | High Z | | | | | Н | L | Χ | NC | Z | Latched | | | | | L | Н | L | L | L | Transparent | | | | | L | Н | Н | Н | Н | Transparent | | | | | L | L | Χ | NC | NC | Latched | | | | | L | Χ | Χ | Н | Н | Preset | | | | | L | Χ | Χ | L | L | Clear | | | | | L | Χ | Χ | Н | Н | Preset | | | | | Н | L | Χ | L | Z | Latched | | | | | Н | L | Χ | Н | Z | Latched | | | | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial Z = HIGH Impedance NC = No Change # **Logic Diagram** #### **Absolute Maximum Ratings**(Note 1) $\begin{array}{lll} \mbox{Storage Temperature} & -65^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{Ambient Temperature under Bias} & -55^{\circ}\mbox{C to } +125^{\circ}\mbox{C} \\ \mbox{Junction Temperature under Bias} & -55^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{V}_{CC} \mbox{Pin Potential to Ground Pin} & -0.5\mbox{V to } +7.0\mbox{V} \\ \mbox{Input Voltage (Note 2)} & -0.5\mbox{V to } +7.0\mbox{V} \\ \end{array}$ Input Current (Note 2) Voltage Applied to Output in HIGH State (with $V_{CC} = 0V$ ) $-30\ \text{mA}$ to $+5.0\ \text{mA}$ Current Applied to Output in LOW State (Max) twice the rated $I_{OL}$ (mA) # Recommended Operating Conditions Free Air Ambient Temperature $0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}$ Supply Voltage +4.5V to +5.5V Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation $under\ these\ conditions\ is\ not\ implied.$ Note 2: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | Symbol | Parameter Input HIGH Voltage | | pol Parameter Min | | Тур | Max | Units | v <sub>cc</sub> | Conditions | | | |------------------|--------------------------------------|----------------------------------------------------------------------------------------|--------------------------|----|------|-----|-------|-----------------------------------------------------------------------------------------------------|------------|--|--| | V <sub>IH</sub> | | | 2.0 | | | V | | Recognized as a HIGH Signal | | | | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | Recognized as a LOW Signal | | | | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | | -1.2 | V | Min | I <sub>IN</sub> = -18 mA | | | | | V <sub>OH</sub> | Output HIGH Voltage | 10% V <sub>CC</sub><br>10% V <sub>CC</sub><br>5% V <sub>CC</sub><br>5% V <sub>CC</sub> | 2.5<br>2.4<br>2.7<br>2.7 | | | V | Min | $I_{OH} = -1 \text{ mA}$ $I_{OH} = -3 \text{ mA}$ $I_{OH} = -1 \text{ mA}$ $I_{OH} = -3 \text{ mA}$ | | | | | V <sub>OL</sub> | Output LOW<br>Voltage | 10% V <sub>CC</sub> | | | 0.5 | V | Min | I <sub>OL</sub> = 24 mA | | | | | I <sub>IH</sub> | Input HIGH<br>Current | | | | 5.0 | μА | Max | V <sub>IN</sub> = 2.7V | | | | | I <sub>BVI</sub> | Input HIGH Current<br>Breakdown Test | | | | 7.0 | μА | Max | V <sub>IN</sub> = 7.0V | | | | | I <sub>CEX</sub> | Output HIGH<br>Leakage Current | | | | 50 | μА | Max | V <sub>OUT</sub> = V <sub>CC</sub> | | | | | V <sub>ID</sub> | Input Leakage<br>Test | | 4.75 | | | V | 0.0 | $I_{ID} = 1.9 \mu A$<br>All Other Pins Grounded | | | | | I <sub>OD</sub> | Output Leakage<br>Circuit Current | | | | 3.75 | μА | 0.0 | V <sub>IOD</sub> = 150 mV<br>All Other Pins Grounded | | | | | I <sub>IL</sub> | Input LOW Current | | | | -0.6 | mA | Max | V <sub>IN</sub> = 0.5V | | | | | I <sub>OZH</sub> | Output Leakage Current | | | | 50 | μΑ | Max | V <sub>OUT</sub> = 2.7V | | | | | I <sub>OZL</sub> | Output Leakage Current | | | | -50 | μΑ | Max | V <sub>OUT</sub> = 0.5V | | | | | Ios | Output Short-Circuit Current | | -60 | | -150 | mA | Max | V <sub>OUT</sub> = 0V | | | | | I <sub>ZZ</sub> | Bus Drainage Test | | | | 500 | μΑ | 0.0V | V <sub>OUT</sub> = 5.25V | | | | | I <sub>CCZ</sub> | Power Supply Current | | | 69 | 92 | mA | Max | V <sub>O</sub> = HIGH Z | | | | # **AC Electrical Characteristics** | Symbol | Parameter | $T_A = +25^{\circ}$ C $V_{CC} = +5.0$ V $C_L = 50 \text{ pF}$ | | | $T_{A} = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ | | Units | |------------------|----------------------------------|---------------------------------------------------------------|-----|------|----------------------------------------------------------------------------------------|------|-------| | | | Min | Тур | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay | 2.5 | | 8.0 | 2.0 | 9.0 | 20 | | t <sub>PHL</sub> | D <sub>n</sub> to O <sub>n</sub> | 1.5 | | 6.5 | 1.5 | 7.0 | ns | | t <sub>PLH</sub> | Propagation Delay | 5.0 | | 12.0 | 4.5 | 13.5 | 20 | | t <sub>PHL</sub> | LE to O <sub>n</sub> | 2.0 | | 7.5 | 2.0 | 8.0 | ns | | t <sub>PZH</sub> | Output Enable Time | 2.5 | | 8.5 | 2.0 | 9.5 | | | $t_{PZL}$ | OE to O <sub>n</sub> | 2.5 | | 9.0 | 2.0 | 10.0 | | | t <sub>PHZ</sub> | Output Disable Time | 1.0 | | 6.5 | 1.0 | 7.5 | ns | | $t_{PLZ}$ | OE to On | 1.0 | | 6.5 | 1.0 | 7.5 | | # **AC Operating Requirements** | | | T <sub>A</sub> = | +25°C | $T_A = 0$ °C to +70°C | | | |--------------------|-------------------------|------------------|------------------|-----------------------|------------------|-----| | Symbol | Parameter | | $V_{CC} = +5.0V$ | | $V_{CC} = +5.0V$ | | | | | Min | Max | Min | Max | | | t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 2.0 | | 2.5 | | | | t <sub>S</sub> (L) | D <sub>n</sub> to LE | 2.0 | | 2.5 | | ns | | t <sub>H</sub> (H) | Hold Time, HIGH or LOW | 2.5 | | 3.0 | | 115 | | t <sub>H</sub> (L) | D <sub>n</sub> to LE | 3.0 | | 3.5 | | | | t <sub>W</sub> (H) | LE Pulse Width, HIGH | 4.0 | | 4.0 | | ns | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-100, 0.300 Wide Package Number N24C Fairchild does not assume any responsibility for use of any circuity described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com