# FAIRCHILD

SEMICONDUCTOR

# Revised August 1999

October 1991

# 74FR240 Octal Buffer/Line Driver with 3-STATE Outputs

#### **General Description**

The 74FR240 is an inverting octal buffer and line driver designed to be employed as memory and address driver, clock driver and bus oriented transmitter or receiver.

- Features
- 3-STATE outputs drive bus lines or buffer memory address registers
- Outputs sink 64 mA and source 15 mA
- Guaranteed pin-to-pin skew

#### **Ordering Code:**

| Order Number                                                                                             | Package Number | Package Description                                                       |  |  |  |
|----------------------------------------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------|--|--|--|
| 74FR240SC                                                                                                | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |  |  |  |
| 74FR240SJ                                                                                                | M20D           | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide             |  |  |  |
| 74FR240PC                                                                                                | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |  |  |  |
| Devices also available in Tane and Reel. Specify by appending the suffix letter "X" to the ordering code |                |                                                                           |  |  |  |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Connection Diagram**



#### **Pin Descriptions**

| Pin Names                          | Description                      |
|------------------------------------|----------------------------------|
| $\overline{OE}_1, \overline{OE}_2$ | Output Enable Input (Active-LOW) |
| I <sub>0</sub> —I <sub>7</sub>     | Inputs                           |
| $\overline{O}_0 - \overline{O}_7$  | Outputs                          |

#### **Truth Tables**

| Inp             | outs           | Outputs               |  |  |  |  |
|-----------------|----------------|-----------------------|--|--|--|--|
| OE <sub>1</sub> | I <sub>n</sub> | (Pins 12, 14, 16, 18) |  |  |  |  |
| L               | L              | Н                     |  |  |  |  |
| L               | н              | L                     |  |  |  |  |
| н               | х              | Z                     |  |  |  |  |
| Ing             | outs           | Outputs               |  |  |  |  |
| OE <sub>2</sub> | I <sub>n</sub> | (Pins 3, 5, 7, 9)     |  |  |  |  |
| L               | L              | Н                     |  |  |  |  |
| L               | н              | L                     |  |  |  |  |
|                 |                | z                     |  |  |  |  |

H = HIGH Voltage Level L = LOW Voltage Level

X = Immaterial Z = High Impedance

© 1999 Fairchild Semiconductor Corporation DS010901

### Absolute Maximum Ratings(Note 1)

| Storage Temperature                         | -65°C to +150°C                      |
|---------------------------------------------|--------------------------------------|
| Ambient Temperature under Bias              | $-55^{\circ}C$ to $+125^{\circ}C$    |
| Junction Temperature under Bias             | -55°C to +150°C                      |
| V <sub>CC</sub> Pin Potential to Ground Pin | -0.5V to +7.0V                       |
| Input Voltage (Note 2)                      | -0.5V to +7.0V                       |
| Input Current (Note 2)                      | -30 mA to +5.0 mA                    |
| Voltage Applied to Output                   |                                      |
| in HIGH State (with $V_{CC} = 0V$ )         |                                      |
| Standard Output                             | –0.5V to V <sub>CC</sub>             |
| 3-STATE Output                              | -0.5V to +5.5V                       |
| Current Applied to Output                   |                                      |
| in LOW State (Max)                          | Twice the Rated I <sub>OL</sub> (mA) |
| ESD Last Passing Voltage (Min)              | 4000V                                |

# Recommended Operating Conditions

Free Air Ambient Temperature Supply Voltage 0°C to +70°C +4.5V to +5.5V

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

### **DC Electrical Characteristics**

| Symbol           | Parameter                            | Min  | Тур | Max  | Units | V <sub>cc</sub> | Conditions                         |
|------------------|--------------------------------------|------|-----|------|-------|-----------------|------------------------------------|
| VIH              | Input HIGH Voltage                   | 2.0  |     |      | V     |                 | Recognized HIGH Signal             |
| VIL              | Input LOW Voltage                    |      |     | 0.8  | V     |                 | Recognized LOW Signal              |
| V <sub>CD</sub>  | Input Clamp Diode Voltage            |      |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA           |
| V <sub>OH</sub>  | Output HIGH Voltage                  | 2.4  |     |      | V     | Min             | I <sub>OH</sub> = -3 mA            |
|                  |                                      | 2.0  |     |      | V     | Min             | I <sub>OH</sub> = -15 mA           |
| V <sub>OL</sub>  | Output LOW Voltage                   |      |     | 0.55 | V     | Min             | I <sub>OL</sub> = 64 mA            |
| IIH              | Input HIGH Current                   |      |     | 5    | μA    | Max             | $V_{IN} = 2.7V$                    |
| I <sub>BVI</sub> | Input HIGH Current<br>Breakdown Test |      |     | 7    | μΑ    | Max             | V <sub>IN</sub> = 7.0V             |
| ΙL               | Input Low Current                    |      |     | -150 | μA    | Max             | V <sub>IN</sub> = 0.5V             |
| V <sub>ID</sub>  | Input Leakage Test                   | 4.75 |     |      | V     | 0.0             | I <sub>ID</sub> = 1.9 μA,          |
|                  |                                      |      |     |      |       |                 | All Other Pins Grounded            |
| I <sub>OD</sub>  | Output Circuit Leakage Current       |      |     | 3.75 | μΑ    | 0.0             | $V_{IOD} = 150 \text{ mV},$        |
|                  |                                      |      |     |      |       |                 | All Other Pins Grounded            |
| I <sub>OZH</sub> | Output Leakage Current               |      |     | 20   | μΑ    | Max             | V <sub>OUT</sub> = 2.7V            |
| I <sub>OZL</sub> | Output Leakage Current               |      |     | -20  | μΑ    | Max             | $V_{OUT} = 0.5V$                   |
| l <sub>os</sub>  | Output Short-Circuit Current         | -100 |     | -225 | mA    | Max             | $V_{OUT} = 0.0V$                   |
| ICEX             | Output HIGH Leakage Current          |      |     | 50   | μΑ    | Max             | V <sub>OUT</sub> = V <sub>CC</sub> |
| I <sub>ZZ</sub>  | Bus Drainage Test                    |      |     | 100  | μΑ    | 0.0             | V <sub>OUT</sub> = 5.25V           |
| ICCH             | Power Supply Current                 |      | 9   | 13   | mA    | Max             | All Outputs HIGH                   |
| I <sub>CCL</sub> | Power Supply Current                 |      | 37  | 45   | mA    | Max             | All Outputs LOW                    |
| I <sub>CCZ</sub> | Power Supply Current                 |      | 31  | 38   | mA    | Max             | Outputs 3-STATE                    |
| CIN              | Input Capacitance                    |      | 8.0 |      | pF    | 5.0             |                                    |

## **AC Electrical Characteristics**

| Symbol           | Parameter                                                            |     | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ |     |     | $T_A = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ |    |  |
|------------------|----------------------------------------------------------------------|-----|-------------------------------------------------------------|-----|-----|------------------------------------------------------------------------------------|----|--|
|                  |                                                                      | Min | Тур                                                         | Max | Min | Max                                                                                |    |  |
| t <sub>PLH</sub> | Propagation Delay                                                    | 1.0 | 3.3                                                         | 4.7 | 1.0 | 4.7                                                                                | ns |  |
| t <sub>PHL</sub> | A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub> | 1.0 | 2.9                                                         | 4.7 | 1.0 | 4.7                                                                                |    |  |
| t <sub>PZH</sub> | Output Enable Time                                                   | 2.6 | 4.0                                                         | 7.0 | 2.6 | 7.0                                                                                |    |  |
| t <sub>PZL</sub> |                                                                      | 2.6 | 6.3                                                         | 7.0 | 2.6 | 7.0                                                                                | ns |  |
| t <sub>PHZ</sub> | Output Disable Time                                                  | 1.7 | 3.3                                                         | 6.6 | 1.7 | 6.6                                                                                |    |  |
| t <sub>PLZ</sub> |                                                                      | 1.7 | 2.9                                                         | 6.6 | 1.7 | 6.6                                                                                | ns |  |

## **Extended AC Electrical Characteristics**

| Symbol          | Parameter                                                            | V <sub>CC</sub> =<br>C <sub>L</sub> =<br>Eight Outpu | $T_{A} = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ Eight Outputs Switching<br>(Note 3) |     |     | Units |
|-----------------|----------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|
|                 |                                                                      | Min                                                  | Max                                                                                                                        | Min | Max | 1     |
| PLH             | Propagation Delay                                                    | 1.0                                                  | 6.4                                                                                                                        | 2.3 | 8.3 | ns    |
| PHL             | A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub> | 1.0                                                  | 6.4                                                                                                                        | 2.3 | 8.3 |       |
| PZH             | Output Enable Time                                                   | 2.6                                                  | 7.2                                                                                                                        |     |     |       |
| PZL             |                                                                      | 2.6                                                  | 7.2                                                                                                                        |     |     | ns    |
| PHZ             | Output Disable Time                                                  | 1.7                                                  | 6.8                                                                                                                        |     |     |       |
| PLZ             |                                                                      | 1.7                                                  | 6.8                                                                                                                        |     |     | ns    |
| OSHL<br>Note 5) | Pin-to-Pin Skew<br>for HL Transitions                                |                                                      | 2.0                                                                                                                        |     |     | ns    |
| OSLH<br>Note 5) | Pin-to-Pin Skew<br>for LH Transitions                                |                                                      | 1.1                                                                                                                        |     |     | ns    |
| os⊤<br>Note 5)  | Pin-to-Pin Skew<br>for HL/LH Transitions                             |                                                      | 3.1                                                                                                                        |     |     | ns    |

Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase, i.e., all LOW-to-HIGH, HIGH-to-LOW, 3-STATE-to-HIGH, etc.

Note 4: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

Note 5: Skew is defined as the absolute value of the difference between the actual propagation delays for any two outputs of the same device. The specification applies to any outputs switching HIGH-to-LOW, (t<sub>OSHL</sub>), LOW-to-HIGH, (t<sub>OSLH</sub>), or HIGH-to-LOW and/or LOW-to-HIGH, (t<sub>OST</sub>). Specifications guaranteed with all outputs switching in phase.

74FR240



