October 1996 Revised March 1999 #### 74LVX163 # **Low Voltage Synchronous Binary Counter with Synchronous Clear** #### **General Description** The LVX163 is a synchronous modulo-16 binary counter. This device is synchronously presettable for application in programmable dividers and has two types of Count Enable inputs plus a Terminal Count output for versatility in forming multistage counters. The CLK input is active on the rising edge. Both $\overline{\text{PE}}$ and $\overline{\text{MR}}$ inputs are active on low logic levels. Presetting is synchronous to rising edge of the CLK and the Clear function of the LVX163 is synchronous to the CLK. Two enable inputs (CEP and CET) and Carry Output are provided to enable easy cascading of counters, which facilitates easy implementation of n-bit counters without using external gates. The inputs tolerate voltages up to 7V allowing the interface of 5V systems to 3V systems. #### **Features** - Input voltage level translation from 5V to 3V - Ideal for low power/low noise 3.3V applications - Guaranteed simultaneous switching noise and dynamic threshold performance #### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|------------------------------------------------------------------------------| | 74LVX163M | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | 74LVX163SJ | M16D | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74LVX163MTC | MTC16 | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. #### **Logic Symbols** # **Connection Diagram** #### **Pin Descriptions** | Pin | Description | |--------------------------------|--------------------------------| | Names | | | CEP | Count Enable Parallel Input | | CET | Count Enable Trickle Input | | CP | Clock Pulse Input | | MR | Synchronous Master Reset Input | | P <sub>0</sub> -P <sub>3</sub> | Parallel Data Inputs | | PE | Parallel Enable Inputs | | $Q_0 - Q_3$ | Flip-Flop Outputs | | TC | Terminal Count Output | #### **Functional Description** The LVX163 counts in modulo-16 binary sequence. From state 15 (HHHH) it increments to state 0 (LLLL). The clock inputs of all flip-flops are driven in parallel through a clock buffer. Thus all changes of the Q outputs occur as a result of, and synchronous with, the LOW-to-HIGH transition of the CP input signal. The circuits have four fundamental modes of operation, in order of precedence: synchronous reset, parallel load, count-up and hold. Four control inputs—Synchronous Reset (MR), Parallel Enable ( $\overline{PE}$ ), Count Enable Parallel (CEP) and Count Enable Trickle (CET)—determine the mode of operation, as shown in the Mode Select Table. A LOW signal on MR overrides counting and parallel loading and allows all outputs to go LOW on the next rising edge of CP. A LOW signal on PE overrides counting and allows information on the Parallel Data (P<sub>n</sub>) inputs to be loaded into the flip-flops on the next rising edge of CP. With PE and MR HIGH, CEP and CET permit counting when both are HIGH. Conversely, a LOW signal on either CEP or CET inhibits counting. The LVX163 uses D-type edge-triggered flip-flops and changing the MR, PE, CEP and CET inputs when the CP is in either state does not cause errors, provided that the recommended setup and hold times, with respect to the rising edge of CP, are observed. The Terminal Count (TC) output is HIGH when CET is HIGH and counter is in state 15. To implement synchronous multistage counters, the TC outputs can be used with the CEP and CET inputs in two different ways. Figure 1 shows the connections for simple ripple carry, in which the clock period must be longer than the CP to TC delay of the first stage, plus the cumulative CET to TC delays of the intermediate stages, plus the CET to CP setup time of the last stage. This total delay plus setup time sets the upper limit on clock frequency. For faster clock rates, the carry lookahead connections shown in Figure 2 are recommended. In this scheme the ripple delay through the intermediate stages commences with the same clock that causes the first stage to tick over from max to min in the Up mode, or min to max in the Down mode, to start its final cycle. Since this final cycle takes 16 clocks to complete, there is plenty of time for the ripple to progress through the intermediate stages. The critical timing that limits the clock period is the CP to TC delay of the first stage plus the CEP to CP setup time of the last stage. The TC output is subject to decoding spikes due to internal race conditions and is therefore not recommended for use as a clock or asynchronous reset for flip-flops, registers or counters. When the Parallel Enable (PE) is LOW, the parallel data outputs ${\rm O_0-O_3}$ are active and follow the flip-flop ${\rm Q}$ outputs. A HIGH signal on $\overline{PE}$ forces $O_0-O_3$ to the High impedance state but does not prevent counting, loading or resetting. Logic Equations: Count Enable = CEP • CET • $\overline{PE}$ $TC = Q_0 • Q_1 • Q_2 • Q_3 • CET$ | | Mode Select Table | | | | | | | | | |----|-------------------|-----|-----|------------------------------|--|--|--|--|--| | MR | PE | CET | CEP | Action on the Rising | | | | | | | | | | | Clock Edge (_/_) | | | | | | | L | Х | Х | Х | Reset (Clear) | | | | | | | Н | L | Χ | Χ | Load $(P_n \rightarrow Q_n)$ | | | | | | | Н | Н | Н | Н | Count (Increment) | | | | | | | Н | Н | L | Х | No Change (Hold) | | | | | | | Н | Н | Χ | L | No Change (Hold) | | | | | | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial <sup>∠ =</sup> LOW-to-HIGH Clock Transition ## **Absolute Maximum Ratings**(Note 1) DC Input Diode Current (I<sub>IK</sub>) −20 mA -0.5V to $V_{CC} + 0.5V$ DC Input Voltage (V<sub>I</sub>) $V_{I} = -0.5V$ -0.5V to 7V DC Output Diode Current ( $I_{OK}$ ) $$\begin{split} \text{V}_{\text{O}} &= -0.5 \text{V} & -20 \text{ mA} \\ \text{V}_{\text{O}} &= \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \end{split}$$ DC Output Voltage (V<sub>O</sub>) DC Output Source or Sink Current ( $I_O$ ) $\pm 25 \text{ mA}$ DC V<sub>CC</sub> or Ground Current $(I_{CC} \text{ or } I_{GND})$ ±50 mA Storage Temperature ( $T_{STG}$ ) $-65^{\circ}C$ to $+150^{\circ}C$ Power Dissipation 180 mW # Recommended Operating Conditions (Note 2) Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 2: Unused inputs must be held HIGH or LOW. They may not float. #### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | | T <sub>A</sub> = +25°C | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | Conditions | | |-----------------|--------------------------|-----------------|------|------------------------|------|-----------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Symbol | Farameter | • 66 | Min | Тур | Max | Min | Max | Units | Conditions | | | V <sub>IH</sub> | HIGH Level Input | 2.0 | 1.5 | | | 1.5 | | | | | | | Voltage | 3.0 | 2.0 | | | 2.0 | | V | | | | | | 3.6 | 2.4 | | | 2.4 | | | | | | V <sub>IL</sub> | LOW Level Input | 2.0 | | | 0.5 | | 0.5 | | | | | | Voltage | 3.0 | | | 0.8 | | 0.8 | V | | | | | | 3.6 | | | 8.0 | | 0.8 | | | | | V <sub>OH</sub> | HIGH Level Output | 2.0 | 1.9 | 2.0 | | 1.9 | | | $\begin{aligned} V_{IN} = V_{IL} \text{ or } V_{IH} & I_{OH} = -50 \ \mu\text{A} \\ I_{OH} = -50 \ \mu\text{A} \\ I_{OH} = -4 \ \text{mA} \end{aligned}$ | | | | Voltage | 3.0 | 2.9 | 3.0 | | 2.9 | | V | $I_{OH} = -50 \mu A$ | | | | | 3.0 | 2.58 | | | 2.48 | | | $I_{OH} = -4 \text{ mA}$ | | | V <sub>OL</sub> | LOW Level Output | 2.0 | | 0.0 | 0.1 | | 0.1 | | $V_{IN} = V_{IL} \text{ or } V_{IH} I_{OL} = 50 \mu\text{A}$ | | | | Voltage | 3.0 | | 0.0 | 0.1 | | 0.1 | V | $I_{OL} = 50 \mu\text{A}$ $I_{OL} = 4 \text{mA}$ | | | | | 3.0 | | | 0.36 | | 0.44 | | $I_{OL} = 4 \text{ mA}$ | | | I <sub>IN</sub> | Input Leakage Current | 3.6 | | | ±0.1 | | ±1.0 | μΑ | V <sub>IN</sub> = 5.5V or GND | | | I <sub>CC</sub> | Quiescent Supply Current | 3.6 | | | 2.0 | | 20.0 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> or GND | | #### **Noise Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | Units | C <sub>L</sub> (pF) | |------------------|-------------------------|-----------------|-----------------------|--------|-------|---------------------| | Oymboi | i arameter | (V) | Тур | Limits | Onics | OL (p. ) | | V <sub>OLP</sub> | Quiet Output Maximum | 3.3 | 0.2 | 0.5 | V | 50 | | (Note 3) | Dynamic V <sub>OL</sub> | | | | | | | V <sub>OLV</sub> | Quiet Output Minimum | 3.3 | -0.2 | -0.5 | V | 50 | | (Note 3) | Dynamic V <sub>OL</sub> | | | | | | | V <sub>IHD</sub> | Minimum HIGH Level | 3.3 | | 2.0 | V | 50 | | (Note 3) | Dynamic Input Voltage | | | | | | | V <sub>ILD</sub> | Maximum LOW Level | 3.3 | | 0.8 | V | 50 | | (Note 3) | Dynamic Input Voltage | | | | | | Note 3: Parameter guaranteed by design. ## **AC Electrical Characteristics** | Symbol | Parameter | Tameter $V_{CC}$ $T_A = 25^{\circ}C$ $T_A = -40^{\circ}C$ $T_A = -40^{\circ}C$ $T_A = -40^{\circ}C$ | T <sub>A</sub> = -40° | <sub>A</sub> = -40°C to +85°C | | Conditions | | | | |------------------|-------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------|-------------------------------|------|------------|------|-----------|------------------------| | Symbol | r ai ailletei | | Min | Тур | Max | Min | Max | Ullits | Conditions | | t <sub>PLH</sub> | Propagation Delay | 2.7 | | 9.0 | 14.0 | 1.0 | 16.0 | ns | C <sub>L</sub> = 15 pF | | t <sub>PHL</sub> | Time (CP-Q <sub>n</sub> ) | • | | 11.3 | 17.0 | 1.0 | 19.0 | 115 | C <sub>L</sub> = 50 pF | | | | $3.3 \pm 0.3$ | | 8.3 | 12.8 | 1.0 | 15.0 | ns | C <sub>L</sub> = 15 pF | | | | • | | 10.8 | 16.3 | 1.0 | 18.5 | 115 | C <sub>L</sub> = 50 pF | | t <sub>PLH</sub> | Propagation Delay | 2.7 | | 9.5 | 14.3 | 1.0 | 16.7 | ns | C <sub>L</sub> = 15 pF | | t <sub>PHL</sub> | Time (CP-TC, Count) | • | | 12.5 | 18.5 | 1.0 | 20.5 | 115 | C <sub>L</sub> = 50 pF | | | | $3.3 \pm 0.3$ | | 8.7 | 13.6 | 1.0 | 16.0 | ns | C <sub>L</sub> = 15 pF | | | | • | | 11.2 | 17.1 | 1.0 | 19.5 | 115 | C <sub>L</sub> = 50 pF | | t <sub>PLH</sub> | Propagation Delay | 2.7 | | 11.4 | 18.0 | 1.0 | 21.0 | ns | C <sub>L</sub> = 15 pF | | t <sub>PHL</sub> | Time (CP-TC, Load) | • | | 14.0 | 21.0 | 1.0 | 24.0 | 115 | C <sub>L</sub> = 50 pF | | | | $3.3 \pm 0.3$ | | 11.0 | 17.2 | 1.0 | 20.0 | ns | C <sub>L</sub> = 15 pF | | | | | | 13.5 | 20.7 | 1.0 | 23.5 | 115 | C <sub>L</sub> = 50 pF | | t <sub>PLH</sub> | Propagation Delay | 2.7 | | 8.6 | 13.5 | 1.0 | 15.0 | ns | C <sub>L</sub> = 15 pF | | t <sub>PHL</sub> | Time (CET-TC) | • | | 11.0 | 16.5 | 1.0 | 18.5 | 115 | C <sub>L</sub> = 50 pF | | | | $3.3 \pm 0.3$ | | 7.5 | 12.3 | 1.0 | 14.5 | ns | C <sub>L</sub> = 15 pF | | | | • | | 10.5 | 15.8 | 1.0 | 18.0 | 115 | C <sub>L</sub> = 50 pF | | f <sub>MAX</sub> | Maximum Clock | 2.7 | 75 | 115 | | 65 | | MHz | C <sub>L</sub> = 15 pF | | | Frequency | | 50 | 80 | | 45 | | IVII IZ | C <sub>L</sub> = 50 pF | | | | $3.3 \pm 0.3$ | 80 | 130 | | 70 | | MHz | C <sub>L</sub> = 15 pF | | | | | 55 | 85 | | 50 | | I IVII IZ | C <sub>L</sub> = 50 pF | | C <sub>IN</sub> | Input Capacitance | | | 4 | 10 | | 10 | pF | V <sub>CC</sub> = Open | | C <sub>PD</sub> | Power Dissipation Capacitance | | | 23 | | | | pF | (Note 4) | Note 4: $C_{PD}$ is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC}$ (opr) = $C_{PD}$ \* $V_{CC}$ \* $f_{IN}$ + $I_{CC}$ . When the outputs drive a capacitive load, total current consumption is the sum of $C_{PD}$ , and $\Delta I_{CC}$ which is obtained from the following formula: $$\Delta I_{CC} = F_{CP} \bullet V_{CC} \left( \frac{C_{QQ}}{2} + \frac{C_{Q1}}{4} + \frac{C_{Q2}}{8} + \frac{C_{Q3}}{16} + \frac{C_{TC}}{16} \right)$$ $\Delta I_{CC} = F_{CP} \bullet V_{CC} \left( \frac{C_{QO}}{2} + \frac{C_{O1}}{4} + \frac{C_{Q2}}{8} + \frac{C_{Q3}}{16} + \frac{C_{TC}}{16} \right)$ $C_{QO}$ – $C_{Q3}$ and $C_{TC}$ are the capacitances at Q0–Q3 and TC, respectively. $F_{CP}$ is the input frequency of the CP. | Symbol | | V <sub>CC</sub> | T <sub>A</sub> = 25°C | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | |--------------------|----------------------|-----------------|-----------------------|-----------------------------------------------|----|--| | | Parameter | (V) | Guarant | Units | | | | t <sub>S</sub> | Minimum Setup Time | 2.7 | 5.5 | 6.5 | | | | | (P <sub>n</sub> -CP) | $3.3\pm0.3$ | 5.5 | 6.5 | ns | | | t <sub>S</sub> | Minimum Setup Time | 2.7 | 8.0 | 9.5 | | | | | (PE -CP) | $3.3\pm0.3$ | 8.0 | 9.5 | ns | | | t <sub>S</sub> | Minimum Setup Time | 2.7 | 7.5 | 9.0 | | | | | (CEP or CET-CP) | $3.3\pm0.3$ | 7.5 | 9.0 | ns | | | t <sub>S</sub> | Minimum Setup Time | 2.7 | 4.0 | 4.0 | ns | | | | (MR -CP) | $3.3\pm0.3$ | 4.0 | 4.0 | | | | t <sub>H</sub> | Minimum Hold Time | 2.7 | 1.0 | 1.0 | | | | | (P <sub>n</sub> -CP) | $3.3\pm0.3$ | 1.0 | 1.0 | ns | | | t <sub>H</sub> | Minimum Hold Time | 2.7 | 1.0 | 1.0 | | | | | (PE -CP) | $3.3\pm0.3$ | 1.0 | 1.0 | ns | | | t <sub>H</sub> | Minimum Hold Time | 2.7 | 1.0 | 1.0 | ns | | | | (CEP or CET-CP) | $3.3\pm0.3$ | 1.0 | 1.0 | | | | t <sub>H</sub> | Minimum Hold Time | 2.7 | 1.5 | 1.5 | | | | | (MR -CP) | $3.3\pm0.3$ | 1.5 | 1.5 | ns | | | t <sub>W</sub> (L) | Minimum Pulse Width | 2.7 | 5.0 | 5.0 | | | | t <sub>W</sub> (H) | CP (Count) | $3.3 \pm 0.3$ | 5.0 | 5.0 | ns | | #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: Package Number MTC16 - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com