September 1995 Revised April 1999 # 74VHC112 Dual J-K Flip-Flops with Preset and Clear ## **General Description** The VHC112 is an advanced high speed CMOS device fabricated with silicon gate CMOS technology. It achieves the high-speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The VHC112 contains two independent, high-speed JK flipflops with Direct Set and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Triggering occurs at a voltage level of the clock and is not directly related to transition time. The J and K inputs can change when the clock is in either state without affecting the flip-flop, provided that they are in the desired state during the recommended setup and hold times relative to the falling edge of the clock. The LOW signal on PR or CLR prevents clocking and forces Q and $\overline{\rm Q}$ HIGH, respectively. Simultaneous LOW signals on PR and CLR force both Q and $\overline{\mathbf{Q}}$ HIGH. An input protection circuit ensures that 0V to 7V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5V to 3V systems and two supply systems such as battery backup. This circuit prevents device destruction due to mismatched supply and input voltages. #### **Features** - High speed: f<sub>MAX</sub> = 200 MHz (typ) at V<sub>CC</sub> = 5.0V - Low power dissipation: $I_{CC} = 2 \mu A$ (max) at $T_A = 25^{\circ}C$ - High noise immunity: V<sub>NIH</sub> = V<sub>NIL</sub> = 28% V<sub>CC</sub> (min) - Power down protection is provided on all inputs - Pin and function compatible with 74HC112 ## **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------------| | 74VHC112M | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow | | 74VHC112SJ | M16D | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74VHC112MTC | MTC16 | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74VHC112N | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ## **Connection Diagram** ## **Pin Descriptions** | Pin Names | Description | | | | | | |-------------------------------------------------------------------|------------------------------------------|--|--|--|--|--| | J <sub>1</sub> , J <sub>2</sub> , K <sub>1</sub> , K <sub>2</sub> | Data Inputs | | | | | | | CLK <sub>1</sub> , CLK <sub>2</sub> | Clock Pulse Inputs (Active Falling Edge) | | | | | | | CLR <sub>1</sub> , CLR <sub>2</sub> | Direct Clear Inputs (Active LOW) | | | | | | | PR <sub>1</sub> , PR <sub>2</sub> | Direct Preset Inputs (Active LOW) | | | | | | | $Q_1, Q_2, \overline{Q}_1, \overline{Q}_2$ | Outputs | | | | | | ## **Truth Table** | | In | Outputs | | | | | |----|-----|---------|-----|---|------------------|------------------| | PR | CLR | J | K | Q | Ø | | | L | Н | Χ | Χ | Χ | Н | ٦ | | Н | L | Χ | Χ | Χ | L | Н | | L | L | Χ | Χ | Χ | Н | Н | | Н | Н | $\sim$ | h | h | $\overline{Q}_0$ | $Q_0$ | | Н | Н | $\sim$ | - 1 | h | L | Н | | Н | Н | $\sim$ | h | 1 | Н | L | | Н | Н | ~ | I | I | $Q_0$ | $\overline{Q}_0$ | H (h) = HIGH Voltage Level L (l) = LOW Voltage Level X = Immaterial $\sim$ = HIGH-to-LOW Clock Transition $Q_0(\overline{Q}_0)$ = Before HIGH-to-LOW Transition of Clock Lower case letters indicate the state of the referenced input or output one setup time prior to the HIGH-to-LOW clock transition. ## **Logic Diagram** (One Half Shown) ## **Absolute Maximum Ratings**(Note 1) Supply Voltage ( $V_{CC}$ ) -0.5V to +7.0VDC Input Voltage ( $V_{IN}$ ) -0.5V to +7.0VDC Output Voltage (V<sub>OUT</sub>) $-0.5\mbox{V}$ to $\mbox{V}_{\mbox{CC}} + 0.5\mbox{V}$ Input Diode Current (I<sub>IK</sub>) -20 mA Output Diode Current (I<sub>OK</sub>) ±20 mA DC Output Current (I<sub>OUT</sub>) $\pm 25~\text{mA}$ DC $V_{CC}$ /GND Current ( $I_{CC}$ ) $\pm 50~\text{mA}$ Storage Temperature (T<sub>STG</sub>) -65°C to +150°C Lead Temperature (T<sub>L</sub>) (Soldering, 10 seconds) 260°C ## **Recommended Operating Conditions** (Note 2) Input Rise and Fall Time (t<sub>r</sub>, t<sub>f</sub>) $$\begin{split} V_{CC} = 3.3 V \pm 0.3 V & 0 \sim 100 \text{ ns/V} \\ V_{CC} = 5.0 V \pm 0.5 V & 0 \sim 20 \text{ ns/V} \end{split}$$ Note 1: Absolute Maximum Ratings are values beyond which the device may be damaged or have its useful life impaired. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation outside databook specifications. Note 2: Unused inputs must be held HIGH or LOW. They may not float. #### **DC Electrical Characteristics** | Symbol | Parameter | v <sub>cc</sub> | T <sub>A</sub> = 25°C | | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | Units | Conditions | | | |-----------------|--------------------------|-----------------|-----------------------|-----|----------------------------------------|---------------------|-------------------------------|------------|-------------------------------|--------------------------| | Gymbol | | (V) | Min | Тур | Max | Min | Max | Units | Conditions | | | V <sub>IH</sub> | HIGH Level | 2.0 | 1.50 | | | 1.50 | | V | | | | | Input Voltage | 3.0 - 5.5 | 0.7 V <sub>CC</sub> | | | 0.7 V <sub>CC</sub> | | V | | | | V <sub>IL</sub> | LOW Level | 2.0 | | | 0.50 | | 0.50 | V | | | | | Input Voltage | 3.0 - 5.5 | | | $0.3~\mathrm{V}_\mathrm{CC}$ | | $0.3\mathrm{V}_{\mathrm{CC}}$ | V | | | | V <sub>OH</sub> | HIGH Level | 2.0 | 1.9 | 2.0 | | 1.9 | | | $V_{IN} = V_{IH}$ | $I_{OH} = -50 \mu A$ | | | Output Voltage | 3.0 | 2.9 | 3.0 | | 2.9 | | V | or V <sub>IL</sub> | | | | | 4.5 | 4.4 | 4.5 | | 4.4 | | | | | | | | 3.0 | 2.58 | | | 2.48 | | V | | $I_{OH} = -4 \text{ mA}$ | | | | 4.5 | 3.94 | | | 3.80 | | V | | $I_{OH} = -8 \text{ mA}$ | | V <sub>OL</sub> | LOW Level | 2.0 | | 0.0 | 0.1 | | 0.1 | | $V_{IN} = V_{IH}$ | $I_{OL} = 50 \mu A$ | | | Output Voltage | 3.0 | | 0.0 | 0.1 | | 0.1 | V | or V <sub>IL</sub> | | | | | 4.5 | | 0.0 | 0.1 | | 0.1 | | | | | | | 3.0 | | | 0.36 | | 0.44 | V | | I <sub>OL</sub> = 4 mA | | | | 4.5 | | | 0.36 | | 0.44 | V | | $I_{OL} = 8 \text{ mA}$ | | I <sub>IN</sub> | Input Leakage Current | 0 – 5.5 | | | ±0.1 | | ±1.0 | μА | V <sub>IN</sub> = 5.5V or GND | | | Icc | Quiescent Supply Current | 5.5 | | | 2.0 | | 20.0 | μΑ | $V_{IN} = V_{CC}$ or GND | | 3 ## **AC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | Conditions | | |------------------|-------------------------------------------|-----------------|-----------------------|------|-----------------------------------------------|-----|-------|------------|------------------------| | Oyb01 | | (V) | Min | Тур | Max | Min | Max | Onito | Conditions | | f <sub>MAX</sub> | Maximum Clock | $3.3 \pm 0.3$ | 110 | 150 | | 100 | | MHz | C <sub>L</sub> = 15 pF | | | Frequency | | 90 | 120 | | 80 | | IVII IZ | C <sub>L</sub> = 50 pF | | | | $5.0\pm0.5$ | 150 | 200 | | 135 | | MHz | C <sub>L</sub> = 15 pF | | | | | 120 | 185 | | 110 | | IVITIZ | C <sub>L</sub> = 50 pF | | t <sub>PLH</sub> | Propagation Delay | $3.3\pm0.3$ | | 8.5 | 11.0 | 1.0 | 13.4 | | C <sub>L</sub> = 15 pF | | $t_{PHL}$ | Time (CP to $Q_n$ or $\overline{Q}_n$ ) | | | 10.0 | 15.0 | 1.0 | 16.5 | ns | C <sub>L</sub> = 50 pF | | | | $5.0 \pm 0.5$ | | 5.1 | 7.3 | 1.0 | 8.8 | ns | C <sub>L</sub> = 15 pF | | | | | | 6.3 | 10.5 | 1.0 | 12.0 | 115 | C <sub>L</sub> = 50 pF | | t <sub>PLH</sub> | Propagation Delay Time | $3.3 \pm 0.3$ | | 6.7 | 10.2 | 1.0 | 11.7 | 20 | C <sub>L</sub> = 15 pF | | $t_{PHL}$ | (PR or CLR to $Q_n$ or $\overline{Q}_n$ ) | | | 9.7 | 13.5 | 1.0 | 15.0 | ns | C <sub>L</sub> = 50 pF | | | | $5.0\pm0.5$ | | 4.6 | 6.7 | 1.0 | 8.0 | ns | C <sub>L</sub> = 15 pF | | | | | | 6.4 | 9.5 | 1.0 | 11.0 | 115 | C <sub>L</sub> = 50 pF | | C <sub>IN</sub> | Input Capacitance | | | 4 | 10 | | 10 | pF | V <sub>CC</sub> = Open | | C <sub>PD</sub> | Power Dissipation | | | 18 | | | | pF | (Note 3) | | | Capacitance | | | | | | | | | Note 3: C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained from the equation: I<sub>CC</sub> (opr.) = C<sub>PD</sub> \* V<sub>CC</sub> \* f<sub>IN</sub> + I<sub>CC</sub>/4 (per F/F), and the total C<sub>PD</sub> when n pcs of the Flip-Flop operate can be calculated by the following equation: C<sub>PD</sub> (total) = 30 + 14 • n ## **AC Operating Requirements** | Symbol | | v <sub>cc</sub> | T <sub>A</sub> = | 25°C | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | | |------------------|------------------------------------------|-----------------|------------------|-------|----------------------------------------|-------|--| | | Parameter | (Note 4)<br>(V) | Тур | Guara | anteed Minimum | Units | | | t <sub>W</sub> | Minimum Pulse Width | 3.3 | | 5.0 | 5.0 | ns | | | | (CP or CLR or PR) | 5.0 | | 5.0 | 5.0 | ns | | | t <sub>S</sub> | Minimum Setup Time | 3.3 | | 5.0 | 5.0 | | | | | $(J_n \text{ or } K_n \text{ to } CP_n)$ | 5.0 | | 4.0 | 4.0 | ns | | | t <sub>H</sub> | Minimum Hold Time | 3.3 | | 1.0 | 1.0 | ns | | | | $(J_n \text{ or } K_n \text{ to } CP_n)$ | 5.0 | | 1.0 | 1.0 | 115 | | | t <sub>REC</sub> | Minimum Recovery Time | 3.3 | | 6.0 | 6.0 | ns | | | | (CLR or PR to CP) | 5.0 | | 5.0 | 5.0 | 115 | | Note 4: $V_{CC}$ is $3.3 \pm 0.3 V$ or $5.0 \pm 0.5 V$ 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E ## LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com