January 2000

# FDS6912

SEMICONDUCTOR IM

## Dual N-Channel Logic Level PWM Optimized PowerTrench<sup>®</sup> MOSFET

### **General Description**

These N-Channel Logic Level MOSFETs have been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers.

These MOSFETs feature faster switching and lower gate charge than other MOSFETs with comparable RDS(ON) specifications.

The result is a MOSFET that is easy and safer to drive (even at very high frequencies), and DC/DC power supply designs with higher overall efficiency.

## Features

- 6 A, 30 V. 
  $$\begin{split} R_{DS(ON)} &= 0.028 \ \Omega \ @ \ V_{GS} = 10 \ V \\ R_{DS(ON)} &= 0.042 \ \Omega \ @ \ V_{GS} = 4.5 \ V. \end{split}$$
- Optimized for use in switching DC/DC converters
  with PWM controllers
- Very fast switching.
- Low gate charge





## Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                                        |           | Ratings     | Units |
|-----------------------------------|--------------------------------------------------|-----------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                             |           | 30          | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                              |           | ±20         | V     |
| ID                                | Drain Current – Continuous                       | (Note 1a) | 6           | A     |
|                                   | - Pulsed                                         |           | 20          |       |
| PD                                | Power Dissipation for Dual Operation             |           | 2           | W     |
|                                   | Power Dissipation for Single Operation           | (Note 1a) | 1.6         |       |
|                                   |                                                  | (Note 1b) | 1           |       |
|                                   |                                                  | (Note 1c) | 0.9         |       |
| T <sub>J</sub> , T <sub>stg</sub> | Operating and Storage Junction Temperature Range |           | -55 to +150 | °C    |
| Therma                            | I Characteristics                                |           |             |       |
| R <sub>θJA</sub>                  | Thermal Resistance, Junction-to-Ambient          | (Note 1a) | 78          | °C/W  |
| R <sub>0JC</sub>                  | Thermal Resistance, Junction-to-Case             | (Note 1)  | 40          | °C/W  |

## Package Marking and Ordering Information

| - | Device Marking | Device  | Reel Size | Tape width | Quantity   |
|---|----------------|---------|-----------|------------|------------|
|   | FDS6912        | FDS6912 | 13"       | 12mm       | 2500 units |
|   |                |         |           |            |            |

©2000 Fairchild Semiconductor Corporation

| Symbol                                 | Parameter                                         | Test Conditions                                                                                                                      | Min | Тур            | Max     | Units |
|----------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|---------|-------|
| Off Char                               | racteristics                                      |                                                                                                                                      |     |                |         |       |
| BV <sub>DSS</sub>                      | Drain–Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, \text{ I}_{D} = 250 \mu\text{A}$                                                                              | 30  |                |         | V     |
| $\Delta BV_{DSS}$<br>$\Delta T_J$      | Breakdown Voltage Temperature<br>Coefficient      | $I_D = 250 \ \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$                                                                       |     | 20             |         | mV/°C |
| DSS                                    | Zero Gate Voltage Drain Current                   | $ \begin{array}{ll} V_{\text{DS}} = 24 \text{ V}, & V_{\text{GS}} = 0 \text{ V} \\ & T_{\text{J}} = 55^{\circ}\text{C} \end{array} $ |     |                | 1<br>10 | μA    |
| GSSF                                   | Gate-Body Leakage, Forward                        | $V_{\text{GS}} = 20 \text{ V}, \qquad V_{\text{DS}} = 0 \text{ V}$                                                                   |     |                | 100     | nA    |
| GSSR                                   | Gate–Body Leakage, Reverse                        | $V_{GS} = -20 \text{ V} \qquad V_{DS} = 0 \text{ V}$                                                                                 |     |                | -100    | nA    |
| On Char                                | acteristics (Note 2)                              |                                                                                                                                      |     |                |         |       |
| V <sub>GS(th)</sub>                    | Gate Threshold Voltage                            | $V_{\text{DS}} = V_{\text{GS}}, I_{\text{D}} = 250 \ \mu\text{A}$                                                                    | 1   | 2              | 3       | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \ \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$                                                                       |     | -5             |         | mV/°C |
| R <sub>DS(on)</sub>                    | Static Drain–Source<br>On–Resistance              | $V_{GS} = 10 \text{ V}, \qquad I_D = 6 \text{ A}$                                                                                    |     | 0.024<br>0.034 | 0.028   | Ω     |
|                                        | On-Resistance                                     | $T_J = 125^{\circ}C$<br>$V_{GS} = 4.5 \text{ V}, \qquad I_D = 4.9 \text{ A}$                                                         |     | 0.034          | 0.048   |       |
| I <sub>D(on)</sub>                     | On–State Drain Current                            | $V_{GS} = 10 \text{ V},  V_{DS} = 5 \text{ V}$                                                                                       | 20  |                |         | А     |
| g <sub>FS</sub>                        | Forward Transconductance                          | $V_{DS} = 10 V$ , $I_D = 6 A$                                                                                                        |     | 20             |         | S     |
| -<br>Dynami                            | c Characteristics                                 |                                                                                                                                      |     |                |         |       |
|                                        | Input Capacitance                                 | $V_{DS} = 15 V$ , $V_{GS} = 0 V$ ,                                                                                                   |     | 740            |         | pF    |
| C <sub>oss</sub>                       | Output Capacitance                                | f = 1.0  MHz                                                                                                                         |     | 170            |         | pF    |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                      | -                                                                                                                                    |     | 75             |         | pF    |
| Switchir                               | ng Characteristics (Note 2)                       |                                                                                                                                      | 1   |                |         |       |
| t <sub>d(on)</sub>                     | Turn–On Delay Time                                | $V_{DD} = 15 V$ , $I_D = 1 A$ ,                                                                                                      |     | 8              | 16      | ns    |
| t <sub>r</sub>                         | Turn–On Rise Time                                 | $V_{GS} = 10 \text{ V}, \qquad R_{GEN} = 6 \Omega$                                                                                   |     | 13             | 24      | ns    |
| t <sub>d(off)</sub>                    | Turn–Off Delay Time                               | -                                                                                                                                    |     | 18             | 29      | ns    |
| t <sub>f</sub>                         | Turn–Off Fall Time                                | -                                                                                                                                    |     | 8              | 16      | ns    |
| Qg                                     | Total Gate Charge                                 | $V_{DS} = 10 \text{ V}, \qquad I_D = 6 \text{ A},$                                                                                   |     | 7              | 10      | nC    |
| Q <sub>gs</sub>                        | Gate–Source Charge                                | $V_{GS} = 5 V$                                                                                                                       |     | 3.8            |         | nC    |
| Q <sub>gd</sub>                        | Gate-Drain Charge                                 | -                                                                                                                                    |     | 2.5            |         | nC    |
| Drain-S                                | ource Diode Characteristics                       | and Maximum Ratings                                                                                                                  |     | •              |         |       |
| ls                                     | Maximum Continuous Drain–Source                   |                                                                                                                                      |     |                | 1.3     | А     |
|                                        | Drain–Source Diode Forward                        | $V_{GS} = 0 V$ , $I_S = 1.3 A$ (Note 2)                                                                                              |     | 0.75           | 1.2     | V     |









c) 135°/W when mounted on a minimum mounting pad.

~~~~

Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width <  $300\mu$ s, Duty Cycle < 2.0%

FDS6912 Rev E (W)

FDS6912



FDS6912



FDS6912



July 1999, Rev. B





#### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx<sup>TM</sup> CoolFET<sup>TM</sup> CROSSVOLT<sup>TM</sup> E<sup>2</sup>CMOS<sup>TM</sup> FACT<sup>TM</sup> FACT Quiet Series<sup>TM</sup> FAST<sup>®</sup> FAST<sup>®</sup> FASTr<sup>TM</sup> GTO<sup>TM</sup> HiSeC<sup>TM</sup> ISOPLANAR™ MICROWIRE™ POP™ PowerTrench® QFET™ QS™ Quiet Series™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SyncFET™ TinyLogic™ UHC™ VCX™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **PRODUCT STATUS DEFINITIONS**

**Definition of Terms** 

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |