

# Serial Input Programmable Sine Wave Generator

## **GENERAL DESCRIPTION**

The ML2035 is a monolithic sinewave generator whose output is programmable from DC to 25kHz. No external components are required. The frequency of the sinewave output is derived from either an external crystal or clock input, providing a stable and accurate frequency reference. The frequency is programmed by a 16-bit serial data word. The ML2035 has a V<sub>OUT</sub> amplitude of ±V<sub>CC</sub>/2.

The ML2035 is intended for telecommunications and modem applications that need low cost and accurate generation of precise test tones, call progress tones, and signaling tones.

## **FEATURES**

- Programmable output frequency DC to 25kHz
- Low gain error and total harmonic distortion
- 3-wire SPI compatible serial microprocessor interface with double buffered data latch
- Fully integrated solution no external components required
- Frequency resolution of 1.5Hz (±0.75Hz) with a 12MHz clock input
- Onboard 3 to 12MHz crystal oscillator
- Synchronous or asynchronous data loading capability
- Compatible with ML2031 and ML2032 tone detectors and ML2004 logarithmic gain/attenuator

## **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

## ML2035 8-Pin PDIP (P08)



# **PIN DESCRIPTION**

| PIN | NAME     | FUNCTION                                                                               | PIN | NAME      | FUNCTION                                                                              |
|-----|----------|----------------------------------------------------------------------------------------|-----|-----------|---------------------------------------------------------------------------------------|
| 1   | $V_{SS}$ | Negative supply (-5V).                                                                 | 5   | $V_{CC}$  | Positive supply (5V).                                                                 |
| 2   | SCK      | Serial clock. Digital input which clocks in serial data on its rising                  | 6   | $V_{OUT}$ | Analog output. $V_{OUT}$ swing is $\pm V_{CC}/2$ .                                    |
|     |          | edges.                                                                                 | 7   | GND       | Ground. All inputs and outputs are referenced to this point.                          |
| 3   | SID      | Serial input data which programs the                                                   | _   |           |                                                                                       |
|     |          | frequency of V <sub>OUT</sub> .                                                        | 8   | CLK IN    | Clock input. The internal clock can be generated by tying a 3 to 12MHz                |
| 4   | LATI     | Digital input which latches serial data into the internal data latch on falling edges. |     |           | crystal from this pin to GND, or applying a digital clock signal directly to the pin. |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>CC</sub>            | 6.5V                         |
|----------------------------|------------------------------|
| V <sub>SS</sub>            |                              |
| V <sub>OUT</sub>           |                              |
| Voltage on any other pin G | ND - 0.3V to $V_{CC}$ + 0.3V |
| Input Current              | ±25mA                        |
| Junction Temperature       | 150ºC                        |
| Storage Temperature Range  |                              |

| Lead Temperature (Soldering, 10 sec) | 260ºC   |
|--------------------------------------|---------|
| Thermal Resistance ( $\theta_{JA}$ ) | 110ºC/W |

# **OPERATING CONDITIONS**

| Temperature Range     |               |
|-----------------------|---------------|
| ML2035CP              | 0ºC to 70ºC   |
| ML2035IP              | 40°C to 85°C  |
| V <sub>CC</sub> Range | 4.5V to 5.5V  |
| Vss Range             | 4.5V to -5.5V |
| 55 0                  |               |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  = 4.5V to 5.5V,  $V_{SS}$  = -4.5V to -5.5V, CLK IN = 12.352MHz,  $C_L$  = 100pF,  $R_L$  = 1k $\Omega$ ,  $T_A$  = Operating Temperature Range (Note 1)

| SYMBOL              | PARAMETER CONDITIONS            |                                                       | MIN             | TYP  | MAX                 | UNITS |        |
|---------------------|---------------------------------|-------------------------------------------------------|-----------------|------|---------------------|-------|--------|
| OUTPUT              |                                 |                                                       |                 |      |                     |       |        |
| HD                  | Harmonic Distortion             | 20Hz to 5kHz                                          |                 |      |                     | -45   | dB     |
|                     | (2nd and 3rd Harmonic)          | 5kHz to 25kHz                                         | 5kHz to 25kHz   |      |                     | -40   | dB     |
| SND                 | Signal to Noise + Distortion    | 200Hz to 3.4kHz,<br>$f_{OUT}$ BW = 20Hz to 4kHz       |                 |      |                     | -45   | dB     |
|                     |                                 | 20Hz to 25kHz,<br>f <sub>OUT</sub> BW = 20 Hz to 75kH | lz              |      |                     | -40   | dB     |
| $V_{GN}$            | Gain Error                      | $20$ Hz < $f_{OUT}$ < $5$ kHz                         |                 |      |                     | ±0.15 | dB     |
|                     | 5kHz < f <sub>OUT</sub> < 25kHz |                                                       |                 |      |                     | ±0.3  | dB     |
| ICN                 | Idle Channel Noise              | Power Down Mode, Cmsg Weighted                        |                 |      | -20                 | 0     | dBrnc  |
|                     |                                 | Power Down Mode, 1kHz                                 |                 |      | 50                  |       | nV/√Hz |
| PSRR                | Power Supply Rejection Ratio    | 200mV <sub>P-P</sub> , 0 - 10kHz                      | V <sub>CC</sub> |      |                     | -40   | dB     |
|                     |                                 | Sine, Measured on V <sub>OUT</sub>                    | V <sub>SS</sub> |      |                     | -40   | dB     |
| V <sub>OS</sub>     | V <sub>OUT</sub> Offset Voltage |                                                       |                 |      |                     | ±75   | mV     |
| V <sub>P-P</sub>    | Peak-to-Peak Output Voltage     |                                                       |                 |      | ±V <sub>CC</sub> /2 |       | V      |
| OSCILLAT            | OR                              | ·                                                     |                 |      |                     |       |        |
| V <sub>IL</sub> CLK | CLK IN Input Low Voltage        |                                                       |                 |      |                     | 1.5   | V      |
| V <sub>IH</sub> CLK | CLK IN Input High Voltage       |                                                       |                 | 3.5  |                     |       | V      |
| I <sub>IL</sub> CLK | CLK IN Input Low Current        |                                                       |                 | -250 |                     |       | μА     |
| I <sub>IH</sub> CLK | CLK IN Input High Current       |                                                       |                 |      |                     | 250   | μА     |
| C <sub>IN</sub> CLK | CLK IN Input Capacitance        |                                                       |                 |      | 12                  |       | pF     |
| t <sub>CKI</sub>    | CLK IN On/Off Period            | $t_R = t_F = 10 \text{ns}, 2.5 \text{V Midpo}$        | oint            | 30   |                     |       | ns     |
| LOGIC (LA           | ATI, SID, SCK)                  |                                                       |                 |      |                     |       |        |
| V <sub>IL</sub>     | Input Low Voltage               |                                                       |                 |      |                     | 0.8   | V      |
| V <sub>IH</sub>     | Input High Voltage              |                                                       |                 | 2.0  |                     |       | V      |
| I <sub>IL</sub>     | Input Low Current               | $V_{IN} = 0V$                                         |                 | -1   |                     |       | μА     |
| I <sub>IH</sub>     | Input High Current              | $V_{IN} = V_{CC}$                                     |                 |      |                     | 1     | μА     |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL           | PARAMETER                  | CONDITIONS                                  | MIN | TYP | MAX  | UNITS |
|------------------|----------------------------|---------------------------------------------|-----|-----|------|-------|
| LOGIC (Cd        | ontinued)                  |                                             |     |     |      |       |
| V <sub>OL</sub>  | Output Low Voltage         | I <sub>OL</sub> = -2mA                      |     |     | 0.4  | V     |
| V <sub>OH</sub>  | Output High Voltage        | I <sub>OH</sub> = 2mA                       | 4.0 |     |      | V     |
| t <sub>SCK</sub> | Serial Clock On/Off Period |                                             | 100 |     |      | ns    |
| t <sub>DS</sub>  | SID Data Setup Time        |                                             | 50  |     |      | ns    |
| t <sub>DH</sub>  | SID Data Hold Time         |                                             | 50  |     |      | ns    |
| t <sub>LPW</sub> | LATI Pulse Width           |                                             | 50  |     |      | ns    |
| t <sub>LH</sub>  | LATI Hold Time             |                                             | 50  |     |      | ns    |
| t <sub>LS</sub>  | LATI Setup Time            |                                             | 50  |     |      | ns    |
| SUPPLY           |                            |                                             | •   |     |      |       |
| I <sub>CC</sub>  | V <sub>CC</sub> Current    | No Load, V <sub>CC</sub> = 5.5V             |     |     | 5.5  | mA    |
|                  |                            | No Load, Power Down Mode                    |     |     | 2    | mA    |
| I <sub>SS</sub>  | V <sub>SS</sub> Current    | No Load, $V_{CC} = 5.5V$ , $V_{SS} = -5.5V$ |     |     | -3.5 | mA    |
|                  |                            | No Load, Power Down Mode                    |     |     | -100 | μА    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.



**Figure 1. Serial Interface Timing.** 



Figure 2. CLK IN Input Current vs. Input Voltage.

### **FUNCTIONAL DESCRIPTION**

The ML2035 is composed of a programmable frequency generator, a sine wave generator, a crystal oscillator, and a serial digital interface. The ML2035 frequency and sine wave generator functional block diagram is shown in Figure 3.

## PROGRAMMABLE FREQUENCY GENERATOR

The programmable frequency generator produces a digital output whose frequency is determined by a 16-bit digital word.

The frequency generator is composed of a phase accumulator which is clocked at  $f_{\text{CLK IN}}/4$ . The value stored in the data latch is added to the phase accumulator every 4 cycles of CLK IN. The frequency of the analog output is equal to the rate at which the accumulator overflows and is given by the equation:

$$f_{OUT} = \frac{f_{CLKIN} \times (D15-D0)_{DEC}}{2^{23}}$$
 (1)

The frequency resolution and the minimum frequency are the same and is given by the following equation:

$$\Delta f_{MIN} = \frac{f_{CLKIN}}{2^{22}} \tag{2}$$

When  $f_{CLK\ IN}=12.352 MHz$ ,  $\Delta f_{MIN}=1.5 Hz$  ( $\pm 0.75 Hz$ ). Lower frequencies are obtained by using a lower input clock frequency.

Due to the phase quantization nature of the frequency generator, spurious tones can be present in the output range of –55dB relative to fundamental. The energy from these tones is included in the signal to noise + distortion specification. The frequency of these tones can be very close to the fundamental. Therefore, it is not practical to filter them out.

#### SINEWAVE GENERATOR

The sinewave generator is composed of a sine look-up table, a DAC, and an output smoothing filter. The sine look-up table is addressed by the phase accumulator. The DAC is driven by the output of the look-up table and generates a staircase representation of a sine wave.

The output filter smoothes the analog output by removing the high frequency sampling components. The resultant voltage on  $V_{\rm OUT}$  is a sinusoid with the second and third harmonic distortion components at least 45dB below the fundamental.

The ML2035 provides a peak sinewave voltage of  $\pm V_{CC}/2$ , referenced to GND.

The analog section is designed to operate over a range from DC to 25kHz. Due to slew rate limitations, the peak-to-peak output voltage must be limited to  $V_{OUT(P-P)} \le (125kV \times Hz)/f_{OUT}$ . Since the ML2035 peak-to-peak output voltage is equal to  $V_{CC}$ , the maximum output

frequency must be limited to 25kHz for  $V_{CC}$  = 5V.  $V_{OUT}$  can drive a 1k $\Omega$ , 100pF loads, provided the slew rate limitations mentioned above are not exceeded.

The output offset voltage,  $V_{OS}$ , is a function of the peak-to-peak output voltage and is specified as:

(3)

For example, if  $V_{OUT(P-P)} = 2.5V$ :

#### **CRYSTAL OSCILLATOR**

The crystal oscillator generates an accurate reference clock for the programmable frequency generator. The internal clock can be generated with a crystal or external clock.

If a crystal is used, it must be placed between CLK IN and GND of the ML2035. An on-chip crystal oscillator will then generate the internal clock. No other external capacitors or components are required. The crystal should be a parallel-resonant type with a frequency between 3MHz to 12.4MHz. It should be placed physically as close as possible to the CLK IN and GND.

An external clock can drive CLK IN directly if desired. The frequency of this clock can be anywhere between 0 and 12MHz.

The crystal must have the following characteristics:

- Parallel resonant type
- 2. Frequency: 3MHz to 12.4MHz
- 3. Maximum equivalent series resistance of  $15\Omega$  at a drive levels of  $1\mu W$  to  $200\mu W$ , and  $30\Omega$  at drive levels of 10nW to  $1\mu W$
- 4. Typical load capacitance: 18pF
- 5. Maximum case capacitance: 7pF

The frequency of oscillation will be a function of the crystal parameters and PC board capacitance. Crystals that meet these requirements at 12.352000MHz are M-tron 3709-010 12.352 for  $0^{\circ}$ C to  $70^{\circ}$ C and 3709-020 12.352 for  $-40^{\circ}$ C to  $85^{\circ}$ C operation.

REV. 1.0 10/10/2000 5



Figure 3. Detailed Block Diagram of the ML2035.



**Figure 4. Serial Interface Timing.** 

#### FUNCTIONAL DESCRIPTION (Continued)

#### SERIAL DIGITAL INTERFACE

The digital interface consists of a shift register and data latch. The serial 16-bit data word on SID is clocked into a 16-bit shift register on rising edges of the serial shift clock, SCK. The LSB should be shifted in first and the MSB last as shown in Figure 4. The data that has been shifted into the shift register is loaded into a 16-bit data latch on the falling edge of LATI. To insure that true data is loaded into the data latch from the shift register, LATI falling edge should occur when SCK is low, as shown in figure 1. LATI should be low while shifting data into the shift register to avoid inadvertently entering the power down mode. Note that all data is entered and latched on the edges, not levels, of SCK and LATI.

#### **POWER DOWN MODE**

The power down mode of the ML2035 can be selected by entering all zeros in the shift register and applying a logic "1" to LATI and holding it high. A zero data detect circuit detects when all bits in the shift register are zeros. In this state, the power consumption is reduced to 11.5mW max, and  $V_{OUT}$  goes to 0V as shown in Figure 5 and appears as  $10k\Omega$  to ground. The master clock, CLK IN, can be left active or removed during power down mode.

#### **POWER SUPPLIES**

The analog circuits in ML2035 are powered from  $V_{CC}$  to  $V_{SS}$  and are referenced to GND. The digital circuits in the device are powered from  $V_{CC}$  to GND.

It is recommended that the power supplies to the device should be bypassed by placing decoupling capacitors from  $V_{CC}$  to GND and  $V_{SS}$  to GND as physically close to the device as possible.



Figure 5. Power Down Mode Waveforms.

REV. 1.0 10/10/2000 7

# TYPICAL APPLICATIONS



**Figure 6. 4-Wire Termination Equipment.** 



Figure 7. Sine Wave Ratiometric to  $\pm V_{CC}/2$ .

# PHYSICAL DIMENSIONS inches (millimeters)



## ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |
|-------------|-------------------|------------------|
| ML2035CP    | 0ºC to 70ºC       | 8-Pin PDIP (P08) |
| ML2035IP    | -40ºC to 85ºC     | 8-Pin PDIP (P08) |

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

© 2000 Fairchild Semiconductor Corporation

REV. 1.0 10/10/2000 9