# **Dual-Slot PCMCIA/CardBus Power Controller** #### **Features** - Backward Compatible with G570 - Fully Integrated V<sub>CC</sub> and V<sub>pp</sub> Switching for Dual Slot PC Card<sup>TM</sup> Interface - 3-Lead Serial Interface Compatible With CardBus<sup>™</sup> Controllers - 3.3V Low Voltage Mode - Meets PC Card Standards - RESET for System Initialization of PC Cards - 12V Supply Can Be Disabled Except During12V Flash Programming - Short Circuit and Thermal Protection - 30 Pin SSOP - Compatible With 3.3V, 5V and 12V PC Cards - Low R<sub>DS(on)</sub> (180-mΩ 5V V<sub>CC</sub> Switch; 130 mΩ 3.3V V<sub>CC</sub> Switch) - Break-Before-Make Switching - Internal power-On Reset - Standby mode: 60mA current limit (TYP) ## **Application** - Notebook PC - **■** Electronic Dictionary - POS ## **Description** The G574 PC Card power-interface switch provides an integrated power-management solution for two PC Cards. All of the discrete power MOSFETs, a logic section, current limiting, and thermal protection for PC Card control are combined on a single integrated circuit (IC). The circuit allows the distribution of 3.3V, 5V, and/or 12V card power by means of the Serial interface. The current-limiting feature eliminates the need for fuses, which reduces component count and improves reliability. The G574 features a 3.3V low voltage mode that allows for 3.3V switching without the need for 5V supply. This facilitates low power system designs such as sleep mode and pager mode where only 3.3V is available. The G574 incorporates a reset function, selectable by one of two inputs, to help alleviate system errors. The reset function enables PC card initialization concurrent with host platform initialization, allowing a system reset. Reset is accomplished by grounding the $V_{\rm CC}$ and $V_{\rm PP}$ (flash-memory programming voltage) outputs, which discharges residual card voltage. This device also has the ability to program the xVpp outputs independent of the xVCC outputs. A standby mode that changes all output-current limits to 50mA (typical) has been incorporated. End equipment for the G574 includes notebook computers, desktop computers, personal digital assistants (PDAs), digital cameras and bar-code scanners. The G574 is backward-compatible with the G570. ## **Ordering Information** | PART NUMBER | TEMP. RANGE | PACKAGE | |-------------|----------------|---------| | G574SA | -40°C to +85°C | 30 SSOP | ## **Pin Configuration** Ver: 1.0 Jan 23, 2003 TEL: 886-3-5788833 http://www.gmt.com.tw # Absolute maximum ratings over operating free-air temperature (unless otherwise noted)\* | Operating virtual junction temperature range, T <sub>J</sub> | |--------------------------------------------------------------| | 40°C to 125°C | | Operating free-air temperature range, T <sub>A</sub> | | -40°C to 85°C | | Storage temperature range, T <sub>STG</sub> 55°C to 150°C | | Thermal resistance $\theta_{JA}$ | | SSOP 30122°C/W | | Power dissipation $P_D$ ( $T_A \le +25^{\circ}C$ ) | | SSOP 301024mW | | ESDNote1 | <sup>\*</sup>Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress rating only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute—maximum-rated conditions for extended periods may affect device reliability. Note 1: ESD (electrostatic discharge) sensitive device. Proper ESD precautions are recommended to avoid performance degradation or less of functionality. ## **Recommended Operating Conditions** | | | Min | Max | Unit | |-------------------------------------|-------------------------------|-----|------|------| | | V <sub>I (5V)</sub> | 2.7 | 5.25 | V | | Input voltage range, V <sub>I</sub> | V <sub>I (3.3V)</sub> | 2.7 | 5.25 | V | | | V <sub>I (12V)</sub> | | 13.5 | V | | Outrant assument | I <sub>O (xVCC)</sub> at 25°C | | 1 | Α | | Output current | I <sub>O (xVPP)</sub> at 25°C | | 150 | mA | | Clock frequency | | 0 | 2.5 | MHz | | Operating virtual junction te | emperature, T <sub>J</sub> | -40 | 125 | °C | ## Typical PC Card Power-Distribution Application # **Terminal Functions** | TER | MINAL | | | | | | | | |-------|--------------------|-----|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | | | | 3.3V | 15,16,17 | ı | 3.3V V <sub>CC</sub> input for card power | | | | | | | 5V | 1,2,30 | - [ | 5V V <sub>CC</sub> input for card power and/or chip power | | | | | | | 12V | 7,24 | - 1 | 12V V <sub>PP</sub> input for card power | | | | | | | AVCC | 9,10,11 | 0 | Switched output that delivers 0V, 3.3V, 5V or high impedance to card | | | | | | | AVPP | 8 | 0 | Switched output that delivers 0V, 3.3V, 5V, 12V or high impedance to card | | | | | | | BVCC | 20,21,22 | 0 | Switched output that delivers 0V, 3.3V, 5V or high impedance | | | | | | | BVPP | 23 | 0 | Switch output that delivers 0V, 3.3V, 5V, 12V or high impedance | | | | | | | GND | 12 | | Ground | | | | | | | MODE | 29 | ı | G570 operation when floating or pulled low; must be pulled high externally for G574 operation. | | | | | | | | | | MODE is internally pulled low with a 150k $\Omega$ pulldown resistor. | | | | | | | OC | 18 | 0 | Logic-level overcurrent. reports output that goes low when an overcurrent condition exists | | | | | | | RESET | 6 | 1 | Logic-level reset input active high. Do not connect if RESET pin is used. RESET is internally | | | | | | | | | | pulled low with a 150kΩ pulldown resistor. | | | | | | | RESET | 14 | 1 | Logic-level reset input active low. Do not connect if RESET pin is used. The pin is internally | | | | | | | | | | pulled high with a 150k $\Omega$ pullup resistor to 5V, if 5V V $_{CC}$ exists. And pulled to 3.3V, if 3.3V V $_{CC}$ | | | | | | | | | | exists only. | | | | | | | STBY | 19 | | Logic-level active low input sets the G574 to standby mode and sets all current limits to 50mA. | | | | | | | | | | The pin is internally pulled high with a 150k $\Omega$ pullup resistor to 5V, if 5V V $_{\text{CC}}$ exists. And pulled | | | | | | | | | | to 3.3V, if 3.3V V <sub>CC</sub> exists only. | | | | | | | CLOCK | 4 | I | Logic level clock for serial data word | | | | | | | DATA | 3 | - 1 | Logic level serial data word | | | | | | | LATCH | 5 | ı | Logic level latch for serial data word | | | | | | | NC | 13,25,26,<br>27,28 | | No internal connection | | | | | | ## **Electrical Characteristics** $(T_A=T_J=25^{\circ}C,\ V_{I(5V)}=5V,\ V_{I(3.3V)}=3.3V,\ V_{I(12V)}=12V,\ \overline{STBY}$ floating, all outputs unloaded (unless otherwise noted) DC Characteristics | Solution | PAR | AMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------|----------------------|-------------------------------------------------------|-----|------|------|------| | Switch resistance* 3.3V to xVPC V <sub>I(SV)</sub> = 0V, V <sub>I(S,3V)</sub> = 3.3V 110 150 5V to xVPP 2.9 4 Ω Ω 1.3 2 2.9 4 Ω Ω Ω Ω Ω Ω Ω Ω Ω | | 5V to xVCC | | | | 150 | 180 | | | Switch resistance* SV to xVPP Standby mode, 33V to xVPP Standby mode, 33V to xVPP STBY = Iow, Io = 30mA 1.2 | | 3.3V to xVCC | | $V_{I(5V)} = 5V, V_{I(3.3V)} = 3.3V$ | | 100 | 130 | mΩ | | Switch resistance* 3.3V to xVPP 12V to xVPP 12V to xVPP 12V to xVPP 1.3 2 3.3V/5V to xVCC 3.3V/5V to xVPP 5 5 6.5 5 6.5 5 6.5 5 6.5 5 6.5 5 6.5 5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 6.5 | | 3.3V to xVCC | | $V_{I(5V)} = 0V, V_{I(3.3V)} = 3.3V$ | | 110 | 150 | | | 12V to xVPP 3.3V/5V to xVCC 3.3V/5V to xVPP 5 6.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12.5 12 | | 5V to xVPP | | | | 3 | 4 | | | 3.3V/5V to xVCC 3.3V/5V to xVPP STBY = low, I <sub>O</sub> = 30mA 1.2 12.5 Ω | Switch resistance* | 3.3V to xVPP | | | | 2.9 | 4 | Ω | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | 12V to xVPP | | | | 1.3 | 2 | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | 3.3V/5V to xVCC | | | | 1.2 | 2 | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | 3.3V/5V to xVPP | | $\overline{\text{STBY}}$ = low, I <sub>O</sub> = 30mA | | 12 | 12.5 | Ω | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | 12V to xVPP | | | | 5 | 6.5 | | | | V <sub>O(xVPP)</sub> Clamp low voltage | e | | I <sub>PP</sub> at 10mA | | 0.18 | 0.8 | V | | | V <sub>O(xVCC)</sub> Clamp low voltag | е | | I <sub>CC</sub> at 10mA | | 0.13 | 8.0 | V | | | l lookogo ouwant | IPP high impedance Stat | е | T <sub>A</sub> = 25°C | | 0.3 | 1 | | | $ \begin{tabular}{ l c c c c c c c c c c c c c c c c c c $ | I <sub>IKG</sub> Leakage current | I <sub>CC</sub> high-impedance Stat | е | T <sub>A</sub> = 25°C | | 0.3 | 1 | μΑ | | | | | I <sub>I(3.3V)</sub> | | | 6 | 15 | | | Input current and in reset mode Input current cur | | Normal operation | I <sub>I(5V)</sub> | | | 110 | 150 | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | I <sub>I(12V)</sub> | | | 5 | 15 | | | | | | I <sub>I(3.3V)</sub> | $V_{I(5V)} = 0, V_{O(xVCC)} = 3.3V$ | | 82 | 150 | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | I <sub>I</sub> Input current <sup>⊙</sup> | | I <sub>I(5V)</sub> | | | 0 | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | I <sub>I(12V)</sub> | VO(xVPP) - 12V | | 17 | 45 | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | I <sub>I(3.3V)</sub> | | | | 1 | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | Shutdown mode | | | | 2 | 10 | μΑ | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | I <sub>I(12V)</sub> | | | | 1 | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | I <sub>O(xVCC)</sub> | | Output powered into a short to | 0.8 | | 2.2 | Α | | Standby mode, 3.3V to xVCC Standby mode, 5V to xVCC Standby mode, 5V to xVCC Standby mode, 5V to xVPP Standby mode, 5V to xVPP Standby mode, 5V to xVPP Standby mode, 12V Stan | | I <sub>O(xVPP)</sub> | | GND | 120 | | 450 | mA | | Standby mode, 5V to xVCC T <sub>J</sub> = 25°C Output powered into a 70 120 | | | xVCC | | | 55 | 120 | | | Standby mode, 3.3V to xVPP Short to GND 44 120 mA Standby mode, 5V to xVPP STBY = 0V 78 120 Standby mode, 12V to xVPP 60 110 | | <del></del> | | T <sub>J</sub> = 25°C Output powered into a | | 70 | 120 | | | Standby mode, 5V to xVPP STBY = 0V 78 120 Standby mode, 12V to xVPP 60 110 | | Standby mode, 3.3V to | xVPP | short to GND | | 44 | 120 | mA | | Standby mode, 12V to xVPP 60 110 | | | | STBY =0V | | 78 | 120 | 1 | | | | | | | | | - | 1 | | I × ITID DOINT, IJ 155 1 | | Trip point, TJ | | | | 155 | 1 | | | Thermal shutdown* Hysteresis 10 °C | Thermal shutdown** | | | | | | | °C | <sup>\*</sup> Pulse-testing techniques are used to maintain junction temperature close to ambient temperatures; thermal effects must be taken into account separately. ## **Logic Section** | Р | ARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |--------------------------------|-------------------------------------------------------------------|---------------------------------------------------|---------------------------|-----|-----|--------| | | | $V_{I(RESET)} = 5V \text{ or } V_{I(RESET)} = 0V$ | | 35 | 50 | | | | $I_{I}(RESET)$ or (RESET)* | $V_{I(RESET)} = 0V \text{ or } V_{I(RESET)} = 5V$ | | | 1 | | | | I <sub>I</sub> (MODE) <sup>*</sup> | $V_{I(MODE)} = 5V$ | | 35 | 50 | | | Logic input cur- | II (MODE) | $V_{I(MODE)} = 0V$ | | | 1 | μA | | rent | I / CTDV )* | V <sub>I (STBY)</sub> = 5V | | | 1 | μΛ | | | I <sub>I</sub> (STBY)* | V <sub>I (STBY)</sub> = 0V | 35 | | 50 | | | | I <sub>I</sub> (CLOCK) or I <sub>I</sub> (DATA) or I <sub>I</sub> | | | | 1 | | | | (LATCH) | | | | | | | Logic input high lev | /el | | 2 | | | V | | Logic input low level | | | 2 | | 0.8 | V | | I CAIC ALITALIT DIAN IEVAL CIC | | $V_{I(5V)} = 5V, I_O = 1mA$ | $V_{I(5V)} - 0.4$ | | | \<br>\ | | | | $V_{I(5V)} = 0V, I_{O} = 1mA$ | V <sub>I(3.3V)</sub> -0.4 | | | V | | Logic output low le | vel, OC | I <sub>O</sub> = 1mA | | | 0.4 | ٧ | <sup>\*</sup>RESET and MODE have internal 150k $\Omega$ pulldown resistors; $\overline{\text{RESET}}$ and $\overline{\text{STBY}}$ have internal 150k $\Omega$ pullup resistors. <sup>⊙</sup>Input currents do not include logic input currents (presented in electrical characteristics for logic section); clock is inactive. <sup>\*</sup>Specified by design, not tested in production. ## Switching Characteristics \*, \*\* | | PARAMETER | TEST CONDITION | | MIN | TYP | MAX | UNIT | |-----------------|------------------------|---------------------------------------------------------------------------------------------|------------------|-----|------|-----|------| | t <sub>r</sub> | Output rise time | V <sub>O (xVCC)</sub> | | | 2 | | | | ι <sub>Γ</sub> | Output rise time | V <sub>O (xVPP)</sub> | | | 1 | | ms | | 4 | Output fall time | V <sub>O (xVCC)</sub> | | | 0.01 | | 1115 | | t <sub>f</sub> | Output fall time | V <sub>O (xVPP)</sub> | | | 0.01 | | | | | | LATCH $\uparrow$ to $V_{O(xVPP)}$ LATCH $\uparrow$ to $V_{O(xVCC)}$ (3.3V), $V_{(5V)} = 5V$ | $t_{on}$ | | 0.2 | | | | | | | $t_{off}$ | | 1.8 | | ms | | | | | t <sub>on</sub> | | 2.4 | | me | | | Propagation delay (see | LATOTT 10 VO(XVCC) (0.5V), V(5V) = 5V | $t_{off}$ | | 8.5 | | ms | | t <sub>pd</sub> | Figure 1) | LATCH ↑ to V <sub>O(xVCC)</sub> (5V) | t <sub>on</sub> | | 1 | | | | | | LATOIT to VO(xVCC) (3V) | t <sub>off</sub> | | 8.5 | | ms | | | | LATCH \$ to \/ (2.3\/) \/ = 0\/ | t <sub>on</sub> | | 2.6 | | me | | | | LATCH $\uparrow$ to $V_{O(xVCC)}$ (3.3V), $V_{(5V)} = 0V$ | | | 8.2 | | ms | <sup>\*</sup> Refer to Parameter Measurement Information ## **Parameter Measurement Information** **VOLTAGE WAVEFORMS** Figure 1. Test Circuits and Voltage Waveforms <sup>\*\*</sup>Switching Characteristics are with $C_L = 0.1 \mu F$ Note: Data is clocked in on the positive edge of the clock. The positive edge of the latch signal should occur before the next positive edge of the clock. For definition of D0 to D10, see the control logic table. Figure 2. Serial-Interface Timing for Independent xVPP Switching When MODE=5V or 3.3V Note: Data is clocked in on the positive edge of the clock. The positive edge of the latch signal should occur before the next positive edge of the clock. For definition of D0 to D8, see the control logic table. Figure 3. Serial-Interface Timing When MODE = 0V or Floating # **Switching Characteristics** # **Switching Characteristics** ## **Switching Characteristics** ## **Application Information** #### Overview PC Cards were initially introduced as a means to add EEPROM (flash memory) to portable computers with limited on-board memory. The idea of add-in cards quickly took hold; modems, wireless LANs, Global Positioning Satellite (GPS), multimedia, and hard-disk versions were soon available. As the number of PC Card applications grew, the engineering community quickly recognized the need for a standard to ensure compatibility across platforms. To this end, the PCMCIA was established, comprised of members from leading computer, software, PC Card, and semiconductor manufactures. One key goal was to realize the "plug-and play" concept. Cards and hosts from different vendors should be compatible — able to communicate with one another transparently. #### **PC Card Power Specification** System compatibility also means power compatibility. The most current set of specifications (PC Card Standard) set forth by the PCMCIA committee states that power is to be transferred between the host and the card through eight of the 68 terminals of the PC Card connector. This power interface consists of two $V_{\text{CC}}$ , two $V_{PP}$ , and four ground terminals. Multiple $V_{CC}$ and ground terminals minimize connector-terminal and line resistance. The two V<sub>PP</sub> terminals were originally specified as separate signals but are commonly tied together in the host to form a single node to minimize voltage losses. Card primary power is supplied through the V<sub>CC</sub> terminals; flash-memory programming and erase voltage is supplied through the V<sub>PP</sub> terminals. ## **Overcurrent and Over-Temperature Protection** PC Cards are inherently subject to damage that can result from mishandling. Host systems require protection against short-circuited cards that could lead to power supply or PCB-trace damage. Even systems robust enough to withstand a short circuit would still undergo rapid battery discharge into the damaged PC Card, resulting in the rather sudden and unacceptable loss of system power. Most hosts include fuses for protection. However, the reliability of fused systems is poor, as blown fuses require troubleshooting and repair, usually by the manufacturer. The G574 takes a two-pronged approach to overcurrent protection. First, instead of fuses, sense FETs monitor each of the power outputs. Excessive current generates an error signal that linearly limits the output current, preventing host damage or failure. Sense FETs, unlike sense resistors or polyfuses, have an added advantage in that they do not add to the series resistance of the switch and thus produce no additional voltage losses. Second, when an overcurrent condition is detected, the G574 asserts a signal at OC that can be monitored by the microprocessor to initiate diagnostics and/or send the user a warning message. In the event that an overcurrent condition persists, causing the IC to exceed its maximum junction temperature, thermal-protection circuitry activates, shutting down all power outputs until the device cools to within a safe operating region. #### 12V Supply Not Required Most PC Card switches use the externally supplied 12V V<sub>PP</sub> power for switch-gate drive and other chip functions, which requires that power be present at all times. The G574 offers considerable power savings by using an internal charge pump to generate the required higher voltages from 5V or 3.3V input; therefore, the external 12V supply can be disable except when needed for flash-memory functions, thereby extending battery lifetime. Do not ground the 12V input if the 12V input is not used. Additional power savings are realized by the G574 during a software shutdown in which quiescent current drops to a typical of 2µA. #### 3.3V Low Voltage Mode The G574 operates in 3.3V low voltage mode when 3.3V is the only available input voltage $(V_{1(5V)}=0,$ $V_{I(12V)}$ =0). This allows host and PC Cards to be operated in low power 3.3V only modes such as sleep modes or pager modes. Note that in this operation mode, the G574 derives its bias current from the 3.3V input pin and only 3.3V can be delivered to the Card. The 3.3V switch resistance increases, but the added switch resistance should not be critical, because only a small amount of current is delivered in this mode. #### **Voltage Transitioning Requirement** PC Cards, like portables, are migrating from 5V to 3.3V to minimize power consumption, optimize board space, and increase logic speeds. The G574 is designed to meet all combinations of power delivery as currently defined in the PCMCIA standard. The latest protocol accommodates mixed 3.3V/5V systems by first powering the card with 5V, then polling it to determine its 3.3V compatibility. The PCMCIA specification requires that the capacitors on 3.3V compatible cards be discharged to below 0.8 V before applying 3.3V power. This ensures that sensitive 3.3V circuitry is not subjected to any residual 5V charge and functions as a power reset. The G574 offer a selectable V<sub>CC</sub> and V<sub>PP</sub> ground state, in accordance with PCMCIA 3.3V/5V switching specifications, to fully discharge the card capacitors while switching between V<sub>CC</sub> voltage. #### **Shutdown Mode** In the shutdown mode, which can be controlled by bit D8 of the input serial DATA word, each of he xVCC and xVPP outputs is forced to a high-inpedance state. In this mode, the chip quiescent current is limited to $2\mu A$ or less to conserve battery power. #### Standby Mode The G574 can be put in standby mode by pulling $\overline{\text{STBY}}$ low to conserve power during low-power operation. In this mode, all of the power outputs (xVCC and xVPP) will have a nominal current limit of 50mA. $\overline{\text{STBY}}$ has an internal 150 k $\Omega$ pullup resistor. The output-switch status of the device must be set, allowing the output capacitors to charge, prior to enabling the standby mode. Changing the setting of the output switches with the device in standby mode may cause an overcurrent response to be generated. #### Mode The mode pin programs the switches in either G574 or G570 mode. An internal 150 $k\Omega$ pulldown resistor is connected to the pin. Floating or pulling the mode pin low sets the switches in G570 mode; pulling the mode pin high sets the switches in G574 mode. In G570mode, xVPP outputs are dependent on xVCC outputs. In G574 mode, xVPP is programmed independent of xVCC. Refer to G574 control-logic tables for more information. #### **Output Ground Switches** Several PCMCIA power distribution switches on the market do not have an active grounding FET switch. These devices do not meet the PC Card specification requiring a discharge of $V_{\text{CC}}$ within 100ms. PC Card resistance can not be relied on to provide a discharge path for voltages stored on PC Card capacitance because of possible high impedance isolation by power management schemes. A method commonly shown to alleviate this problem is to add to the switch output an external $100k\Omega$ resistor in parallel with the PC Card. Considering that this is the only discharge path to ground, a timing analysis show that the RC time constant delays the required discharge time to more than 2 seconds. The only way to ensure timing compatibility with PC Card standards is to use a power-distribution switch that has an internal ground switch, like that of the G574, or add an external ground FET to each of the output lines with the control logic necessary to select it. In summary, the G574 is a complete single-chip dual-slot PC Card power interface. It meets all currently defined PCMCIA specifications for power delivery in 5V, 3.3V, and mixed systems, and offers a serial control interface. The G574 offers functionality, power savings, overcurrent and thermal protection, and fault reporting in one 30 pin SSOP surface-mount package for maximum value added to new portable designs. #### **Power Supply Considerations** The G574 has multiple pins for each of its 3.3V, 5V, and 12V power inputs and for switched $V_{\rm CC}$ outputs. Any individual pin can conduct the rated input or output current. Unless all pins are connected in parallel, the series resistance is significantly higher than that specified, resulting in increased voltage drops and lost power. Both 12V inputs must be connected for proper $V_{\rm PP}$ switching; it is recommended that all input and output power pins be paralleled for optimum operation. Although the G574 is fairly immune to power input fluctuations and noise, it is generally considered good design practice to bypass power supplies typically with a 1µF electrolytic or tantalum capacitor paralleled by a 0.047µF to 0.1µF ceramic capacitor. It is strongly recommended that the switched $V_{\rm CC}$ and $V_{\rm PP}$ outputs be bypassed with a 0.1µF or larger capacitor; doing so improves the immunity of the G574 to electrostatic discharge (ESD). Care should be taken to minimize the inductance of PCB traces between the G574 and the load. High switching currents can produce large negative-voltage transients, which forward biases substrate diodes, resulting in unpredictable performance. Similarly, no pin should be taken below -0.3V. #### RESET or RESET Inputs To ensure that cards are in a known state after power brownouts or system initialization, the PC Cards should be reset at the same time as the host by applying a low impedance to the $xV_{CC}$ and $xV_{PP}$ terminals to ground. A low impedance output state allows discharging of residual voltage remaining on PC Card filter capacitance, permitting the system (host and PC Cards) to be powered up concurrently. The RESET or RESET input will closes internal switches S1, S4, S7, and S11 with all other switches left open (see G574 control logic table). The G574 remains in the low impedance output state until the signal is deasserted and further data is clocked in and latched. RESET or RESET are provided for direct compatibility with systems that use either an active-low or active-high reset voltage supervisor. The unused pin is internally pulled up or down and should be left unconnected. ## **Overcurrent and Thermal Protection** The G574 uses sense FETs to check for overcurrent conditions in each of the $V_{\text{CC}}$ and $V_{\text{PP}}$ outputs. Unlike sense resistors or polyfuses, these FETs do not add to the series resistance of the switch; therefore, voltage and power losses are reduced. Overcurrent sensing is applied to each output separately. When an overcurrent condition is detected, only the power output affected is limited; all other power outputs continue to function normally. The OC indicator, normally a logic high, is a logic low when any overcurrent condition is detected, providing for initiation of system diagnostics and/or sending a warning message to the user. Ver: 1.0 Jan 23, 2003 TEL: 886-3-5788833 http://www.gmt.com.tw During power up, the G574 controls the rise time of the $V_{CC}$ and $V_{PP}$ outputs and limits the current into a faulty card or connector. If a short circuit is applied after power is established (e.g., hot insertion of a bad card), current is initially limited only by the impedance between the short and the power supply. In extreme cases, as much as 10A to 15A may flow into the short before the current limiting of the G574 engages. If the $V_{CC}$ or $V_{PP}$ outputs are driven below ground, the G574 may latch nondestructively in an off state. Cycling power will reestablish normal operation. Overcurrent limiting for the $V_{\text{CC}}$ outputs is designed to activate, if powered up, into a short in the range of 0.8A to 2.2A. The $V_{\text{PP}}$ outputs limit from 120mA to 450mA. The protection circuitry acts by linearly limiting the current passing through the switch rather than initiating a full shutdown of the supply. Shutdown occurs only during thermal limiting. Thermal limiting prevents destruction of the IC from overheating if the package power-dissipation ratings are exceeded. Thermal limiting disables all power outputs (both A and B slots) until the device has cooled. ## **Logic Input and Outputs** The serial interface consists of DATA, CLOCK, and LATCH leads. The data is clocked in on the positive leading edge of the clock (see Figure 2 and 3). The bit (D0 through D10 serial data word is loaded during the positive edge of the latch signal. The latch signal should occur before the next positive leading edge of the block. The shutdown bit of the data word places all $V_{\text{CC}}$ and $V_{\text{PP}}$ outputs in a high-impedance state and reduces chip quiescent current to $2\mu A$ to conserve battery power. The G574 serial interface is designed to be compatible with serial-interface PCMCIA controllers and current PCMCIA and Japan Electronic Industry Development Association (JEIDA) standards. An overcurrent output ( $\overline{OC}$ ) is provided to indicate an overcurrent condition in any of the $V_{CC}$ or $V_{PP}$ outputs as previously discussed. ## **Functional Block Diagram** †Both 12V pins must be connected together. # Global Mixed-mode Technology Inc. # **G574** control logic ## G574 mode (MODE pulled high) ## xVPP | | AVPP CONTROL SIGNALS | | | | BVP | _S | OUTPUT | | | |-----------|----------------------|----|----|--------|-----------|----|--------|-----|--------| | D8 (SHDN) | D0 | D1 | D9 | V_AVPP | D8 (SHDN) | D4 | D5 | D10 | V_BVPP | | 1 | 0 | 0 | × | 0V | 1 | 0 | 0 | × | 0V | | 1 | 0 | 1 | 0 | 3.3V | 1 | 0 | 1 | 0 | 3.3V | | 1 | 0 | 1 | 1 | 5V | 1 | 0 | 1 | 1 | 5V | | 1 | 1 | 0 | × | 12V | 1 | 1 | 0 | × | 12V | | 1 | 1 | 1 | × | Hi-Z | 1 | 1 | 1 | × | Hi-Z | | 0 | × | × | × | Hi-Z | 0 | × | × | × | Hi-Z | ## **xVCC** | | AVCC CONTR | ROL SIGNALS | OUTPUT | BVC | BVCC CONTROL SIGNALS | | | | | |-----------|------------|-------------|--------|-----------|----------------------|----|--------|--|--| | D8 (SHDN) | D3 | D2 | V_AVCC | D8 (SHDN) | D6 | D7 | V-BVCC | | | | 1 | 0 | 0 | 0V | 1 | 0 | 0 | 0V | | | | 1 | 0 | 1 | 3.3V | 1 | 0 | 1 | 3.3V | | | | 1 | 1 | 0 | 5V | 1 | 1 | 0 | 5V | | | | 1 | 1 | 1 | 0V | 1 | 1 | 1 | 0V | | | | 0 | × | х | Hi-Z | 0 | × | х | Hi-Z | | | ## G570 mode (MODE floating or pulled low) ## xVPP | | AVPP CONTR | ROL SIGNALS | OUTPUT | BVP | OUTPUT | | | |-----------|------------|-------------|--------|-----------|--------|----|--------| | D8 (SHDN) | D0 | D1 | V_AVPP | D8 (SHDN) | D4 | D7 | V-BVPP | | 1 | 0 | 0 | 0V | 1 | 0 | 0 | 0V | | 1 | 0 | 1 | V_AVCC | 1 | 0 | 1 | V_BVCC | | 1 | 1 | 0 | 12V | 1 | 1 | 0 | 12V | | 1 | 1 | 1 | Hi-Z | 1 | 1 | 1 | Hi-Z | | 0 | × | х | Hi-Z | 0 | × | х | Hi-Z | ## **xVCC** | | AVCC CONTR | ROL SIGNALS | OUTPUT | BVC | GNALS | OUTPUT | | |-----------|------------|-------------|--------|-----------|-------|--------|--------| | D8 (SHDN) | D3 | D2 | V_AVPP | D8 (SHDN) | D6 | D7 | V-BVPP | | 1 | 0 | 0 | 0V | 1 | 0 | 0 | 0V | | 1 | 0 | 1 | 3.3V | 1 | 0 | 1 | 3.3V | | 1 | 1 | 0 | 5V | 1 | 1 | 0 | 5V | | 1 | 1 | 1 | 0V | 1 | 1 | 1 | 0V | | 0 | × | х | Hi-Z | 0 | × | х | Hi-Z | Ver: 1.0 Jan 23, 2003 TEL: 886-3-5788833 http://www.gmt.com.tw ## **ESD Protection** The $xV_{\text{CC}}$ and $xV_{\text{PP}}$ outputs can be exposed to potentially higher discharges from the external environment through the PC Card connector. Bypassing the outputs with $0.1\mu F$ capacitors protects the devices from discharges up to 10~kV. Figure 3. Detailed Interconnections and Capacitor Recommendations # G574 30Pin Package #### Note: - 1. Dimensional tolerance ±0.10mm - 2. Plating thickness 5~15μm - 3. Dimensions "D" does not include burrs, however dimension including protrusions or gate burrs Shall be MAX. 0.20mm - 4. Dimension "E1" does not include inter-lead flash or protrusion. Inter-lead flash or protrusion small not exceeds 0.25 per side. | SYMBOL | D | IMENSION IN M | М | DII | MENSION IN INC | H | |----------|-------|---------------|-------|-------|----------------|-------| | STWIBOL | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | Α | 1.80 | 1.90 | 2.00 | 0.071 | 0.075 | 0.079 | | A1 | 1.75 | 1.80 | 1.85 | 0.069 | 0.071 | 0.073 | | A2 | 0.05 | 0.10 | 0.15 | 0.002 | 0.004 | .006 | | b | 0.25 | 0.30 | 0.35 | 0.010 | 0.012 | 0.014 | | С | 0.10 | 0.15 | 0.20 | 0.004 | 0.006 | 0.008 | | D | 10.10 | 10.15 | 10.20 | 0.398 | 0.400 | .402 | | E | 7.50 | | 7.90 | 0.295 | | 0.311 | | E1 | 5.20 | 5.25 | 5.30 | 0.205 | 0.207 | 0.209 | | L1 | 0.53 | 0.68 | 0.83 | 0.021 | 0.027 | 0.033 | | Ĺ | 1.10 | 1.20 | 1.30 | 0.043 | 0.047 | 0.051 | | е | | 0.65 BSC | | | 0.026BSC | | | $\theta$ | 1° | <b>4</b> ° | 7° | 1° | <b>4</b> ° | 7° | # **Taping Specification** GMT Inc. does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and GMT Inc. reserves the right at any time without notice to change said circuitry and specifications.