## HD74ALVCH16831

# 1-to 4 Address Register / Driver with 3-state Outputs 

## HITACHI

ADE-205-194 (Z)
Preliminary
1st. Edition
March 1998

## Description

This 1-bit to 4-bit address register / driver is designed for 2.3 V to $3.6 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$ operation. The device is ideal for use in applications in which a single address bus is driving four separate memory locations. The HD74ALVCH16831 can be used as a buffer or a register, depending on the logic level of the select ( $\overline{\mathrm{SEL}}$ ) input. When $\overline{\mathrm{SEL}}$ is logic high, the device is in the buffer mode. The outputs follow the inputs and are controlled by the two output enable ( $\overline{\mathrm{OE}})$ controls. Each $\overline{\mathrm{OE}}$ controls two groups of nine outputs. When SEL is logic low, the device is in the register mode. The register is an edge triggered D-type flip flop. On the positive transition of the clock (CLK) input, data set up at the A inputs is stored in the internal registers. $\overline{\mathrm{OE}}$ controls operate the same as in buffer mode. When $\overline{\mathrm{OE}}$ is logic low, the outputs are in a normal logic state (high or low logic level). When $\overline{\mathrm{OE}}$ is logic high, the outputs are in the high impedance state. To ensure the high impedance state during power up or power down, $\overline{\mathrm{O}} \overline{\mathrm{E}}$ should be tied to $\mathrm{V}_{\mathrm{CC}}$ through a pullup registor; the minimum value of the registor is determined by the current sinking capability of the driver. $\overline{\mathrm{SEL}}$ and $\overline{\mathrm{OE}}$ do not affect the internal operation of the flip flops. Old data can be retained or new data can be entered while the outputs are in the high impedance state. Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

## Features

- $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to 3.6 V
- Typical $\mathrm{V}_{\mathrm{OL}}$ ground bounce $<0.8 \mathrm{~V}\left(@ \mathrm{~V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{Ta}=25^{\circ} \mathrm{C}\right)$
- Typical $\mathrm{V}_{\mathrm{OH}}$ undershoot $>2.0 \mathrm{~V}\left(@ \mathrm{~V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{Ta}=25^{\circ} \mathrm{C}\right)$
- High output current $\pm 24 \mathrm{~mA}\left(@ \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V}\right)$
- Bus hold on data inputs eliminates the need for external pullup / pulldown resistors


## Function Table



## Pin Arrangement



## Absolute Maximum Ratings

| Item | Symbol | Ratings | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\text {cc }}$ | -0.5 to 4.6 | V |  |
| Input voltage ${ }^{\text {+1 }}$ | $V_{1}$ | -0.5 to 4.6 | V |  |
| Output voltage ${ }^{* 1,2}$ | $\mathrm{V}_{0}$ | -0.5 to $\mathrm{V}_{\text {cc }}+0.5$ | V |  |
| Input clamp current | $\mathrm{I}_{1}$ | -50 | mA | $\mathrm{V}_{1}<0$ |
| Output clamp current | $\mathrm{I}_{\text {K }}$ | $\pm 50$ | mA | $\mathrm{V}_{\mathrm{O}}<0$ or $\mathrm{V}_{0}>\mathrm{V}_{\mathrm{cc}}$ |
| Continuous output current | $\mathrm{I}_{0}$ | $\pm 50$ | mA | $\mathrm{V}_{\mathrm{o}}=0$ to $\mathrm{V}_{\mathrm{cc}}$ |
| $\mathrm{V}_{\mathrm{cc}}$, GND current / pin | $\mathrm{I}_{\text {CC }}$ or $\mathrm{I}_{\text {GND }}$ | $\pm 100$ | mA |  |
| Maximum power dissipation at $\mathrm{Ta}=55^{\circ} \mathrm{C}$ (in still air) ${ }^{\text {³ }}$ | $\mathrm{P}_{\text {T }}$ | 1 | W | TVSOP |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

1. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.
2. This value is limited to 4.6 V maximum.
3. The maximum package power dissipation is calculated using a junction temperature of $150^{\circ} \mathrm{C}$ and a board trace length of 750 mils.

## Recommended Operating Conditions

| Item | Symbol | Min | Max | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\text {cc }}$ | 2.3 | 3.6 | V |  |
| Input voltage | V | 0 | $\mathrm{V}_{\mathrm{cc}}$ | V |  |
| Output voltage | V 。 | 0 | $\mathrm{V}_{\mathrm{cc}}$ | V |  |
| High level output current | $\mathrm{I}_{\mathrm{OH}}$ | - | -12 | mA | $\mathrm{V}_{\mathrm{cc}}=2.3 \mathrm{~V}$ |
|  |  | - | -12 |  | $\mathrm{V}_{\mathrm{cc}}=2.7 \mathrm{~V}$ |
|  |  | - | -24 |  | $\mathrm{V}_{\mathrm{cc}}=3.0 \mathrm{~V}$ |
| Low level output current | $\mathrm{I}_{\mathrm{OL}}$ | - | 12 | mA | $\mathrm{V}_{\mathrm{cc}}=2.3 \mathrm{~V}$ |
|  |  | - | 12 |  | $\mathrm{V}_{\mathrm{cc}}=2.7 \mathrm{~V}$ |
|  |  | - | 24 |  | $\mathrm{V}_{\mathrm{cc}}=3.0 \mathrm{~V}$ |
| Input transition rise or fall rate | $\Delta t / \Delta v$ | 0 | 10 | ns / V |  |
| Operating temperature | $\mathrm{T}_{\mathrm{a}}$ | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |  |

Note: Unused control inputs must be held high or low to prevent them from floating.

## Logic Diagram



Electrical Characteristics $\left(\mathrm{Ta}=-40\right.$ to $\left.85^{\circ} \mathrm{C}\right)$

| Item | Symbol | $\mathrm{V}_{\mathrm{cc}}(\mathrm{V})$ | Min | Max | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input voltage | $\mathrm{V}_{\text {IH }}$ | 2.3 to 2.7 | 1.7 | - | V |  |
|  |  | 2.7 to 3.6 | 2.0 | - |  |  |
|  | $\mathrm{V}_{\text {IL }}$ | 2.3 to 2.7 | - | 0.7 |  |  |
|  |  | 2.7 to 3.6 | - | 0.8 |  |  |
| Output voltage | $\mathrm{V}_{\mathrm{OH}}$ | 2.3 to 3.6 | $\mathrm{V}_{\mathrm{Cc}}-0.2$ | - | V | $\mathrm{I}_{\text {OH }}=-100 \mu \mathrm{~A}$ |
|  |  | 2.3 | 2.0 | - |  | $\mathrm{I}_{\text {OH }}=-6 \mathrm{~mA}, \mathrm{~V}_{\text {IH }}=1.7 \mathrm{~V}$ |
|  |  | 2.3 | 1.7 | - |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}, \mathrm{~V}_{\mathrm{H}}=1.7 \mathrm{~V}$ |
|  |  | 2.7 | 2.2 | - |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}, \mathrm{~V}_{\mathrm{H}}=2.0 \mathrm{~V}$ |
|  |  | 3.0 | 2.4 | - |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}, \mathrm{~V}_{\mathrm{H}}=2.0 \mathrm{~V}$ |
|  |  | 3.0 | 2.0 | - |  | $\mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA}, \mathrm{~V}_{\mathrm{H}}=2.0 \mathrm{~V}$ |
|  | $\mathrm{V}_{\text {OL }}$ | 2.3 to 3.6 | - | 0.2 |  | $\mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ |
|  |  | 2.3 | - | 0.4 |  | $\mathrm{I}_{\mathrm{OL}}=6 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IL}}=0.7 \mathrm{~V}$ |
|  |  | 2.3 | - | 0.7 |  | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IL}}=0.7 \mathrm{~V}$ |
|  |  | 2.7 | - | 0.4 |  | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}$ |
|  |  | 3.0 | - | 0.55 |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}, \mathrm{~V}_{\mathrm{LL}}=0.8 \mathrm{~V}$ |
| Input current | $\mathrm{I}_{\text {N }}$ | 3.6 | - | $\pm 5$ | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND |
|  | $\mathrm{I}_{\text {IN (hold) }}$ | 2.3 | 45 | - |  | $\mathrm{V}_{\text {IN }}=0.7 \mathrm{~V}$ |
|  |  | 2.3 | -45 | - |  | $\mathrm{V}_{1 \mathrm{~N}}=1.7 \mathrm{~V}$ |
|  |  | 3.0 | 75 | - |  | $\mathrm{V}_{1 \mathrm{~N}}=0.8 \mathrm{~V}$ |
|  |  | 3.0 | -75 | - |  | $\mathrm{V}_{\text {IN }}=2.0 \mathrm{~V}$ |
|  |  | 3.6 | - | $\pm 500$ |  | $\mathrm{V}_{\text {IN }}=0$ to $3.6 \mathrm{~V}^{*}$ |
| Off state output current | $\mathrm{I}_{\mathrm{oz}}$ | 3.6 | - | $\pm 10$ | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ or GND |
| Quiescent supply current | $\mathrm{I}_{\mathrm{cc}}$ | 3.6 | - | 40 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |
|  | $\Delta l_{\text {cc }}$ | 3.0 to 3.6 | - | 750 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=$ one input at $\left(\mathrm{V}_{\mathrm{CC}}-0.6\right) \mathrm{V}$, other inputs at $V_{C C}$ or GND |

Note: 1. This is the bus hold maximum dynamic current required to switch the input from one state to another.

Switching Characteristics $\left(\mathrm{Ta}=-40\right.$ to $\left.85^{\circ} \mathrm{C}\right)$

| Item | Symbol | $\mathrm{V}_{\mathrm{cc}}(\mathrm{V})$ | Min | Typ | Max | Unit | FROM (Input) | TO (Output) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum clock frequency | $\mathrm{f}_{\text {max }}$ | $2.5 \pm 0.2$ | 150 | - | - | MHz |  |  |
|  |  | 2.7 | 150 | - | - |  |  |  |
|  |  | $3.3 \pm 0.3$ | 150 | - | - |  |  |  |
| Propagation delay time | $\mathrm{t}_{\text {PLH }}$ | $2.5 \pm 0.2$ | 1.2 | - | 4.0 | ns | A | Y |
|  | $\mathrm{t}_{\text {PHL }}$ | 2.7 | - | - | 4.1 |  |  |  |
|  |  | $3.3 \pm 0.3$ | 1.6 | - | 3.6 |  |  |  |
|  |  | $2.5 \pm 0.2$ | 1.1 | - | 4.5 |  | CLK | Y |
|  |  | 2.7 | - | - | 4.4 |  |  |  |
|  |  | $3.3 \pm 0.3$ | 1.5 | - | 3.9 |  |  |  |
|  |  | $2.5 \pm 0.2$ | 1.3 | - | 5.2 |  | $\overline{\text { SEL }}$ | Y |
|  |  | 2.7 | - | - | 5.2 |  |  |  |
|  |  | $3.3 \pm 0.3$ | 1.7 | - | 4.4 |  |  |  |
| Output enable time | $\mathrm{t}_{\text {zH }}$ | $2.5 \pm 0.2$ | 1.1 | - | 5.1 | ns | $\overline{\mathrm{OE}}$ | Y |
|  | $\mathrm{t}_{\mathrm{zL}}$ | 2.7 | - | - | 5.0 |  |  |  |
|  |  | $3.3 \pm 0.3$ | 1.2 | - | 4.3 |  |  |  |
| Output disable time | $\mathrm{t}_{\mathrm{Hz}}$ | $2.5 \pm 0.2$ | 1.4 | - | 5.5 | ns | $\overline{\mathrm{OE}}$ | Y |
|  | $t_{L Z}$ | 2.7 | - | - | 4.7 |  |  |  |
|  |  | $3.3 \pm 0.3$ | 1.6 | - | 4.5 |  |  |  |
| Setup time | $\mathrm{t}_{\text {su }}$ | $2.5 \pm 0.2$ | 2.0 | - | - | ns |  |  |
|  |  | 2.7 | 2.0 | - | - |  |  |  |
|  |  | $3.3 \pm 0.3$ | 1.6 | - | - |  |  |  |
| Hold time | $\mathrm{t}_{\mathrm{n}}$ | $2.5 \pm 0.2$ | 0.7 | - | - | ns |  |  |
|  |  | 2.7 | 0.5 | - | - |  |  |  |
|  |  | $3.3 \pm 0.3$ | 1.1 | - | - |  |  |  |
| Pulse width | $\mathrm{t}_{\mathrm{w}}$ | $2.5 \pm 0.2$ | 3.3 | - | - | ns |  |  |
|  |  | 2.7 | 3.3 | - | - |  |  |  |
|  |  | $3.3 \pm 0.3$ | 3.3 | - | - |  |  |  |
| Input capacitance | $\mathrm{C}_{\text {IN }}$ | 3.3 | - | 4.5 | - | pF | Control inputs |  |
|  |  | 3.3 | - | 5.0 | - |  | Data inputs |  |
| Output capacitance | $\mathrm{C}_{0}$ | 3.3 | - | 7.5 | - | pF |  |  |

## Test Circuit



| Symbol | $\mathrm{Vcc}=2.5 \pm 0.2 \mathrm{~V}$ | $\underset{\substack{\mathrm{Vcc}=2.7 \mathrm{~V} \\ 3.3 \pm 0.3 \mathrm{~V}}}{ }$ |
| :---: | :---: | :---: |
| $\mathrm{t}_{\text {PLH }} / \mathrm{t}_{\text {PHL }}$ | OPEN | OPEN |
| $\mathrm{t}_{\mathrm{su}} / \mathrm{t}_{\mathrm{h}} / \mathrm{t}_{\mathrm{w}}$ |  |  |
| $\mathrm{t}_{\mathrm{zH}} / \mathrm{t}_{\mathrm{HZ}}$ | GND | GND |
| $\mathrm{t}_{\mathrm{zL}} / \mathrm{t}_{\mathrm{LZ}}$ | $2 \times \mathrm{V}_{\text {CC }}$ | 6.0 V |
| $\mathrm{C}_{\mathrm{L}}$ | 30 pF | 50 pF |

Note: 1. $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

Waveforms - 1

Input


Waveforms - 2


## Waveforms - 3



Notes: 1. All input pulses are supplied by generators having the following characteristics :
$\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Zo}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 2.0 \mathrm{~ns}, \mathrm{t}_{\mathrm{t}} \leq 2.0 \mathrm{~ns} .\left(\mathrm{V}_{\mathrm{cc}}=2.5 \pm 0.2 \mathrm{~V}\right)$ $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Zo}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 2.5 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 2.5 \mathrm{~ns} .\left(\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}, 3.3 \pm 0.3 \mathrm{~V}\right)$
2. Waveform - A is for an output with internal conditions such that the output is low except when disabled by the output control.
3. Waveform $-B$ is for an output with internal conditions such that the output is high except when disabled by the output control.
4. The output are measured one at a time with one transition per measurement.

## Package Dimensions

Unit : mm


| Hitachi code | - |
| :---: | :---: |
| EIAJ code | - |
| JEDEC code | - |

## Cautions

1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
5. This product is not designed to be radiation resistant.
6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

## HITACHI

## Hitachi, Ltd.

Semiconductor \& Integrated Circuits.
Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109
URL NorthAmerica : http:semiconductor.hitachi.com/

Asia (Singapore)
Asia (Taiwan)
Asia (HongKong) Japan
: http://www.hitachi-eu.com/hel/ecg
http://www.has.hitachi.com.sg/grp3/sicd/index.htm
http://www.hitachi.com.tw/E/Product/SICD_Frame.htm
http://www.hitachi.com.hk/eng/bo/grp3/index.htm
http://www.hitachi.co.jp/Sicd/indx.htm

## For further information write to:

Hitachi Semiconductor
America) Inc.
179 East Tasman Drive, San Jose,CA 95134
Tel: <1> (408) 433-1990
Fax: <1>(408) 433-0223

Hitachi Europe GmbH
Electronic components Group Dornacher Stra§e 3
D-85622 Feldkirchen, Munich Germany
Tel: <49> (89) 9 9180-0
Fax: <49> (89) 9293000
Hitachi Europe Ltd Electronic Components Group. Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000 Fax: <44> (1628) 778322

Hitachi Asia Pte. Ltd. 16 Collyer Quay \#20-00 Hitachi Tower Singapore 049318
Tel: 535-2100
Fax: 535-1533
Hitachi Asia Ltd.
Taipei Branch Office
3F, Hung Kuo Building. No.167,
Tun-Hwa North Road, Taipei (105)
Tel: <886> (2) 2718-3666
Fax: <886> (2) 2718-8180

Copyright ' Hitachi, Ltd., 1999. All rights reserved. Printed in Japan.

