#### **Description** The HD404818/HD404814/HD4074818/HD40L4818/HD40L4814/HD407L4818 is a 4-bit single-chip HMCS400 series microcomputer providing high program productivity. It incorporates a large size memory, LCD driver/controller, voltage comparator, and 32-kHz watch oscillator circuit. The HD4074818/HD407L4818, containing a PROM, is a ZTAT™ microcomputer which can dramatically shorten system development time and smoothly proceed from debugging to mass production. #### Features - 8192-word × 10-bit ROM (HD404818, HD4074818, HD40L4818, HD407L4818) - 4096-word × 10-bit ROM (HD404814, HD40L4814) - 1184-digit × 4-bit RAM - 30 I/O pins, including 10 high-current output pins, all CMOS and programmable as I/O pullup MOS - · 16-digit LCD driver - Three timer/counters - Clock-synchronous 8-bit serial interface - Six interrupt sources - Two by external sources - Four by internal sources - Subroutine stack up to 16 levels, including interrupts - Instruction cycle time: - $-1 \mu s$ (f<sub>OSC</sub> = 4 MHz for HD404818/HD404814/HD4074818) - 5 μs (f<sub>OSC</sub> = 800 kHz for HD40L4818/HD40L4814/HD407L4818) - Four low-power dissipation modes - Standby mode - Stop mode - Watch mode - Subactive mode - Internal oscillator: - Crystal or ceramic filter - External clock is available - Voltage comparator (2 channels) - Package - 80-pin plastic flat package (FP-80B) (FP-80A) - 80-pin plastic thin flat package (TFP-80)\* - \* Under development ## **Ordering Information** #### Mask ROM Type | Туре | Product Number | Clock<br>Frequency | Package | |-------------|----------------------------|--------------------|------------| | Mask<br>ROM | HD404818FS<br>HD404814FS | 4 | FP-80B | | | HD404818H<br>HD404814H | | FP-80A | | | HD404818TF<br>HD404814TF | | TFP-80Note | | | HD40L4818FS<br>HD40L4814FS | 0.8 | FP-80B | | | HD40L4818H<br>HD40L4814H | | FP-80A | | | HD40L4818TF<br>HD40L4814TF | | TFP-80Note | | ZTAT™ | HD4074818FS | 4 | FP-80B | | | HD4074818H | | FP-80A | | | HD4074818TF | | TFP-80Note | | | HD407L4818FS | 0.8 | FP-80B | | | HD407L4818H | | FP-80A | | | HD407L4818TF | | TFP-80Note | Note: Under development. #### Pin Arrangement ## **Pin Description** | | Pin Number | _ | | Pi | in Number | | | |--------|----------------|------------------------------------|-----|--------|----------------|------------------|---------------------------------------| | FP-80B | FP-80A, TFP-80 | Pin Name | I/O | FP-80B | FP-80A, TFP-80 | Pin Name | I/O | | 1 | 79 | D <sub>2</sub> | 1/0 | 41 | 39 | SEG9 | 0 | | 2 | 80 | $D_3$ | 1/0 | 42 | 40 | SEG10 | 0 | | 3 | 1 | D <sub>4</sub> | 1/0 | 43 | 41 | SEG11 | 0 | | 4 | 2 | D <sub>5</sub> | 1/0 | 44 | 42 | SEG12 | 0 | | 5 | 3 | D <sub>6</sub> | 1/0 | 45 | 43 | SEG13 | 0 | | 6 | 4 | D <sub>7</sub> | 1/0 | 46 | 44 | SEG14 | 0 | | 7 | 5 | D <sub>8</sub> | 1/0 | 47 | 45 | SEG15 | 0 | | 8 | 6 | D <sub>9</sub> | 1/0 | 48 | 46 | SEG16 | 0 | | 9 | 7 | D <sub>10</sub> | ı | 49 | 47 | SEG17 | 0 | | 10 | 8 | D <sub>11</sub> /VC <sub>ref</sub> | ı | 50 | 48 | SEG18 | 0 | | 11 | 9 | D <sub>12</sub> /COMP0 | ı | 51 | 49 | SEG19 | 0 | | 12 | 10 | D <sub>13</sub> /COMP1 | ı . | 52 | 50 | SEG20 | 0 | | 13 | 11 | TEST | 1 | 53 | 51 | SEG21 | 0 | | 14 | 12 | X1 | 1 | 54 | 52 | SEG22 | 0 | | 15 | 13 | X2 | 0 | 55 | 53 | SEG23 | 0 | | 16 | 14 | GND | | 56 | 54 | SEG24 | 0 | | 17 | 15 | R0 <sub>0</sub> /SCK | 1/0 | 57 | 55 | SEG25 | 0 | | 18 | 16 | R0₁/SI | I/O | 58 | 56 | SEG26 | 0 | | 19 | 17 | R0 <sub>2</sub> /SO | I/O | 59 | 57 | SEG27 | 0 | | 20 | 18 | R0 <sub>3</sub> | 1/0 | 60 | 58 | SEG28 | 0 | | 21 | 19 | R1 <sub>0</sub> | 1/0 | 61 | 59 | SEG29 | 0 | | 22 | 20 | R1 <sub>1</sub> | 1/0 | 62 | 60 | SEG30 | 0 | | 23 | 21 | R1 <sub>2</sub> | 1/0 | 63 | 61 | SEG31 | 0 | | 24 | 22 | R1 <sub>3</sub> | I/O | 64 | 62 | SEG32 | 0 | | 25 | 23 | R2 <sub>0</sub> | 1/0 | 65 | 63 | COM1 | 0 | | 26 | 24 | R2 <sub>1</sub> | 1/0 | 66 | 64 | COM2 | 0 | | 27 | 25 | R2 <sub>2</sub> | 1/0 | 67 | 65 | СОМЗ | 0 | | 28 | 26 | R2 <sub>3</sub> | 1/0 | 68 | 66 | COM4 | 0 | | 29 | 27 | R3 <sub>0</sub> | 1/0 | 69 | 67 | V <sub>1</sub> | | | 30 | 28 | R3 <sub>1</sub> /TIMO | 1/0 | 70 | 68 | V <sub>2</sub> | | | 31 | 29 | R3 <sub>2</sub> /INT <sub>0</sub> | 1/0 | 71 | 69 | V <sub>3</sub> | | | 32 | 30 | R3 <sub>3</sub> /INT <sub>1</sub> | 1/0 | 72 | 70 | NUMO | | | 33 | 31 | SEG1 | 0 | 73 | 71 | NUMO | | | 34 | 32 | SEG2 | 0 | 74 | 72 | NUMG | · · · · · · · · · · · · · · · · · · · | | 35 | 33 | SEG3 | 0 | 75 | 73 | V <sub>CC</sub> | | | 16 | 34 | SEG4 | 0 | 76 | 74 | OSC <sub>1</sub> | 1 | | 37 | 35 | SEG5 | 0 | 77 | 75 | OSC <sub>2</sub> | 0 | | 38 | 36 | SEG6 | 0 | 78 | 76 | RESET | ī | | 19 | 37 | SEG7 | 0 | 79 | 77 | D <sub>0</sub> | 1/0 | | 10 | 38 | SEG8 | 0 | 80 | 78 | D <sub>1</sub> | 1/0 | Note: I/O: Input/output pin, I: Input pin, O: Output pin, NUMO: Open, NUMG: GND #### **Pin Functions** #### **Power Supply** $V_{CC}$ : Apply the $V_{CC}$ power supply voltage to this pin. GND: Connect to ground. $\overline{\text{TEST}}$ : For test purposes only. Connect it to $V_{CC}$ . **RESET:** MCU reset pin. Refer to the Reset section for details. NUMG: Non-user pin. Connect it to GND. **NUMO:** Non-user pin. Do not connect it to any lines. #### **Oscillators** OSC<sub>1</sub>, OSC<sub>2</sub>: Internal oscillator input pins. They both can be connected to a crystal, ceramic filter resonator, or external oscillator circuit. Refer to the Internal Oscillator Circuit section for details. X1, X2: Watch oscillator 32-kHz crystal pins. #### **Ports** $D_0$ - $D_{13}$ (D Port): 14 1-bit I/O ports. $D_0$ to $D_9$ are I/O ports and $D_{10}$ to $D_{13}$ are input ports. $D_0$ - $D_9$ are high current output ports (15 mA max.). $D_{11}$ - $D_{13}$ are also available as voltage comparators. Refer to the Input/Output section for details. **R0–R3** (**R Ports**): 4-bit I/O ports. $R0_0$ , $R0_1$ , $R0_2$ , $R3_1$ , $R3_2$ , and $R3_3$ are multiplexed with $\overline{SCK}$ , SI, SO, TIMO, $\overline{INT}_0$ , and $\overline{INT}_1$ , respectively. #### Interrupts $\overline{INT_0}$ , $\overline{INT_1}$ : External interrupt pins. $\overline{INT_1}$ can be used as an external event input pin for timer B. $\overline{INT_0}$ and $\overline{INT_1}$ are multiplexed with R3<sub>2</sub> and R3<sub>3</sub>, respectively. For details, see the Interrupts section. #### **Serial Communications Interface** $\overline{SCK}$ , SI, SO: The transmit clock I/O pin ( $\overline{SCK}$ ), serial data input pin (SI), and serial data output pin (SO) are used for serial interface. $\overline{SCK}$ , SI, and SO are multiplexed with R0<sub>0</sub>, R0<sub>1</sub>, and R0<sub>2</sub>, respectively. For details, see the Serial Interface section. #### **Timer** TIMO: Variable duty-cycle pulse waveform output pin. See the Timer C section for details. #### LCD Driver/Controller $V_1$ , $V_2$ , $V_3$ : Power supply pins for the LCD driver. Since the LCD driving resistors are provided internally, no lines should be connected to these pins. The voltage on each pin is $V_{CC} \ge V_1 \ge V_2 \ge V_3 \ge GND$ . See the Liquid Crystal Display section for details. COM1 to COM4: Common signal output pins for the LCD display. See the Liquid Crystal Display section for details. SEG1 to SEG32: Segment signals output pins for the LCD display. See the Liquid Crystal Display section for details. #### Voltage Comparator COMP0, COMP1, $VC_{ref}$ : Analog input pins for the voltage comparator. $VC_{ref}$ is used as a reference voltage pin to input the threshold voltage of the analog input pin. ## **Block Diagram** #### **Memory Map** #### **ROM Memory Map** The ROM is described in the following paragraphs with the ROM memory map in figure 1. Vector Address Area (\$0000 to \$000F): Locations \$0000 through \$000F are reserved for JMPL instructions to branch to the starting address of the initialization program and of the interrupt programs. After reset or an interrupt routine, the program is executed from the vector address. Zero-Page Subroutine Area (\$0000 to \$003F): Locations \$0000 through \$003F are reserved for subroutines. The program sequence branches to subroutines by the CAL instruction. Pattern Area (\$0000 to \$0FFF): Locations \$0000 through \$0FFF are reserved for ROM data. The P instruction allows the MCU to reference ROM data as a pattern. Program Area (\$0000 to \$1FFF: HD404818, HD4074818, HD40L4818, HD407L4818; \$0000 to \$0FFF: HD404814, HD40L4814): Used for program coding. #### **RAM Memory Map** The MCU also contains a 1,184-digit × 4-bit RAM as the data and stack area. In addition to these areas, interrupt control bits and special function registers are mapped on the RAM memory space. The RAM memory map (figure 2) is described in the following paragraphs. Interrupt Control Bits Area (\$000 to \$003): The interrupt control bits area (figure 3) is used for interrupt control. It is accessible only by RAM bit manipulation instructions. However, the interrupt request flag cannot be set by software. The RSP bit is used only to reset the stack pointer. Special Function Registers Area (\$004 to \$01F, \$024 to \$03F): The special function registers are the mode or data registers for the serial interface, timer/counters, LCD, and the data control registers for the I/O ports. These registers are classified into three types: write-only, read-only, and read/write as shown in figure 2. The SEM/REM and SEMD/REMD instructions are available for the LCD control register (LCR). Other registers cannot be accessed by RAM bit manipulation instructions. Register Flag Area (\$020 to \$023): Consist of the LSON, WDON, TGSP, and DTON flags which are bit registers accessible by the RAM bit manipulation instruction. The WDON flag can only be set, and only by the SEM/SEMD instruction. The DTON flag can be set, reset, and tested by the SEM/SEMD, REM/REMD, and TMD instructions. Note that the DTON flag is active only in subactive mode, and is normally reset in active mode. LCD Data Area (\$050 to \$06F): Locations \$050 to \$06F store the LCD data which is automatically transmitted to the segment driver as display data. The LCD is illuminated with 1s and faded with 0s. This area can be used as a data area. Data Area (\$040 to \$2CF, \$100 to \$2CF; Bank 0/1): The 16 digits of \$040 through \$04F are called memory registers (MR) and are accessible by the LAMR and XMRA instructions (figure 4). 464 digits of \$100 through \$2CF are selected as bank 0 or 1 depending on the value of the V register. Stack Area (\$3C0 to \$3FF): Locations \$3C0 through \$3FF are reserved for LIFO stacks to save the contents of the program counter (PC), status flag (ST), and carry flag (CA) when subroutine calls (CAL or CALL instruction) and interrupts are processed. This area can be used as a 16-level nesting stack in which one level requires 4 digits. Figure 4 shows the save condition. The program counter is restored by the RTN and RTNI instructions. The status and carry flags are restored only by the RTNI instruction. This area, when not used as a stack, is available as a data area. Figure 1 ROM Memory Map Figure 2 RAM Memory Map | כ | (IM of INT <sub>0</sub> ) | (IF of INT <sub>0</sub> ) | (Reset SP bit) | (Interrupt enable flag) | \$000 | |------------------|---------------------------------|---------------------------|----------------------------|------------------------------------------|----------------| | 1 | IMTA<br>(IM of timer A) | IFTA<br>(IF of timer A) | (IM of INT <sub>1</sub> ) | IF <u>1</u><br>(IF of INT <sub>1</sub> ) | \$001 | | 2 | IMTC<br>(IM of timer C) | IFTC<br>(IF of timer C) | IMTB<br>(IM of timer B) | IFTB<br>(IF of timer B) | \$002 | | 3 | Not used | Not used | IMS<br>(IM of serial) | IFS<br>(IF of serial) | \$003 | | 32 | DTON<br>Direct transfer on flag | Not used | WDON<br>(Watchdog on flag) | LSON<br>(Low speed on flag) | \$020<br>\$021 | | | | Re | served | | φυΖΙ | | | | | | | \$023 | | IF:<br>IM<br>IE: | : Interrupt mask | | | | | | | : Stack pointer | | | | | Figure 3 Configuration of Interrupt Control Bits and Register Flag Areas The WDON flag can only be used by the SEM or SEMD instruction. (It is reset only by MCU reset). If the RSP bit or a non-existent bit is tested by the TM or TMD instruction, its status is undefined. Figure 4 Configuration of Memory Registers, Stack Area, and Stack Position ### **Functional Description** #### **Registers and Flags** The MCU provides ten registers and two flags for CPU operations. They are illustrated in figure 5 and described in the following paragraphs. Accumulator (A), B Register (B): The accumulator and B register are 4-bit registers which hold the results of the arithmetic logic unit (ALU), and exchange data between memory, I/O, and other registers. V Register (V): The V register, available for RAM address expansion, selects the bank of locations \$100-\$2CF on the RAM address (464 digits) depending on its value. Therefore, when accessing locations \$100-\$2CF on the RAM address, specify the value of the V register (V = \$0: bank 0; V = \$1: bank 1). Locations \$000-\$0FF and \$300-\$3FF can be accessed independently of the V register. The V register is located at \$03F of the RAM address area. W Register (W), X Register (X), Y Register (Y): The 2-bit W register and 4-bit X and Y registers address RAM indirectly. The Y register is also available for addressing port D. SPX Register (SPX), SPY Register (SPY): The 4-bit SPX and SPY registers are available for assisting the X and Y registers, respectively. Carry Flag (CA): The carry flag holds the ALU overflow generated by an arithmetic operation. It is also affected by the SEC, REC, ROTL, and ROTR instructions. During an interrupt, the carry flag is pushed onto the stack and restored back from the stack by the RTNI instruction. (It is unaffected by the RTN instruction.) Status Flag (ST): The status flag holds the ALU overflow, ALU non-zero, and the results of a bit test instruction for arithmetic or compare instructions. The status flag is a branch condition of the BR, BRL, CAL, or CALL instruction. The value of the status flag remains unchanged until an instruction which affects the next status is executed. The status flag becomes a 1 after the BR, BRL, CAL, or CALL instruction is either executed or skipped. During an interrupt, the status flag is pushed onto the stack and restored back from the stack by the RTNI instruction, not by the RTN instruction. Program Counter (PC): The program counter is a 14-bit binary counter for holding the ROM address. Stack Pointer (SP): The stack pointer is a 10-bit register to indicate the next stacking area up to 16 levels. The stack pointer is initialized to RAM address \$3FF at MCU reset. It is decremented by 4 as data is pushed onto the stack, and incremented by 4 as data is restored back from the stack. The stack pointer is initialized to \$3FF either by MCU reset or by the RSP bit reset from the REM/REMD instruction. Figure 5 Registers and Flags #### **Interrupts** Six interrupt sources are available on the MCU: external requests (INT<sub>0</sub>, INT<sub>1</sub>), timer/counters (timers A, B, and C), and the serial interface. For each source, an interrupt request flag (IF), interrupt mask (IM), and interrupt vector addresses are provided to control and maintain the interrupt request. The interrupt enable flag (IE) is also used to control interrupt operations. Interrupt Control Bits and Interrupt Servicing: The interrupt control bits are mapped on \$000 through \$003 by the RAM space. They are accessible by RAM bit manipulations instructions, although the interrupt request flag (IF) cannot be set by software. The interrupt enable flag (IE) and IF are cleared to 0, and the interrupt mask (IM) is set to 1 after MCU reset. Figure 6 is a block diagram of the interrupt control circuit. Table 1 shows the interrupt priority and vector addresses, and table 2 shows the interrupt conditions corresponding to each interrupt source. The interrupt request is generated when IF is set to 1 and IM is 0. If IE is 1 at this time, the interrupt will be activated and vector addresses will be Figure 6 Interrupt Control Circuit Block Diagram generated from the priority PLA corresponding to the interrupt sources. Figure 7 shows the interrupt processing sequence, and figure 8 shows the interrupt processing flowchart. If an interrupt is requested, the instruction being executed finishes in the first cycle. The IE is reset in the second cycle. In the second and third cycles, the carry flag, status flag, and program counter are pushed onto the stack. In the third cycle, the instruction is executed after jumping to the vector address. In each vector address, program the JMPL instruction to branch to the starting address of the interrupt program. The IF, which caused the interrupt, must be reset by software in the interrupt program. Interrupt Enable Flag (IE: \$000, Bit 0): The interrupt enable flag enables/disables interrupt requests (table 3). It is reset by an interrupt and set by the RTNI instruction. External Interrupts ( $\overline{INT_0}$ , $\overline{INT_1}$ ): The external interrupt request inputs ( $\overline{INT_0}$ , $\overline{INT_1}$ ) can be selected by port mode register A (PMRA: \$004). The external interrupt request flags (IF0, IF1) are set at the falling edge of $\overline{INT_0}$ and $\overline{INT_1}$ inputs, respectively (table 4). The $\overline{INT_1}$ input can be used as a clock signal input to timer B, in which timer B counts up at each falling edge of the $\overline{INT_1}$ input. When using $\overline{INT_1}$ as the timer B external event input, the external interrupt mask (IM1) has to be set so that the interrupt request by $\overline{INT_1}$ will not be accepted (table 5). Table 1 Vector Addresses and Interrupt Priority | Priority | Vector Addresses | |----------|-----------------------| | | \$0000 | | 1 | \$0002 | | 2 | \$0004 | | 3 | \$0006 | | 4 | \$0008 | | 5 | \$000A | | 6 | \$000C | | | 1<br>2<br>3<br>4<br>5 | Table 2 Interrupt Conditions Interrupt Source | INTo | INT <sub>1</sub> | Timer A | Timer B | Timer C | Serial | | |------|------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | 1 | 1 | 1 | 1 | 1 | | | 1 | 0 | 0 | 0 | 0 | 0 | | | * | 1 | 0 | 0 | 0 | 0 | | | • | | 1 | 0 | 0 | 0 | | | * | * | * | 1 | 0 | 0 | | | * | * | * | * | 1 | 0 | | | • | * | * | * | * | 1 | | | | 1<br>1 | INT <sub>0</sub> INT <sub>1</sub> 1 1 1 0 1 1 1 * * * * * * * * * * * * * * * * | INTo INTo Timer A 1 1 1 1 0 0 * 1 0 * 1 0 * 1 1 * * * * * * | INTo INTo Timer A Timer B 1 1 1 1 1 0 0 0 * 1 0 0 * 1 0 0 * * 1 0 * * * 1 * * * * | INTo INTo Timer A Timer B Timer C 1 1 1 1 1 1 0 0 0 0 * 1 0 0 0 * 1 0 0 * * 1 0 * * 1 0 * * 1 1 | | Note: \*Don't care. More than two instruction cycle times (2t<sub>cy</sub>/2t<sub>SUBcyc</sub>) are needed to detect the edge of $\overline{INT_0}$ or $\overline{INT_1}$ . External Interrupt Request Flags (IF0: \$000, Bit 2; IF1: \$001, Bit 0): The external interrupt request flags (IF0, IF1) are set at the falling edge of the INT<sub>0</sub> and INT<sub>1</sub> inputs, respectively (table External Interrupt Masks (IM0: \$000, Bit 3; IM1: \$001, Bit 1): The external interrupt masks mask the external interrupt requests (table 5). Timer A Interrupt Request Flag (IFTA: \$001, Bit 2): The timer A interrupt request flag is set by the overflow output of timer A (table 6). Timer A Interrupt Mask (IMTA: \$001, Bit 3): The timer A interrupt mask prevents an interrupt request from being generated by the timer A interrupt request flag (table 7). Timer B Interrupt Request Flag (IFTB: \$002, Bit 0): The timer B interrupt request flag is set by the overflow output of timer B (table 8). Timer B Interrupt Mask (IMTB: \$002, Bit 1): The timer B interrupt mask prevents an interrupt request from being generated by the timer B interrupt request flag (table 9). Timer C Interrupt Request Flag (IFTC: \$002, Bit 2): The timer C interrupt request flag is set by the overflow output of timer C (table 10). Timer C Interrupt Mask (IMTC: \$002, Bit 3): The timer C interrupt mask prevents the interrupt from being generated by the timer C interrupt request flag (table 11). Serial Interrupt Request Flag (IFS: \$003, Bit 0): The serial interrupt request flag will be set when the octal counter counts eight transmit clock signals, or when data transfer is discontinued by resetting the octal counter (table 12). Serial Interrupt Mask (IMS: \$003, Bit 1): The serial interrupt mask masks the interrupt request (table 13). Figure 7 Interrupt Processing Sequence #### Table 3 Interrupt Enable Flag | 1E | Interrupt Enable/Disable | |----|--------------------------| | 0 | Disable | | 1 | Enable | ### Table 4 External Interrupt Request Flags | IFO, IF1 | Interrupt Request | |----------|-------------------| | 0 | No | | 1 | Yes | #### Table 5 External Interrupt Masks | IM0, IM1 Interrupt Request | | |----------------------------|----------------| | 0 | Enable | | 1 | Disable (Mask) | ### Table 6 Timer A Interrupt Request Flag | IFTA | Interrupt Request | |------|-------------------| | 0 | No | | 1 | Yes | #### Table 7 Timer A Interrupt Mask | IMTA | Interrupt Request | | | |------|-------------------|--|--| | 0 | Enable | | | | 1 | Disable (Mask) | | | #### Table 8 Timer B Interrupt Request Flag | IFTB | Interrupt Request | | | |------|-------------------|--|--| | 0 | No | | | | 1 | Yes | | | #### Table 9 Timer B Interrupt Mask | IMTB | Interrupt Request | | |------|-------------------|--| | 0 | Enable | | | 1 | Disable (Mask) | | #### Table 10 Timer C Interrupt Request Flag | IFTC | Interrupt Request | |------|-------------------| | 0 | No | | 1 | Yes | #### Table 11 Timer C Interrupt Mask | IMTC | Interrupt Request | |------|-------------------| | 0 | Enable | | 1 | Disable (Mask) | ## Table 12 Serial Interrupt Request Flag | IFS | Interrupt Request | |-----|-------------------| | 0 | No | | 1 | Yes | #### Table 13 Serial Interrupt Mask | IMS | Interrupt Request | | | |-----|-------------------|---|--| | 0 | Enable | _ | | | 1 | Disable (Mask) | | | Figure 8 Interrupt Processing Flowchart #### Serial Interface The serial interface transmits/receives 8-bit data serially. It consists of the serial data register, the serial mode register, port mode register A, the octal counter, and the multiplexer (figure 9). Pin $R0_0/\overline{SCK}$ and the transmit clock signal are controlled by the serial mode register. The data of the serial data register can be written in or read out by software. The data in the serial data register can be shifted synchronously with the transmit clock signal. The STS instruction starts serial interface operations and resets the octal counter to \$0. The octal counter starts to count at the falling edge of the transmit clock signal (SCK) and increments by one at the rising edge of the SCK. When the octal counter is reset to \$0 after eight transmit clock signals, or when a transmit/receive operation is discontinued by resetting the octal counter, the serial interrupt request flag will be set. Serial Mode Register (SMR: \$005): The 4-bit write-only serial mode register controls the $R0_0/\overline{SCK}$ , prescaler divide ratio, and transmit clock source (table 14). The write signal to the serial mode register controls the internal state of the serial interface. The write signal to the serial mode register stops the serial data register and octal counter from applying the transmit clock, and it also resets the octal counter to \$0 simultaneously. Therefore, when the serial interface is in the transfer state, the write signal causes the serial mode register to cease the data transfer and to set the serial interrupt request flag. Data of the serial mode register will be changed at the second instruction after a write instruction to the serial mode register. Therefore, it is required to execute the STS instruction after the data in the serial mode register has been changed completely. The serial mode register will be reset to \$0 by MCU reset. Serial Data Register (SRL: \$006, SRU: \$007): The 8-bit read/write serial data register consists of low-order digits (SRL: \$006) and high-order digits (SRU: \$007). Figure 9 Serial Interface Block Diagram The data in the serial data register will be output from the SO pin LSB first synchronously with the falling edge of the transmit clock signal. At the same time, external data will be input from the SI pin to the serial data register synchronously with the rising edge of the transmit clock. Figure 11 shows the I/O timing chart for the transmit clock signal and the data. The read/write operation of the serial data register should be performed after the completion of data transmit/receive. Otherwise, the data may not be guaranteed. Selection and Change of the Operation Mode: Table 15 shows the serial interface operation modes which are determined by a combination of the value in the port mode register and in the serial mode register. Initialize the serial interface by the write signal to the serial mode register in order to change the operation mode of the serial interface. Operating State of Serial Interface: The serial interface has three operating states: the STS waiting state, transmit clock wait state, and transfer state (figure 12). The STS waiting state is the initialization state of the serial interface internal state. The serial interface enters this state in one of two ways: either by changing the operation mode through a change in the data in the port mode register, or by writing data into the serial mode register. In this state, the serial interface does not operate even if the transmit clock is applied. If the STS instruction is executed then, the serial interface shifts to the transmit clock wait state. Table 14 Serial Mode Register | SMR3 | R0 <sub>0</sub> /SCK | |------|-----------------------------------------------| | 0 | Used as R0 <sub>0</sub> port input/output pin | | 1 | Used as SCK input/output pin | #### Transmit Clock | | | | | | | Contact Observe | |------|------|------|---------------------------|----------------|---------------------------|------------------------------| | SMR2 | SMR1 | SMR0 | R0 <sub>0</sub> /SCK Port | Clock Source | Prescaler<br>Divide Ratio | System Clock<br>Divide Ratio | | 0 | 0 | 0 | SCK/output | Prescaler | ÷ 2048 | ÷ 4096 | | 0 | 0 | 1 | SCK/output | Prescaler | ÷ 512 | ÷ 1024 | | 0 | 1 | 0 | SCK/output | Prescaler | ÷ 128 | ÷ 256 | | 0 | 1 | 1 | SCK/output | Prescaler | ÷ 32 | + 64 | | 1 | 0 | 0 | SCK/output | Prescaler | ÷ 8 | ÷ 16 | | 1 | 0 | 1 | SCK/output | Prescaler | ÷ 2 | + 4 | | 1 | 1 | 0 | SCK/output | System clock | | + 1 | | 1 | 1 | 1 | SCK/input | External clock | | | | | | | | | | | In the transmit clock wait state, the falling edge of the first transmit clock causes the serial interface to shift to the transfer state, while the octal counter counts up and the serial data register shifts simultaneously. As an exception, if the clock continuous output mode is selected, the serial interface stays in transmit clock wait state while the transmit clock outputs continuously. The octal counter becomes 000 again after 8 external transmit clocks or by the execution of the STS instruction, so that the serial interface returns to the transmit clock wait state, and the serial interrupt request flag is set simultaneously. In the transfer state the octal counter becomes 000 after 8 internal transmit clocks, so that the serial interface enters the STS instruction waiting state, and the serial interrupt request flag is set simultaneously. When the internal transmit clock is selected, the transmit clock output is triggered by the execution of the STS instruction, and stops after 8 clocks. Table 15 Serial Interface Operation Mode | SMR3 | PMRA1 | PMRA0 | Serial Interface Operating Mode | |------|-------|-------|---------------------------------| | 1 | 0 | 0 | Clock continuous output mode | | 1 | 0 | 1 | Transmit mode | | 1 | 1 | 0 | Receive mode | | 1 | 1 | 1 | Transmit/receive mode | Figure 10 Configurations and the Functions of the Mode Registers Figure 11 Serial Interface I/O Timing Program the SMR again to initialize the internal state of the serial interface when the PMRA is programmed in the transfer state or in the transmit clock wait state. Then the serial interface goes into the STS waiting state. Example of Transmit Clock Error Detection: The serial interface malfunctions when the transmit clock is disturbed by external noise. In this case, transmit clock errors can be detected by the procedure shown in figure 13. If more than 8 transmit clocks are applied in the transmit clock wait state, the state of the serial interface shifts in the following sequence: transfer state, transmit clock wait state, and transfer state again. The serial interrupt request flag should be reset before entering into the STS waiting state by writing data to SMR. This procedure causes the serial interface request flag to be set again. Figure 12 Serial Interface Operation States Figure 13 Transmit Clock Error Detection #### **Timers** The MCU provides prescalers S and W (each with a different input clock source), and 3 timer/counters (timers A, B, and C). Figures 14 and 15 show their diagrams. Prescaler S: The input to prescaler S is the system clock signal. The prescaler is initialized to \$000 by MCU reset, and starts to count up the system clock signal as soon as RESET input goes to logic 0. The prescaler keeps counting up except at MCU reset and in the stop and watch modes. The prescaler provides input clock signals to timers A to C and the transmit clock of the serial interface. They can be selected by timer mode registers A (TMA), B (TMB), C (TMC), and the serial mode register (SMR), respectively. Prescaler W: The input to prescaler W is a clock which divides the X1 input clock by 8. The output of prescaler W is available as an input clock for timer A by controlling timer mode register A (TMA). Timer A Operation: After timer A is initialized to \$00 by MCU reset, it counts up at every clock input signal. When the next clock signal is applied after timer A has counted up to \$FF, timer A is set to \$00 again, and an overflow output is generated. This leads to setting the timer A interrupt request flag (IFTA: \$001, bit 2) to 1. Therefore, timer A can function as an interval timer periodically generating overflow output at every 256th clock signal input. To use timer A as a watch time base, set TMA3 to 1. Timer counter A receives prescaler W output, and timer A generates interrupts with accurate timing (reference clock = 32-kHz crystal oscillator). When using timer A as a watch time base, prescaler W and the timer counter can be initialized to \$0 by setting timer mode register A. The clock input signals to timer A are selected by timer mode register A (TMA: \$008). Timer B Operation: Timer mode register B (TMB: \$009) selects the auto-reload function, input clock source, and the prescaler divide ratio for timer B. When the external event input is used as an input clock signal to timer B, select $R3_3/\overline{INT}_1$ as $\overline{INT}_1$ by port mode register A (PMRA: \$004) to prevent an external interrupt request from occurring. Timer B is initialized according to the data written into timer load register B by software. Timer B counts up at every clock input signal. When the next clock signal is applied to timer B after it is set Figure 14 Block Diagram of Timer A to \$FF, it will generate an overflow output. In this case, if the auto-reload function is selected, timer B is initialized according to the value of timer load register B. If it is not selected, timer B goes to \$00. The timer B interrupt request flag (IFTB: \$002, bit 0) will be set as this overflow is output. Figure 15 Timers B and C Block Diagram **Timer C Operation:** Timer mode register C (TMC: \$00D) selects the auto-reload function and the prescaler divide ratio for timer C. Timer C is initialized according to the data written into timer load register C by software. Timer C counts up at every clock input signal. When the next clock signal is applied to timer C after it is set to \$FF, it will generate an overflow output. In this case, if the auto-reload function is selected, timer C is initialized according to the value of timer load register C. If it is not selected, timer C goes to \$00. The timer C interrupt request flag (IFTC: \$002, bit 2) will be set as this overflow is output. Timer C is also available as a watchdog timer for detecting a program out of sequence. MCU reset occurs when the watchdog on flag (WDON) is 1 and the counter overflow output is generated by the program going out of sequence. If timer C stops, the watchdog timer function also stops. In the standby mode, this function is enabled. Timer C provides a variable duty-cycle pulse output function (PWMO). The output waveform differs depending on the contents of the timer mode register and timer load register C (figure 16). When selecting the pulse output function, set R3<sub>1</sub>/TIMO to TIMO by controlling port mode register B. When timer C stops, this functions also stops. Timer Mode Register A (TMA: \$008): Timer mode register A is a 4-bit write-only register which controls the timer A operation as table 16 shows. Timer mode register A is initialized to \$0 at MCU reset. Timer Mode Register B (TMB: \$009): Timer mode register B (TMB) is a 4-bit write-only register which selects the auto-reload function, the prescaler divide ratio, and the source of the clock input signal, as shown in table 17. Timer mode register B is initialized to \$0 by MCU reset. The data of timer B changes at the second instruction cycle of a write instruction. Initialization of timer B by writing data into timer load register B should be performed after the contents of TMB are changed. Timer Mode Register C (TMC: \$00D): Timer mode register C is a 4-bit write-only register which selects the auto-reload function, input clock source, and prescaler divide ratio, as table 18 shows. Timer mode register C is initialized to \$0 at MCU reset. Figure 16 Variable Duty-Cycle Pulse Output Waveform Table 16 Timer Mode Register A | TMA | | | Source Prescalar II | anut Clock Pariod | | |-------|-------|-------|-----------------------------|----------------------------------------|--------------------| | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Source Prescaler, In<br>Operating Mode | iput Clock Period, | | 0 | 0 | 0 | 0 | PSS, 2048 t <sub>cyc</sub> | Timer A mode | | | | | 1 | PSS, 1024 t <sub>cyc</sub> | | | | | 1 | 0 | PSS, 512 t <sub>cyc</sub> | | | | | | 1 | PSS, 128 t <sub>cyc</sub> | | | | 1 | 0 | 0 | PSS, 32 t <sub>cyc</sub> | | | | | | 1 | PSS, 8 t <sub>cyc</sub> | | | | | 1 | 0 | PSS, 4 t <sub>cyc</sub> | | | | | | 1 | PSS, 2 t <sub>cyc</sub> | | | 1 0 | 0 | 0 | PSW, 32 t <sub>SUBcyc</sub> | Time-base mode | | | | | 1 | PSW, 16 t <sub>SUBcyc</sub> | | | | | | 1 | 0 | PSW, 8 t <sub>SUBcyc</sub> | | | | | | 1 | PSW, 2 t <sub>SUBcyc</sub> | | | | 1 | 0 | 0 | PSW, 1/2 t <sub>SUBcyc</sub> | | | | | | 1 | Do not use | | | | | 1 | 0 | PSW, TCA reset | | | | | | 1 | | | Notes: 1. $t_{SUBcvc} = 244.14 \mu s$ (when a 32.768-kHz crystal oscillator is used) - 2. Timer counter overflow output period (s) = input clock period (s) $\times$ 256 - 3. If PSW or TCA reset is selected while the LCD is operating, LCD operation halts (power switch goes off). - When the LCD is connected for display, the PSW and TCA reset periods must be set in the program to the minimum. - 4. In time base mode, the timer counter overflow output cycle must be greater than half of the interrupt frame period $(T/2 = t_{RC})$ . - If $1/2 t_{SUBcyc}$ is selected, $t_{RC}$ must be 7.8125 ms ((MIS1, MIS0) = (0, 1), see figure 34). The contents of timer mode register C can be changed at the second instruction cycle of a write instruction. Therefore, it is required to initialize timer C after the contents of timer mode register C have been changed completely. Timer B (TCBL: \$00A, TCBU: \$00B, TLRL: \$00A, TLRU: \$00B): Timer B consists of an 8-bit write-only timer load register, and an 8-bit read-only timer counter. Each of them has low-order digits (TCBL: \$00A, TLRL: \$00A) and high-order digits (TCBU: \$00B, TLRU: \$00B). (Refer to figure 15.) Timer counter B can be initialized by writing data into timer load register B. In this case, write the low-order digits first, and then the high-order digits. The timer counter is initialized when the high-order digit is written. The timer load register is initialized to \$00 by MCU reset. The counter value of timer B can be obtained by reading timer counter B. In this case, read the high-order digits first, and then the low-order digits. The count value of the low-order digit is obtained when the high-order digit is read. Timer C (TCCL: \$00E, TCCU: \$00F, TCRL: \$00E, TCRU: \$00F): Timer C consists of the 8-bit write-only timer load register and the 8-bit read-only timer counter. These individually consist of low-order digits (TCCL: \$00E, TCRL: \$00E) and high-order digits (TCCU: \$00F, TCRU: \$00F). The operation mode of timer C is the same as that of timer B. Table 17 Timer Mode Register B | ТМВ3 | Auto-Reload Function | |------|----------------------| | 0 | No | | 1 | Yes | | TMB2 | TMB1 | тмво | Prescaler Divide Ratio,<br>Clock Input Source | |------|------|------|-----------------------------------------------| | 0 | 0 | 0 | ÷ 2048 | | 0 | 0 | 1 | ÷ 512 | | 0 | 1 | 0 | ÷ 128 | | 0 | 1 | 1 | ÷ 32 | | 1 | 0 | 0 | ÷ 8 | | 1 | 0 | 1 | ÷ 4 | | 1 | 1 | 0 | ÷ 2 | | 1 | 1 | 1 | INT <sub>1</sub> (External event input) | | | | | | Table 18 Timer Mode Register C | ТМСЗ | <b>Auto-Reload Function</b> | |------|-----------------------------| | 0 | No | | 1 | Yes | | TMC2 | TMC1 | TMC0 | Prescaler Divide Ratio,<br>Clock Input Source | |------|------|------|-----------------------------------------------| | 0 | 0 | 0 | + 2048 | | 0 | 0 | 1 | + 1024 | | 0 | 1 | 0 | ÷ 512 | | 0 | 1 | 1 | ÷ 128 | | 1 | 0 | 0 | ÷ 32 | | 1 | 0 | 1 | ÷ 8 | | 1 | 1 | 0 | ÷ 4 | | 1 | 1 | 1 | ÷ 2 | ## Input/Output The MCU provides 26 I/O pins and 4 input-only pins including 10 high-current pins (15 mA max.). 26 I/O pins contain pull-up MOS controllable by the program. When each I/O pin is used as an input, the data control register (DCR) controls the output buffer. Table 19 shows the I/O pin circuit types. The configuration of the I/O buffers are shown in table 19. Table 19 I/O Pin Circuit Types | I/O Pins | Circuit | Pin Name | |------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I/O common<br>pins (with<br>pull-up MOS) | Pull-up control signal Output data PDR Input control | D <sub>0</sub> –D <sub>9</sub><br>R0 <sub>0</sub> –R0 <sub>3</sub><br>R1 <sub>0</sub> –R1 <sub>3</sub><br>R2 <sub>0</sub> –R2 <sub>3</sub><br>R3 <sub>0</sub> –R3 <sub>3</sub> | | | Pull-up control signal Output data SCK (internal) | SCK | | Output<br>pins (with<br>pull-up MOS) | Pull-up control signal Output data SO or TIMO | SO<br>TIMO | | Input pins | <b>&gt;</b> | INT <sub>0</sub><br>INT <sub>1</sub><br>SI | | | D Input data Input control | D <sub>10</sub><br>D <sub>11</sub> /VC <sub>ref</sub> | | | Input control Analog input VC <sub>ref</sub> Mode select pin | D <sub>12</sub> /COMP0<br>D <sub>13</sub> /COMP1<br>(Multiplexed<br>with analog<br>inputs) | Note: For R0<sub>2</sub>/SO, refer to table 20, note 3. Port D: Port D consists of 10 1-bit I/O ports and 4 input ports. Pins $D_0$ to $D_9$ are high-current I/O pins (15 mA max.). The sum of the current for all D-port pins is up to 100 mA. Port D can be set/reset by the SED/RED and SEDD/REDD instructions, and can be tested by the TD/TDD instruction. Output data is stored in the port data register. The on/off of the output buffer for port D can be controlled by the data control register for port D (DCRB, DCRC, DCRD). The DCR is located in the memory address area. Pins $D_{10}$ to $D_{13}$ are input-only pins. Two operation modes are available for pins $D_{12}$ and $D_{13}$ : digital input mode and analog input mode. The operation modes can be selected by port mode register B (PMRB; bits 1, 0). In the digital input mode, these pins can be used as input with the same characteristics as other I/O pins. In the analog input mode, users can read the result of the comparison between the reference voltage as input data. The reference voltage is input through $D_{11}/VC_{ref}$ . Port R: Port R, consisting of four 4-bit I/O ports, can receive/transmit data by the LAR/LRA and LBR/LRB instructions. Output data is stored in the port data register (PDR) of each pin. The on/off of the output buffer for port R can be controlled by the data control registers for port R (DCR0-DCR3). The DCR is located in the memory address area. Pins $R0_0$ , $R0_1$ , and $R0_2$ are multiplexed with $\overline{SCK}$ , SI, and SO, respectively. Pins R3<sub>1</sub>, R3<sub>2</sub>, and R3<sub>3</sub> are multiplexed with TIMO, $\overline{INT_0}$ , and $\overline{INT_1}$ , respectively. Refer to figure 18. Controlling the Pull-Up MOS: All I/O ports, except for pins $D_{10}$ - $D_{13}$ , contain pull-up MOS which can be controlled by the program. Bit 3 of port mode register B (PMRB3) controls the activation of all pull-up MOS simultaneously. Pull-up MOS is controlled by the port data register (PDR) of each pin. Therefore, each bit of pull-up MOS can be individually on or off. Refer to table 20. Unused I/O Pins: If unused pins are left floating, the LSI may malfunction because of noise. The I/O pins should be fixed as follows to prevent this: pull-up with $V_{CC}$ through internal pull-up MOS, or pull-up with $V_{CC}$ through a resistor of approximately $100~\mathrm{k}\Omega$ . Figure 17 Configuration of D<sub>12</sub> and D<sub>13</sub> Figure 18 I/O Select Mode Registers Table 20 Input/Output by Program Control | PRMB: Bit 3 | _ | 0 | | | | 1 | | | | | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|--|--| | DCR | | 0 | | 1 | | ) | | 1 | | | | PDR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | | | PMOS (A) | Off | Off | Off | On | Off | Off | Off | On | | | | NMOS (B) | Off | Off | On | Off | Off | Off | On | Off | | | | Pull-up MOS | Off | Off | Off | Off | Off | On | Off | On | | | - Notes: 1. Combine the values of the above mode registers (PMRB3, DCR, and PDR) to select the input/output for PMOS (A), NMOS (B), and the pull-up MOS, individually. The DCR and PDR control each pin. Also, the PMRB3 controls the on/off of all pull-up MOSs. - 2. The second bit of the miscellaneous register (MIS2) controls R0<sub>2</sub>/SO. When MIS2 is 1, PMOS (A) is off. | MIS2 | R0 <sub>2</sub> /SO<br>PMOS (A) | |------|---------------------------------| | 0 | On | | 1 | Off | 3. Each bit of DCR corresponds to each port as follows: | DCR | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------|-----------------|-----------------|-----------------|-----------------| | DCR0 | R0 <sub>3</sub> | R0 <sub>2</sub> | R0 <sub>1</sub> | R0 <sub>0</sub> | | DCR1 | R1 <sub>3</sub> | R1 <sub>2</sub> | R1₁ | R1 <sub>0</sub> | | DCR2 | R2 <sub>3</sub> | R2 <sub>2</sub> | R2 <sub>1</sub> | R2 <sub>2</sub> | | DCR3 | R3 <sub>3</sub> | R3 <sub>2</sub> | R3 <sub>1</sub> | R3 <sub>0</sub> | | DCRB | $D_3$ | $D_2$ | D, | Do | | DCRC | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | $D_4$ | | DCRD | | | D <sub>9</sub> | D <sub>8</sub> | Figure 19 Configuration of the Input/Output Buffer #### Reset Setting the RESET pin high resets the MCU. At power-on or when cancelling the stop mode for the oscillator, apply the reset input for at least t<sub>RC</sub> for the oscillator to stabilize. In all other cases, at least two instruction cycles of reset input are required for the MCU reset. Table 21 shows the components initialized by MCU reset, and each of its status. Table 21 Initial Values after MCU Reset | Items | | Initial Value | Contents | | | |--------------------|-----------------------------|----------------|-------------------------------------------------------|--|--| | Program counter | (PC) | \$0000 | Execute program from the top of the ROM address | | | | Status flag (ST) | | 1 | Enable branching with conditional branch instructions | | | | Stack pointer (SP | ) | \$3FF | Stack level is 0 | | | | V register (Bank r | egister) (V) | 0 | Bank 0 (memory) | | | | Interrupt | Interrupt enable flag (IE) | 0 | Inhibit all interrupts | | | | flags/mask | Interrupt request flag (IF) | 0 | No interrupt request | | | | | Interrupt mask (IM) | 1 | Masks interrupt request | | | | I/O | Port data register (PDR) | All bits are 1 | Enable to transmit high | | | | | Data control register (DCR) | All bits are 0 | Output buffer is off (high impedance) | | | | | Port mode register A (PMRA) | 0000 | See Port Mode Register A section | | | | | Port mode register B (PMRB) | 0000 | See Port Mode Register B section | | | | Timer/counters, | Timer mode register A (TMA) | 0000 | See Timer Mode Register A section | | | | serial interface | Timer mode register B (TMB) | 0000 | See Timer Mode Register B section | | | | | Timer mode register C (TMC) | 0000 | See Timer Mode Register C section | | | | | Serial mode register (SMR) | 0000 | See Serial Mode Register section | | | | | Prescaler S | \$000 | | | | | | Prescaler W | \$00 | | | | | | Timer counter A (TCA) | \$00 | | | | | | Timer counter B (TCB) | \$00 | | | | | | Timer counter C (TCC) | \$00 | | | | | | Timer load register B (TLR) | \$00 | | | | | | Timer load register C (TCR) | \$00 | | | | | | Octal counter | 000 | | | | | | | | | | | Table 21 Initial Values after MCU Reset (cont) | Items | | Initial Value | Contents | | | |------------------------|--------------------------------|---------------|----------------------------------------------------|--|--| | LCD | LCD control register (LCR) | 000 | Refer to description of LCD Contro<br>Register | | | | | LCD mode register (LMR) | 0000 | Refer to description of LCD<br>Duty/Clock Control | | | | Bit register | Low speed on flag (LSON) | 0 | Refer to description of Low-Power Dissipation Mode | | | | | Watchdog timer on flag (WDON) | 0 | Refer to description of Timer C | | | | | Direct transfer on flag (DTON) | 0 | Refer to description of Low-Power Dissipation Mode | | | | Miscellaneous register | (MIS) | 000 | _ | | | | Item | After MCU Reset to Recover from Stop Mode | After MCU Reset to Recover from Other Modes | | | | |---------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|--| | Carry flag (CA) | The contents of the items before | The contents of the items before | | | | | Accumulator (A) | MCU reset are not retained. | MCU reset are not retained.<br>It is necessary to initialize tnem by<br>software. | | | | | B register (B) | It is necessary to initialize them by | | | | | | W register (w) | software. | | | | | | X/SPX registers (X/SPX) | - | | | | | | Y/SPY registers (Y/SPY) | - | | | | | | Serial data register (SR) | - | | | | | | RAM | The contents of RAM before MCU reset (just before STOP instruction) are retained. | Same as above for RAM. | | | | #### **Internal Oscillator Circuit** Figure 20 shows the block diagram of the internal oscillator circuit. A ceramic filter can be connected to OSC<sub>1</sub> and OSC<sub>2</sub>. A 32.768-kHz crystal oscillator can be connected to X1 and X2. An external clock operation is available for the system oscillator. Figure 20 Internal Oscillator Circuit Figure 21 Layout of Crystal and Ceramic Filters Table 22 Examples of Oscillator Circuits | | Circuit Configuration | Circuit Constants | |---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | External clock operation | Oscillator OSC 1 | | | Ceramic filter oscillator | Ceramic R <sub>1</sub> OSC <sub>2</sub> GND | HD404818, HD404814, HD4074818<br>Ceramic filter: CSA4.00MG<br>(Murata)<br>$R_f = 1 \text{ M}\Omega \pm 20\%$<br>$C_1 = C_2 = 30 \text{ pF} \pm 20\%$<br>HD40L4818, HD40L4814,<br>HD407L4818<br>Ceramic filter: CSB400P (Murata)<br>CSB400P22 (Murata)<br>$R_f = 1 \text{ M}\Omega \pm 20\%$<br>$C_1 = C_2 = 220 \text{ pF} \pm 5\%$<br>Ceramic filter: CSB800J (Murata)<br>CSB800J122 (Murata)<br>$R_f = 1 \text{ M}\Omega \pm 20\%$<br>$C_1 = C_2 = 220 \text{ pF} \pm 5\%$ | | Crystal oscillator | Crystal R <sub>1</sub> OSC <sub>2</sub> Crystal R <sub>2</sub> OSC <sub>2</sub> C <sub>2</sub> C <sub>3</sub> C <sub>4</sub> C <sub>7</sub> C <sub>7</sub> C <sub>8</sub> C <sub>8</sub> C <sub>9</sub> | HD404818, HD404814, HD4074818 $C_1$ : 10 to 22 pF $\pm$ 20% $C_2$ : 10 to 22 pF $\pm$ 20% $R_f$ = 1 MΩ $\pm$ 20% Crystal: Equivalent to circuit shown at bottom left $C_0$ : 7 pF max. $R_s$ : 100 $\Omega$ max. | Table 22 Examples of Oscillator Circuits (cont) | | Circuit Configuration | Circuit Constants | | | |--------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--| | Crystal oscillator | C <sub>1</sub> X1 Crystal X2 GND X2 C <sub>2</sub> GND C <sub>3</sub> C <sub>4</sub> C <sub>5</sub> C <sub>6</sub> C <sub>6</sub> | Crystal: 32.768 kHz: MX38T (Nippon Denpa Kogyo) $C_1$ = 20 pF $\pm$ 20% $C_2$ = 20 pF $\pm$ 20% $R_s$ = 14 k $\Omega$ $C_0$ = 1.5 pF | | | - Notes: 1. The circuit parameters above are recommended by the crystal or ceramic filter maker. The circuit parameters are affected by the crystal, ceramic filter resonator, and the floating capacitance when designing the board. When using the resonator, consult with the crystal or ceramic filter maker to determine the circuit parameters. - 2. Wiring among OSC<sub>1</sub> and OSC<sub>2</sub>, or X1 and X2, and other elements should be as short as possible, and avoid crossing other wires. Refer to figure 21. - 3. When the 32.768-kHz crystal oscillator is not used, pin X1 must be fixed to V<sub>CC</sub> and pin X2 must be left open. ## Liquid Crystal Display (LCD) The MCU contains 4 common signal pins, the controller, and the driver. The controller and the driver drive 32 segment signal pins. The controller consists of display data RAM, the LCD control register (LCR), and the LCD duty-cycle/clock control register (LMR) (figure 22). Four duty cycles and LCD clocks are available by program control. Since the MCU contains a dual port RAM, display data can be transferred to segment signal pins automatically without program control. When selecting the 32-kHz oscillation clock as the LCD clock source, the system allows the LCD to display even in the watch mode, in which the system clock halts. Figure 22 LCD Driver Configuration LCD Data Area and Segment Data (\$050 to \$06F): Figure 23 shows the configuration of the LCD RAM area. Each bit of this area, corresponding to 4 types of duty cycles, can be transmitted to the segment driver as display data by programming the area corresponding to the duty cycle. LCD Control Register (LCR: \$013): The LCD control register is a 3-bit write-only register which controls the blanking of the LCD, activation of the power switch, and the display in the watch mode/subactive mode (table 23). · Blank/display Blank: Segment signal is faded regardless of the LCD RAM data. Display: LCD RAM data is transmitted as a segment signal. Power switch on/off Off: Power switch is off. On: Power switch is on and $V_1$ is $V_{CC}$ . • Watch mode/subactive mode display Off: In the watch mode/subactive mode, all common/segment pins are fixed to GND, and the power switch is off. On: In the watch mode/subactive mode, LCD RAM data is transmitted as a segment signal. LCD Duty-Cycle/Clock Control Register (LMR: \$014): The LCD duty-cycle/clock control register is a write-only register which specifies 4 display duty cycles and the reference clock for the LCD (table 24). | | Bit 3 | Bit 2 | Bit 1 | Bit 0 | _ | | Bit 3 | Bit 2 | Bit 1 | Bit 0 | _ | |----|-------|-------|-------|-------|-------|-----|-------|-------|-------|-------|-----------------------| | 80 | SEG1 | SEG1 | SEG1 | SEG1 | \$050 | 96 | SEG17 | SEG17 | SEG17 | SEG17 | \$060 | | 81 | SEG2 | SEG2 | SEG2 | SEG2 | \$051 | 97 | SEG18 | SEG18 | SEG18 | SEG18 | \$061 | | 82 | SEG3 | SEG3 | SEG3 | SEG3 | \$052 | 98 | SEG19 | SEG19 | SEG19 | SEG19 | \$062 | | 83 | SEG4 | SEG4 | SEG4 | SEG4 | \$053 | 99 | SEG20 | SEG20 | SEG20 | SEG20 | \$063 | | 84 | SEG5 | SEG5 | SEG5 | SEG5 | \$054 | 100 | SEG21 | SEG21 | SEG21 | SEG21 | \$064 | | 85 | SEG6 | SEG6 | SEG6 | SEG6 | \$055 | 101 | SEG22 | SEG22 | SEG22 | SEG22 | \$065 | | 86 | SEG7 | SEG7 | SEG7 | SEG7 | \$056 | 102 | SEG23 | SEG23 | SEG23 | SEG23 | \$066 | | 87 | SEG8 | SEG8 | SEG8 | SEG8 | \$057 | 103 | SEG24 | SEG24 | SEG24 | SEG24 | \$067 | | 88 | SEG9 | SEG9 | SEG9 | SEG9 | \$058 | 104 | SEG25 | SEG25 | SEG25 | SEG25 | \$068 | | 89 | SEG10 | SEG10 | SEG10 | SEG10 | \$059 | 105 | SEG26 | SEG26 | SEG26 | SEG26 | \$069 | | 90 | SEG11 | SEG11 | SEG11 | SEG11 | \$05A | 106 | SEG27 | SEG27 | SEG27 | SEG27 | <b>\$</b> 06 <i>A</i> | | 91 | SEG12 | SEG12 | SEG12 | SEG12 | \$05B | 107 | SEG28 | SEG28 | SEG28 | SEG28 | \$06E | | 92 | SEG13 | SEG13 | SEG13 | SEG13 | \$05C | 108 | SEG29 | SEG29 | SEG29 | SEG29 | \$060 | | 93 | SEG14 | SEG14 | SEG14 | SEG14 | \$05D | 109 | SEG30 | SEG30 | SEG30 | SEG30 | \$06E | | 94 | SEG15 | SEG15 | SEG15 | SEG15 | \$05E | 110 | SEG31 | SEG31 | SEG31 | SEG31 | \$06E | | 95 | SEG16 | SEG16 | SEG16 | SEG16 | \$05F | 111 | SEG32 | SEG32 | SEG32 | SEG32 | \$06F | | | COM4 | СОМЗ | COM2 | COM1 | • | | COM4 | сомз | COM2 | COM1 | | Figure 23 Configuration of LCD RAM Area (Dual Port RAM) Table 23 LCD Control Register | LCR | Watch Mode/<br>Subactive Mode | LCR | Power Switch | LCR | Blank/ | | |-------|-------------------------------|-------|--------------|-------|-----------|---| | Bit 2 | Display | Bit 1 | On/Off | Bit 0 | _ Display | | | 0 | Off | 0 | Off | 0 | Blank | - | | 1 | On | 1 | On | 1 | Display | _ | Note: With the LCD in the watch mode, use the divider output of the 32-kHz oscillator as an LCD clock and set LCR bit 2 to 1. When the system oscillator divider output is used as an LCD clock, set LCR bit 2 to 0. Table 24 LCD Duty-Cycle/Clock Control Register LMR | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Duty Cycle Select/Input Clock Select | |-------|-------|-------|-------|---------------------------------------------------------| | | | 0 | 0 | 1/4 duty cycle | | | | 0 | 1 | 1/3 duty cycle | | | | 1 | 0 | 1/2 duty cycle | | | | 1 | 1 | Static | | 0 | 0 | | | CL0 (32.768 kHz/64; when 32.768-kHz oscillator is used) | | 0 | 1 | • | | CL1 (f <sub>cyc</sub> /256) | | 1 | 0 | • | | CL2 (f <sub>cyc</sub> /2048) | | 1 | 1 | • | | CL3 (Refer to table 25) | Note: f<sub>cyc</sub> is the system oscillator divider output. Figure 24 LCD Control Register Table 25 LCD Frame Frequency | Static | LMR | | | | | | | | | |------------------------|--------|-------|---------|-------|---------|-------|---------|--------|--| | Instruction cycle time | Bit 3 | Bit 2 | Bit 3 | Bit 2 | Bit 3 | Bit 2 | Bit 3 | Bit 2 | | | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | | | CL0 | | CL1 | | CL2 | | CL3 | * | | | 10 μs | 512 Hz | | 390.6 H | Z | 48.8 Hz | • | 24.4 Hz | /64 Hz | | | 1 μs | 512 Hz | | 3906 H | 7 | 488Hz | | 244 Hz/ | 64 Hz | | | 1/2 Duty Cycle | LMR | | | | | | | | | |------------------------|--------|-------|---------|-------|---------|-------|---------|--------|--| | Instruction cycle time | Bit 3 | Bit 2 | Bit 3 | Bit 2 | Bit 3 | Bit 2 | Bit 3 | Bit 2 | | | | 0 | 0 | 0 | 1 | 1 | 0 | | 1 | | | | CL0 | | CL1 | | CL2 | | CL3 | * | | | 10 μs | 256 Hz | | 195.3 H | Z | 24.4 Hz | | 12.2 Hz | /32 Hz | | | 1 μs | 256 Hz | | 1953 Hz | 7 | 244 Hz | | 122 Hz/ | 32 Hz | | | 1/3 Duty Cycle | LMR | | | | | | | | | |----------------|---------|-------|---------|-------|---------|-------|----------|----------|--| | | Bit 3 | Bit 2 | Bit 3 | Bit 2 | Bit 3 | Bit 2 | Bit 3 | Bit 2 | | | Instruction | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | | cycle time | CLO | | CL1 | | CL2 | | CL3 * | | | | 10 μs | 170.6 H | Z | 130.2 H | z | 16.3 Hz | | 8.1 Hz/2 | 21.3 Hz | | | 1μs | 170.6 H | z | 1302 H | Z | 162.6 H | z | 81.3 Hz | /21.3 Hz | | | 1/4 Duty Cycle | LMR | | | | | | | | |----------------|--------|-------|---------|-------|---------|-------|---------|-------| | | Bit 3 | Bit 2 | Bit 3 | Bit 2 | Bit 3 | Bit 2 | Bit 3 | Bit 2 | | Instruction | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | cycle time | CL0 | | CL1 | | CL2 | | CL3 | * | | 10 μs | 128 Hz | | 97.7 Hz | | 12.2 Hz | | 6.1 Hz/ | 16 Hz | | 1 μs | 128 Hz | | 977 Hz | | 122 Hz | | 61 Hz/1 | 6 Hz | Note: \* Division ratio differs depending on the value of bit 3 of timer mode register A (TMA3 = 0/TMA3 = 1). If TMA3 = 0, CL3 = $f_{cvc}/4096$ ; if TMA3 = 1, CL3 = 32.768 kHz/512. Large LCD Panel Driving and Driving Voltage $(V_{LCD})$ : When using a large LCD panel, lower the dividing resistance by attaching external resistors in parallel to the internal dividing resistors (see figure 25). Since the liquid crystal display board is of a matrix configuration, the path of the charge/discharge current through the load capacitors is very complicated. Moreover, since it varies depending on display conditions, the value of resistance cannot be determined by simply referring to the load capacitance of the liquid crystal display. The value of resistance must be experimentally determined according to the demand for power consumption of the equipment in which the liquid crystal display is implemented. Capacitor C (0.1 to 0.3 $\mu F$ ) is recommended to be attached. In general, R is 1 k $\Omega$ to 10 k $\Omega$ . Figure 25 shows a connection when changing the liquid crystal driving voltage ( $V_{LCD}$ ). In this case, the power supply switch for the dividing resistors (power switch) must be turned off. (Bit 1 of the LCR register is 0.) Figure 25 Examples of LCD Connections ### **Operating Modes** The MCU has five operating modes that are specified by how the clock is used. The functions available in each mode are listed in table 26, and operations are shown in table 28. Transitions between operating modes are shown in figure 26. Table 27 provides additional information for table 26. Active Mode: The MCU operates according to the clock generated by the system oscillators $OSC_1$ and $OSC_2$ . Table 26 Functions Available in Each Operating Mode | | | | | Mode Name | | | |----------|------------------------------------------------|------------------------------------------------|-----------------------------------------|----------------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------| | | | Active | Standby | Stop | Watch | Subactive*4 | | Activati | on method | RESET<br>cancellation,<br>interrupt<br>request | SBY<br>instruction | TMA3 = 0,<br>STOP<br>instruction | TMA3 = 1,<br>STOP<br>instruction | INT <sub>0</sub> or timer<br>A interrupt<br>request from<br>watch mode | | Status | System oscillator | Operating | Operating | Stopped | Stopped | Stopped | | | Subsystem oscillator | Operating | Operating | Operating*1 | Operating | Operating | | | Instruction<br>execution (φ <sub>CPU</sub> ) | Operating | Stopped | Stopped | Stopped | Operating | | | Peripheral function interrupt (\$\phi_{PER}\$) | • • • | | Stopped | Stopped | Operating | | | Clock function interrupt (\$\phi_{CLK}\$) | Operating | Operating | Stopped | Operating*2 | Operating Operating 2 | | | RAM | Operating | Retained | Retained | Retained | Operating | | | Registers/flags | Operating | Retained | Reset | Retained | Operating | | | 1/0 | Operating | Retained | High impedance*3 | Retained*3 | Operating*3 | | Cancell | ation method | RESET<br>input,<br>STOP/SBY<br>instruction | RESET<br>input,<br>interrupt<br>request | RESET input | RESET input,<br>INT <sub>0</sub> or timer A<br>interrupt<br>request | RESET input,<br>STOP/SBY<br>instruction | Notes: 1. To reduce current dissipation, stop all oscillation in external circuits. - 2. Refer to the Interrupt Frame section for details. - 3. Refer to table 30. - 4. Subactive mode is an optional function to be specified on the function option list. - 5. In the watch and subactive modes, the MCU requires a 32.768-kHz crystal oscillator. | System | Clock | (OCDII) | |--------|-------|---------| |--------|-------|---------| | | | Operating | Stopped | | |------------------------------------|-------------------------------------------------------------|-------------|-----------------------|--| | Non-time-base peripheral | Operating | Active mode | Standby mode | | | function clock (φ <sub>PER</sub> ) | Operating Active mode Standb Subactive mode Stopped — Watch | - | | | | | Stopped | | Watch mode (TMA3 = 1) | | | | | | Stop mode (TMA3 = 0) | | Standby Mode: The MCU enters standby mode when the SBY instruction is executed from active mode. In this mode, the oscillators, interrupts, timer/counters, and serial interface continue to operate, but all instruction execution-related clocks stop. The stopping of these clocks stops the CPU, retaining all RAM and register contents and maintaining the current I/O pin status. Standby mode is terminated by a RESET input or an interrupt request. If it is terminated by a RESET input, the MCU is reset as well. After an interrupt request, the MCU enters active mode and resumes, executing the next instruction after the SBY instruction. If the interrupt enable flag is 1, that interrupt is then processed; if it is 0, the interrupt request is left pending and normal instruction execution continues. A flowchart of operation in standby mode is shown in figure 27. **Stop Mode:** The MCU enters stop mode if the STOP instruction is executed in active mode when TMA3 = 0. In this mode, the system oscillator stops, which stops all MCU functions as well. Stop mode is terminated by a RESET input as shown in figure 28. RESET must be high for at least one t<sub>RC</sub> to stabilize oscillation (refer to the AC Characteristics section). When the MCU restarts after stop mode is cancelled, all RAM contents are retained, but the accuracy of the contents of the accumulator, B register, W register, X/SPX register, Y/SPY register, carry flag, and serial data register cannot be guaranteed. Watch Mode: The MCU enters watch mode if the STOP instruction is executed in active mode when TMA3 = 1, or if the STOP or SBY instruction is executed in subactive mode. Watch mode is terminated by a RESET input or a timer-A/ $\overline{\text{INT}}_0$ interrupt request. For details on RESET input, refer to the Stop Mode section. When terminated by a timer-A/ $\overline{\text{INT}}_0$ interrupt request, the MCU enters active mode if LSON is 0, or subactive mode if LSON is 1. Any interrupt request generated during the transition to active mode is delayed for half the interrupt frame period ( $t_{RC}$ ), to give the oscillation time to stabilize, as shown figure 29. Table 27 I/O Status in Low-Power Dissipation Modes | | Output | Input | | | |----------------------------------|-----------------------------|----------------|--------------------------------|--| | | Standby Mode,<br>Watch Mode | Stop Mode | Active Mode,<br>Subactive Mode | | | D <sub>0</sub> –D <sub>9</sub> | Retained | High impedance | Input enabled | | | D <sub>10</sub> -D <sub>13</sub> | <del>_</del> | _ | Input enabled | | | R0-R3 | Retained | High impedance | Input enabled | | | | | | | | Table 28 Operations in Low-Power Dissipation Modes | Function | Stop Mode | Watch Mode | Standby Mode | Subactive Mode*2 | |------------------|-----------|-----------------------------|---------------------------------------|------------------| | CPU | Reset | Retained | Retained | 12.22.2004.00 | | RAM | Retained | Retained | Retained | | | Timer A | Reset | | · · · · · · · · · · · · · · · · · · · | 2012 | | Timer B | Reset | Stopped | | 225 | | Timer C | Reset | Stopped | ngraphers of the constant | | | Serial interface | Reset | Stopped*3 | | | | LCD | Reset | apropried and an experience | | | | DTMF | Reset | Reset | Stopped | Reset | | 1/0 | Reset*1 | Retained | Retained | | Notes: Shaded region indicates operating. - 1. Output pins are at high impedance. - 2. Subactive mode is an optional function to be specified on the function option list. - 3. Transmission/reception is activated if a clock is input in external clock mode. (However, interrupts are stopped.) Figure 26 MCU Status Transitions Figure 27 MCU Operating Flowchart of Watch and Standby Modes Operation during mode transition is the same as that at standby mode cancellation (figure 27). Subactive Mode: The CPU operates with a clock generated by the X1 and X2 oscillation circuits. Functions that can operate in subactive mode are listed in table 28. When the STOP or SBY instruction is executed in subactive mode, the MCU enters either watch or active mode, depending on the statuses of LSON and DTON. The DTON flag can only be set in subactive mode; it is automatically reset after a transition to active mode. Subactive mode is an optional function that the user must specify on the function option list. Figure 28 Timing of Stop Mode Cancellation Figure 29 Interrupt Frame Interrupt Frame: In watch and subactive modes, $\phi_{CLK}$ is supplied for timer A and the $\overline{INT_0}$ circuit. Prescaler W and timer A operate as time bases to generate interrupt frame timing. Three interrupt frame cycles (T) can be selected by the settings of the miscellaneous register, as shown in figure 30. In watch and subactive modes, timer A and $\overline{INT_0}$ interrupts are generated in synchronism with the interrupt frame. An interrupt request is generated at the interrupt strobe timing, except when the $\underline{MCU}$ enters active mode from watch mode. The $\underline{INT_0}$ falling edge is acknowledged regardless of the interrupt frame, but the interrupt is executed simultaneously with the next interrupt strobe. Timer A generates an overflow and interrupt request at the timing of an interrupt strobe. Figure 30 Miscellaneous Register Figure 31 Direct Transfer Timing **Direct Transfer:** By controlling the DTON, the MCU would be placed directly from the subactive to active mode. The detailed procedure is as follows: - Set the DTON flag in subactive mode while LSON = 0. - · Execute the STOP or SBY instruction. - After the oscillation stabilization time (a fixed value), the MCU will move automatically from subactive to active mode. Note that DTON (\$020, bit 3) is valid only in subactive mode. When the MCU is in active mode, this flag is always at reset. The transition time $(t_D)$ from subactive to active mode is $t_{RC} > t_D > T + t_{RC}$ . MCU Operating Sequence: The MCU operates in the sequence shown in figures 32 to 34. It is reset by an asynchronous RESET input, regardless of its state. **Limitation on Use:** In subactive mode, the timer A interrupt request or the external interrupt request $(\overline{INT_0})$ occurs in synchronism with the interrupt strobe. If the STOP or SBY instruction is executed at the same time with the interrupt strobe, these interrupt requests will be cancelled and its corresponding interrupt request flags (IFTA, IFO) will be not set. In subactive mode, do not use the STOP or SBY instruction at the time of the interrupt strobe. Figure 32 MCU Operating Sequence (Power On) Figure 33 MCU Operating Sequence (MCU Operation Cycle) Figure 34 MCU Operating Sequence (Low-Power Mode Operation) ### Pin Description in PROM Mode The HD4074818/HD407L4818 is a ZTAT $^{TM}$ microcomputer incorporating a PROM. In the PROM mode, the MCU does not operate and the HD4074818/HD407L4818 can program the on-chip PROM. | FP-80B F | Pin Number | | MCU Mod | de | PROM M | PROM Mode | | umber | MCU Ma | de | PROM Mode | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|------------------------------------|-----|-----------------------|-----------|--------|--------------|------------------|-----|-----------------|--------------| | FP-80B TFP-80 Pin Name VO | | FP-80A | | | | | | | | | - 11101111 | 1000 | | 1 | FP-80B | TFP-80 | Pin Name | I/O | Pin Name | I/O | FP-80B | | Pin Name | I/O | Pin Name | I/O | | 2 80 D <sub>3</sub> VO O <sub>3</sub> VO 42 40 | • | 79 | D <sub>2</sub> | I/O | O <sub>2</sub> | 1/0 | 41 | | | | | | | 3 1 D <sub>4</sub> I/O O <sub>5</sub> I/O A4 42 SEG11 O 5 3 D <sub>6</sub> I/O O <sub>6</sub> I/O 44 42 SEG12 O 6 4 D <sub>7</sub> I/O O <sub>6</sub> I/O 45 43 SEG13 O 6 4 D <sub>7</sub> I/O O <sub>7</sub> I/O 46 44 SEG14 O 7 5 D <sub>8</sub> I/O 47 45 SEG15 O 9 7 D <sub>10</sub> I VPP 49 47 SEG17 O 10 8 D <sub>11</sub> /VC <sub>ref</sub> I A <sub>9</sub> I 50 48 SEG18 O 11 9 D <sub>12</sub> /COMP0 I M <sub>0</sub> I 51 49 SEG19 O 12 10 D <sub>13</sub> /COMP1 I I 52 SEG20 O 13 11 TEST I 53 51 | | 80 | $D_3$ | I/O | | 1/0 | 42 | 40 | SEG10 | | | | | 5 3 D <sub>6</sub> I/O O <sub>6</sub> I/O 45 43 SEG13 O 6 4 D <sub>7</sub> I/O O <sub>7</sub> I/O 46 44 SEG14 O 7 5 D <sub>8</sub> I/O 47 45 SEG15 O 8 6 D <sub>9</sub> I/O 48 46 SEG17 O 9 7 D <sub>10</sub> I V <sub>PP</sub> 49 47 SEG17 O 10 8 D <sub>11</sub> /VC <sub>ref</sub> I A <sub>9</sub> I 50 48 SEG18 O 11 9 D <sub>12</sub> /COMP0 I M <sub>0</sub> I 51 49 SEG19 O 12 10 D <sub>12</sub> /COMP1 I M <sub>1</sub> I 52 50 SEG29 O 13 11 TEST I GSD 55 SEG22 O 15 13 X2 O 55 53 SEG23 | | 1 | D <sub>4</sub> | 1/0 | O <sub>4</sub> | 1/0 | 43 | 41 | | | | | | 5 3 D <sub>6</sub> I/O O <sub>6</sub> I/O 45 43 SEG13 O 6 4 D <sub>7</sub> I/O 46 44 SEG14 O 7 5 D <sub>8</sub> I/O 47 45 SEG15 O 8 6 D <sub>9</sub> I/O 48 46 SEG16 O 9 7 D <sub>10</sub> I V <sub>PP</sub> 49 47 SEG17 O 10 8 D <sub>11</sub> /VCreft I A <sub>9</sub> I 50 48 SEG18 O 11 9 D <sub>12</sub> /COMP0 I M <sub>1</sub> I 52 50 SEG20 O 13 11 TEST I TS 53 51 SEG21 O 15 13 X2 O 55 53 SEG22 O 15 13 X2 O 55 53 SEG22 O 16 14 <td></td> <td>2</td> <td>D<sub>5</sub></td> <td>1/0</td> <td>O<sub>5</sub></td> <td>I/O</td> <td>44</td> <td>42</td> <td>SEG12</td> <td>0</td> <td></td> <td></td> | | 2 | D <sub>5</sub> | 1/0 | O <sub>5</sub> | I/O | 44 | 42 | SEG12 | 0 | | | | 7 5 D <sub>8</sub> I/O 47 45 SEG15 O 8 6 D <sub>9</sub> I/O 48 46 SEG16 O 9 7 D <sub>10</sub> I V <sub>PP</sub> 49 47 SEG17 O 10 8 D <sub>11</sub> /VC <sub>ref</sub> I A <sub>9</sub> 1 50 48 SEG18 O 11 9 D <sub>12</sub> /COMP0 I M <sub>0</sub> I 51 49 SEG19 O 12 10 D <sub>12</sub> /COMP1 I M <sub>1</sub> I 52 50 SEG20 O 12 11 D <sub>12</sub> /COMP1 I M <sub>1</sub> I 52 50 SEG20 O 12 10 D <sub>12</sub> /COMP1 I M <sub>1</sub> I 52 50 SEG20 O 12 10 D <sub>12</sub> /COMP1 I M <sub>1</sub> I 52 SEG20 O 14 12 X1 I GND 56 54 SEG20 O 15 | | 3 | $D_6$ | 1/0 | O <sub>6</sub> | 1/0 | 45 | 43 | SEG13 | 0 | | | | 8 6 Dg I/O 48 46 SEG16 O 9 7 D10 I VPP 49 47 SEG17 O 10 8 D11/VCref I Ag I 50 48 SEG18 O 11 9 D12/COMP0 I Mo I 51 49 SEG19 O 12 10 D13/COMP1 I I 52 50 SEG20 O 13 11 TEST I TEST I 52 SEG22 O 14 12 X1 I GND 54 52 SEG22 O 15 13 X2 O 55 53 SEG23 O 16 14 GND GND 56 54 SEG22 O 17 15 R0g/SCR I/O A1 1 57 55 SEG25 O | | 4 | | I/O | 07 | I/O | 46 | 44 | SEG14 | 0 | | | | 9 7 D <sub>10</sub> I V <sub>PP</sub> 49 47 SEG17 O 10 8 D <sub>11</sub> /VC <sub>ref</sub> I A <sub>9</sub> I 50 48 SEG18 O 11 9 D <sub>12</sub> /COMP0 I M <sub>0</sub> I 51 49 SEG19 O 12 10 D <sub>13</sub> /COMP1 I M <sub>1</sub> I 52 50 SEG20 O 13 11 TEST I TEST I 53 51 SEG21 O 14 12 X1 I GND 54 52 SEG22 O 15 13 X2 O 55 53 SEG23 O 16 14 GND GND 56 54 SEG24 O 17 15 R <sub>02</sub> /SCR I/O A <sub>1</sub> I 57 55 SEG25 O 18 16 R <sub>01</sub> /SI I/O A <sub>2</sub> I 58 56 SEG26 O 19 17 R <sub>02</sub> /SO I/O A <sub>3</sub> I 59 57 SEG27 O 18 R <sub>03</sub> I/O A <sub>4</sub> I 60 58 SEG28 O 20 18 R <sub>03</sub> I/O A <sub>4</sub> I 60 58 SEG28 O 21 19 R <sub>10</sub> I/O A <sub>5</sub> I 61 59 SEG29 O 22 20 R <sub>11</sub> I/O A <sub>5</sub> I 61 59 SEG29 O 23 21 R <sub>12</sub> I/O A <sub>7</sub> I 63 61 SEG31 O 24 22 R <sub>13</sub> I/O A <sub>6</sub> I 62 60 SEG30 O 25 23 R <sub>20</sub> I/O A <sub>11</sub> I 66 64 COM2 O 26 27 25 R <sub>22</sub> I/O A <sub>11</sub> I 67 65 COM3 O 27 28 R <sub>2</sub> I/O A <sub>11</sub> I 67 65 COM3 O 28 R <sub>3</sub> /ITIMO I/O A <sub>12</sub> I 68 66 COM4 O 29 27 R <sub>30</sub> I/O A <sub>14</sub> I 71 69 V <sub>2</sub> 31 29 R <sub>32</sub> /INT <sub>0</sub> I/O CE I 71 69 V <sub>2</sub> 31 29 R <sub>32</sub> /INT <sub>0</sub> I/O CE I 71 69 V <sub>2</sub> 32 SEG2 O 74 72 NUMO O 34 32 SEG6 O 76 74 OSC <sub>1</sub> I V <sub>CC</sub> 35 33 SEG3 O 77 77 O <sub>0</sub> I/O O <sub>0</sub> I/O 38 36 SEG6 O 77 78 76 RESET I RESET I | | 5 | | 1/0 | | | 47 | 45 | SEG15 | 0 | | | | 10 | _ | | | I/O | | | 48 | 46 | SEG16 | 0 | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | 7 | D <sub>10</sub> | | V <sub>PP</sub> | | 49 | 47 | SEG17 | 0 | | | | 12 | | | D <sub>11</sub> /VC <sub>ref</sub> | Ï | A <sub>9</sub> | 1 | 50 | 48 | SEG18 | 0 | | | | 13 | | | D <sub>12</sub> /COMP0 | 1 | Mo | 1 | 51 | 49 | SEG19 | 0 | | | | 14 12 X1 I GND 54 52 SEG22 O 15 13 X2 O 55 53 SEG23 O 16 14 GND GND 56 54 SEG24 O 17 15 R0g/SCK I/O A1 I 57 55 SEG25 O 18 16 R0g/SI I/O A2 I 58 56 SEG26 O 19 17 R0g/SO I/O A3 I 59 57 SEG26 O 20 18 R03 I/O A4 I 60 58 SEG28 O 21 19 R10 I/O A5 I 61 59 SEG29 O 21 19 R10 I/O A6 I 62 60 SEG30 O 21 19 R11 I/O A6 I | | 10 | | ī | M <sub>1</sub> | 1 | 52 | 50 | SEG20 | 0 | | | | 15 | | | TEST | 1 | TEST | 1 | 53 | 51 | SEG21 | 0 | | | | 16 14 GND GND 56 54 SEG24 O 17 15 R0g/SCR I/O A1 I 57 55 SEG25 O 18 16 R01/SI I/O A2 I 58 56 SEG26 O 19 17 R0g/SO I/O A3 I 59 57 SEG27 O 20 18 R03 I/O A4 I 60 58 SEG28 O 21 19 R10 I/O A5 I 61 59 SEG29 O 21 19 R10 I/O A6 I 62 60 SEG30 O 22 20 R11 I/O A6 I 62 60 SEG31 O 23 21 R12 I/O A7 I 63 61 SEG32 O 25 23 R20 | | | | 1 | GND | | 54 | 52 | SEG22 | 0 | | | | 17 15 R0 <sub>Q</sub> /SCK I/O A <sub>1</sub> I 57 55 SEG25 O 18 16 R0 <sub>1</sub> /SI I/O A <sub>2</sub> I 58 56 SEG26 O 19 17 R0 <sub>2</sub> /SO I/O A <sub>3</sub> I 59 57 SEG27 O 20 18 R0 <sub>3</sub> I/O A <sub>4</sub> I 60 58 SEG28 O 21 19 R1 <sub>0</sub> I/O A <sub>5</sub> I 61 59 SEG29 O 22 20 R1 <sub>1</sub> I/O A <sub>6</sub> I 62 60 SEG30 O 23 21 R1 <sub>2</sub> I/O A <sub>7</sub> I 63 61 SEG31 O 24 22 R1 <sub>3</sub> I/O A <sub>6</sub> I 64 62 SEG32 O 25 23 R2 <sub>0</sub> I/O A <sub>10</sub> I 66 64 COM1 O | | 13 | X2 | 0 | | | 55 | 53 | SEG23 | 0 | | | | 18 16 R01/SI I/O A2 I 58 56 SEG26 O 19 17 R02/SO I/O A3 I 59 57 SEG27 O 20 18 R03 I/O A4 I 60 58 SEG28 O 21 19 R10 I/O A5 I 61 59 SEG29 O 22 20 R11 I/O A6 I 62 60 SEG30 O 23 21 R12 I/O A7 I 63 61 SEG31 O 24 22 R13 I/O A8 I 64 62 SEG32 O 25 23 R20 I/O A0 I 65 63 COM1 O 26 24 R21 I/O A10 I 66 64 COM2 O 27 25 R22 I/O A11 I 67 65 COM3 O 28 26 R23 I/O A12 I 68 66 COM4 | | | | | GND | | 56 | 54 | SEG24 | 0 | | | | 19 | | | R0 <sub>0</sub> /SCK | 1/0 | <b>A</b> <sub>1</sub> | 1 | 57 | 55 | SEG25 | 0 | | | | 20 | | | | 1/0 | A <sub>2</sub> | 1 | 58 | 56 | SEG26 | 0 | | | | 21 19 R10 I/O A5 I 61 59 SEG29 O 22 20 R11 I/O A6 I 62 60 SEG30 O 23 21 R12 I/O A7 I 63 61 SEG31 O 24 22 R13 I/O A8 I 64 62 SEG32 O 25 23 R20 I/O A0 I 65 63 COM1 O 26 24 R21 I/O A10 I 66 64 COM2 O 27 25 R22 I/O A11 I 67 65 COM3 O 28 26 R23 I/O A12 I 68 66 COM4 O 29 27 R30 I/O A14 I 71 69 V2 31 29 R32/INT | | | | 1/0 | A <sub>3</sub> | 1 | 59 | 57 | SEG27 | 0 | | | | 22 | | 18 | | 1/0 | A <sub>4</sub> | 1 | 60 | 58 | SEG28 | 0 | | | | 23 | | 19 | R1 <sub>0</sub> | 1/0 | A <sub>5</sub> | 1 | 61 | 59 | SEG29 | 0 | · · · · · · | | | 24 22 R13 I/O A8 I 64 62 SEG32 O 25 23 R20 I/O A0 I 65 63 COM1 O 26 24 R21 I/O A10 I 66 64 COM2 O 27 25 R22 I/O A11 I 67 65 COM3 O 28 26 R23 I/O A12 I 68 66 COM4 O 29 27 R30 I/O A13 I 69 67 V1 30 28 R31/TIMO I/O A14 I 71 69 V2 31 29 R32/INT0 I/O CE I 71 69 V3 VCC 32 30 R33/INT1 I/O OE I 72 70 NUMO O 33 31 SEG1 O 73 71 NUMO O 34 32 SEG2 O 74 72 NUMG VCC < | 22 | 20 | R1 <sub>1</sub> | 1/0 | A <sub>6</sub> | 1 | 62 | 60 | SEG30 | 0 | | | | 25 23 R2 <sub>0</sub> I/O A <sub>0</sub> I 65 63 COM1 O 26 24 R2 <sub>1</sub> I/O A <sub>10</sub> I 66 64 COM2 O 27 25 R2 <sub>2</sub> I/O A <sub>11</sub> I 67 65 COM3 O 28 26 R2 <sub>3</sub> I/O A <sub>12</sub> I 68 66 COM4 O 29 27 R3 <sub>0</sub> I/O A <sub>13</sub> I 69 67 V <sub>1</sub> 30 28 R3 <sub>1</sub> /TIMO I/O A <sub>14</sub> I 71 69 V <sub>2</sub> 31 29 R3 <sub>2</sub> /INT <sub>0</sub> I/O CE I 71 69 V <sub>3</sub> V <sub>CC</sub> 32 30 R3 <sub>3</sub> /INT <sub>1</sub> I/O OE I 72 70 NUMO O 33 31 SEG1 O 73 71 NUMO O 34 32 SEG2 O 74 72 NUMG V <sub>CC</sub> 35 33 SEG3 O 75 73 V <sub>CC</sub> V <sub>CC</sub> 36 34 SEG4 O 76 74 OSC <sub>1</sub> I V <sub>CC</sub> 37 35 SEG5 O 77 75 OSC <sub>2</sub> O 38 36 SEG6 O 78 76 RESET I RESET I 39 37 SEG7 O 79 77 D <sub>0</sub> I/O O <sub>0</sub> I/O | | 21 | | I/O | A <sub>7</sub> | 1 | 63 | 61 | SEG31 | 0 | | | | 26 24 R21 I/O A10 I 66 64 COM2 O 27 25 R22 I/O A11 I 67 65 COM3 O 28 26 R23 I/O A12 I 68 66 COM4 O 29 27 R30 I/O A13 I 69 67 V1 30 28 R31/TIMO I/O A14 I 71 69 V2 31 29 R32/INT0 I/O CE I 71 69 V3 VCC 32 30 R33/INT1 I/O OE I 72 70 NUMO O 33 31 SEG1 O 73 71 NUMO O 34 32 SEG2 O 74 72 NUMG VCC 35 33 SEG3 O 75 73 VCC VCC 36 34 SEG4 O 76 74 OSC1 I VCC 37 <td>24</td> <td>22</td> <td>R1<sub>3</sub></td> <td>1/0</td> <td>A<sub>8</sub></td> <td>1</td> <td>64</td> <td>62</td> <td>SEG32</td> <td>O</td> <td></td> <td></td> | 24 | 22 | R1 <sub>3</sub> | 1/0 | A <sub>8</sub> | 1 | 64 | 62 | SEG32 | O | | | | 27 25 R22 I/O A11 I 67 65 COM3 O 28 26 R23 I/O A12 I 68 66 COM4 O 29 27 R30 I/O A13 I 69 67 V1 30 28 R31/TIMO I/O A14 I 71 69 V2 31 29 R32/INT0 I/O CE I 71 69 V3 VCC 32 30 R33/INT1 I/O OE I 72 70 NUMO O 33 31 SEG1 O 73 71 NUMO O 34 32 SEG2 O 74 72 NUMG VCC 35 33 SEG3 O 75 73 VCC VCC 36 34 SEG4 O 76 74 OSC1 I VCC 37 35 SEG5 O 77 75 OSC2 O 38 | | 23 | R2 <sub>0</sub> | 1/0 | A <sub>0</sub> | 1 | 65 | 63 | COM1 | 0 | | | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | | | | 1/0 | A <sub>10</sub> | I | 66 | 64 | COM2 | 0 | | | | 29 27 R30 I/O A13 I 69 67 V1 30 28 R31/TIMO I/O A14 I 71 69 V2 31 29 R32/INT0 I/O CE I 71 69 V3 VCC 32 30 R33/INT1 I/O OE I 72 70 NUMO O 33 31 SEG1 O 73 71 NUMO O 34 32 SEG2 O 74 72 NUMG VCC 35 33 SEG3 O 75 73 VCC VCC 36 34 SEG4 O 76 74 OSC1 I VCC 37 35 SEG5 O 77 75 OSC2 O 38 36 SEG6 O 78 76 RESET I RESET I 39 37 SEG7 O 79 77 D0 I/O O0 I/O | | | | 1/0 | | 1 | 67 | 65 | СОМЗ | 0 | | | | 30 | | 26 | R2 <sub>3</sub> | 1/0 | A <sub>12</sub> | 1 | 68 | 66 | COM4 | 0 | | | | 31 29 R3 <sub>2</sub> /INT <sub>0</sub> I/O CE I 71 69 V <sub>3</sub> V <sub>CC</sub> 32 30 R3 <sub>3</sub> /INT <sub>1</sub> I/O OE I 72 70 NUMO O 33 31 SEG1 O 73 71 NUMO O 34 32 SEG2 O 74 72 NUMG V <sub>CC</sub> 35 33 SEG3 O 75 73 V <sub>CC</sub> V <sub>CC</sub> 36 34 SEG4 O 76 74 OSC <sub>1</sub> I V <sub>CC</sub> 37 35 SEG5 O 77 75 OSC <sub>2</sub> O 38 36 SEG6 O 78 76 RESET I RESET I 39 37 SEG7 O 79 77 D <sub>0</sub> I/O O <sub>0</sub> I/O | 29 | | | 1/0 | A <sub>13</sub> | Ī | 69 | 67 | V <sub>1</sub> | | | | | 31 29 R32/INT0 I/O CE I 71 69 V3 VCC 32 30 R33/INT1 I/O OE I 72 70 NUMO O 33 31 SEG1 O 73 71 NUMO O 34 32 SEG2 O 74 72 NUMG VCC 35 33 SEG3 O 75 73 VCC VCC 36 34 SEG4 O 76 74 OSC1 I VCC 37 35 SEG5 O 77 75 OSC2 O 38 36 SEG6 O 78 76 RESET I RESET I 39 37 SEG7 O 79 77 D0 I/O O0 I/O | | 28 | R3 <sub>1</sub> /TIMO | 1/0 | A <sub>14</sub> | ] | 71 | 69 | V <sub>2</sub> | | | | | 32 30 R3 <sub>3</sub> /INT <sub>1</sub> I/O OE I 72 70 NUMO O 33 31 SEG1 O 73 71 NUMO O 34 32 SEG2 O 74 72 NUMG V <sub>CC</sub> 35 33 SEG3 O 75 73 V <sub>CC</sub> V <sub>CC</sub> 36 34 SEG4 O 76 74 OSC <sub>1</sub> I V <sub>CC</sub> 37 35 SEG5 O 77 75 OSC <sub>2</sub> O 38 36 SEG6 O 78 76 RESET I RESET I 39 37 SEG7 O 79 77 D <sub>0</sub> I/O O <sub>0</sub> I/O | 31 | 29 | R3 <sub>2</sub> /INT <sub>0</sub> | 1/0 | CE | T | 71 | 69 | | | V <sub>CC</sub> | | | 34 32 SEG2 O 74 72 NUMG V <sub>CC</sub> 35 33 SEG3 O 75 73 V <sub>CC</sub> V <sub>CC</sub> 36 34 SEG4 O 76 74 OSC <sub>1</sub> I V <sub>CC</sub> 37 35 SEG5 O 77 75 OSC <sub>2</sub> O 38 36 SEG6 O 78 76 RESET I RESET I 39 37 SEG7 O 79 77 D <sub>0</sub> I/O O <sub>0</sub> I/O | | 30 | R3 <sub>3</sub> /INT <sub>1</sub> | 1/0 | ŌĒ | ļ | 72 | 70 | | 0 | | | | 35 33 SEG3 O 75 73 V <sub>CC</sub> V <sub>CC</sub> 36 34 SEG4 O 76 74 OSC <sub>1</sub> I V <sub>CC</sub> 37 35 SEG5 O 77 75 OSC <sub>2</sub> O 38 36 SEG6 O 78 76 RESET I RESET I 39 37 SEG7 O 79 77 D <sub>0</sub> I/O O <sub>0</sub> I/O | | 31 | SEG1 | 0 | | | 73 | 71 | NUMO | 0 | | | | 35 33 SEG3 O 75 73 V <sub>CC</sub> V <sub>CC</sub> 36 34 SEG4 O 76 74 OSC <sub>1</sub> I V <sub>CC</sub> 37 35 SEG5 O 77 75 OSC <sub>2</sub> O 38 36 SEG6 O 78 76 RESET I RESET I 39 37 SEG7 O 79 77 D <sub>0</sub> I/O O <sub>0</sub> I/O | | 32 | SEG2 | 0 | | | 74 | 72 | NUMG | | V <sub>CC</sub> | | | 36 34 SEG4 O 76 74 OSC <sub>1</sub> I V <sub>CC</sub> 37 35 SEG5 O 77 75 OSC <sub>2</sub> O 38 36 SEG6 O 78 76 RESET I RESET I 39 37 SEG7 O 79 77 D <sub>0</sub> I/O O <sub>0</sub> I/O | 35 | 33 | SEG3 | 0 | | | 75 | 73 | V <sub>CC</sub> | - | V <sub>CC</sub> | | | 37 35 SEG5 O 77 75 OSC2 O 38 36 SEG6 O 78 76 RESET I RESET I 39 37 SEG7 O 79 77 D0 I/O O0 I/O | | 34 | SEG4 | 0 | | | 76 | 74 | OSC <sub>1</sub> | 1 | V <sub>CC</sub> | | | 38 36 SEG6 O 78 76 RESET I RESET I<br>39 37 SEG7 O 79 77 D <sub>0</sub> I/O O <sub>0</sub> I/O | | 35 | SEG5 | 0 | | | 77 | | | 0 | | | | 39 37 SEG7 O 79 77 D <sub>0</sub> I/O O <sub>0</sub> I/O | | 36 | SEG6 | 0 | | | 78 | <del> </del> | | 1 | RESET | <del> </del> | | | | | SEG7 | 0 | | | 79 | | | I/O | | 1/0 | | | 40 | 38 | SEG8 | 0 | | | 80 | | | | | | Note: I/O: Input/output pin, I: Input pin, O: Output pin #### Pins for PROM Mode (HD4074818) $V_{PP}$ : Apply the programming voltage (12.5 V $\pm$ 0.3 V) to this pin. **CE:** For programming the internal PROM and inputting the control signal to enable verification. **OE:** For inputting the data output control signal when verifying. $A_0-A_{14}$ : Address input pins of the internal PROM. $O_0$ - $O_7$ : Data bus I/O pins of the internal PROM. $\overline{M_0}$ , $\overline{M_1}$ : $\overline{M_0}$ and $\overline{M_1}$ are for PROM mode specification. To place the MCU into the PROM mode, pull $\overline{M_0}$ , $\overline{M_1}$ , and $\overline{TEST}$ low, and RESET high. Figure 35 PROM Mode Pin Arrangement ### **Programmable ROM Operation** The MCU on-chip PROM is programmed in the PROM mode (figures 36 and 37). The PROM mode is set by pulling $\overline{TEST}$ , $\overline{M_0}$ , and $\overline{M_1}$ low, and RESET high, as shown in figure 36. In PROM mode, the MCU does not operate. It can be programmed like a standard 27256 EPROM using a standard PROM programmer and an 80-to-28pin socket adapter. Table 30 lists the recommended PROM programmers and socket adapters. Since an instruction of the HMCS400 series consists of 10 bits, the HMCS400 series microcomputer incorporates a conversion circuit to enable the use of a general-purpose PROM programmer. By this circuit, an instruction is read or programmed using 2 addresses, the lower 5 bits and upper 5 bits, as shown in figure 37. For example, if 8 Kwords of on-chip PROM are programmed by a general-purpose PROM programmer, 16 Kbytes of addresses (\$0000-\$3FFF) should be specified. ### Programming and Verification The MCU can be high-speed programmed without causing voltage stress or affecting data reliability. Table 29 shows how programming and verification modes are selected. Figure 38 is a programming flowchart, and figure 39 is a timing chart. For precautions on PROM programming, refer to the Precautions on PROM Programming section for applications. #### **Precautions** - 1. Addresses \$0000 to \$3FFF must be specified if the PROM is programmed by a PROM programmer. If addresses of \$4000 or higher are accessed, the PROM may not be programmed or verified. Note that plastic package types cannot be erased and reprogrammed. Data in unused addresses must be set to \$FF - 2. Ensure that the PROM programmer, socket adapter, and LSI match. Using the wrong programmer for the socket adapter may cause an overvoltage and damage the LSI. Make sure that the LSI is firmly fixed in the socket adapter, and that the socket adapter is firmly fixed onto the programmer. - 3. The PROM should be programmed with $V_{PP} =$ 12.5 V. Other PROMs use 21 V. If 21 V is applied to the MCU, the LSI may be permanently damaged. A voltage of 12.5 V is Intel's 27256 Vpp. Table 29 PROM Mode Selection | | | Pin | | | |-----------------------|------|------|-----------------|--------------------------------| | Mode | CE | OE | V <sub>PP</sub> | O <sub>0</sub> -O <sub>7</sub> | | Programming | Low | High | V <sub>PP</sub> | Data input | | Verify | High | Low | V <sub>PP</sub> | Data output | | Programming inhibited | High | High | V <sub>PP</sub> | High<br>impedance | Table 30 PROM Programmers and Socket Adapters **PROM Programmer** Socket Adapter | | | | Occupit | 101 | | | | |-----------------------|--------------|-----------|-------------------|--------|--|--|--| | Maker Type Name Maker | | Type Name | Package Type | | | | | | DATA I/O | 1 <b>21B</b> | Hitachi | HS460ESF01H | FP-80B | | | | | | 29B | | HS460ESH01H | FP-80A | | | | | | | | Under development | TFP-80 | | | | | AVAL Corp. | PKW-1000 | Hitachi | HS460ESF01H | FP-80B | | | | | | | | HS460ESH01H | FP-80A | | | | | | | | Under development | TFP-80 | | | | Figure 36 PROM Mode Function Diagram Figure 37 PROM Mode Memory Map Figure 38 High-Speed Programming Flowchart Figure 39 PROM Programming/Verification Timing ### **Programming and Verification Electrical Characteristics** ### **DC** Characteristics $(V_{CC} = 6 \text{ V} \pm 0.25 \text{ V}, V_{PP} = 12.5 \text{ V} \pm 0.3 \text{ V}, V_{SS} = 0 \text{ V}, T_a = 25^{\circ}\text{C} \pm 5^{\circ}\text{C}, \text{ unless otherwise specified})$ | Item | Symbol | Pins | Min Typ | Max | Unit | Test Condition | |-------------------------|-----------------|--------------------------------------------------------------------------------------------------|---------|-----------------------|------|--------------------------------| | Input high voltage | V <sub>IH</sub> | O <sub>0</sub> -O <sub>7</sub> , A <sub>0</sub> -A <sub>14</sub> , <del>OE</del> , <del>CE</del> | 2.2 | V <sub>CC</sub> + 0.3 | ٧ | | | Input low voltage | V <sub>IL</sub> | O <sub>0</sub> -O <sub>7</sub> , A <sub>0</sub> -A <sub>14</sub> , <del>OE</del> , <del>CE</del> | -0.3 | 0.8 | ٧ | | | Output high voltage | $V_{OH}$ | O <sub>0</sub> -O <sub>7</sub> | 2.4 | | ٧ | $I_{OH} = -200 \mu A$ | | Output low voltage | $V_{OL}$ | O <sub>0</sub> -O <sub>7</sub> | | 0.4 | ٧ | l <sub>OL</sub> = 1.6 mA | | Input leakage current | HIL | O <sub>0</sub> -O <sub>7</sub> , A <sub>0</sub> -A <sub>14</sub> , <del>OE</del> , <del>CE</del> | | 2 | μΑ | V <sub>IN</sub> = 5.25 V/0.5 V | | V <sub>CC</sub> current | I <sub>CC</sub> | | | 30 | mΑ | | | V <sub>PP</sub> current | l <sub>PP</sub> | | | 40 | mΑ | | #### **AC Characteristics** (V<sub>CC</sub> = 6 V $\pm$ 0.25 V, V<sub>PP</sub> = 12.5 V $\pm$ 0.3 V, T<sub>a</sub> = 25°C $\pm$ 5 °C, unless otherwise specified) | Item | Symbol | Min Typ | Max | Unit | <b>Test Condition</b> | |-------------------------------------|------------------|----------|-------|------|----------------------------------| | Address setup time | t <sub>AS</sub> | 2 | | μs | See figure 39; | | OE setup time | t <sub>OES</sub> | 2 | | μs | input pulse level: 0.8 to 2.2 V; | | Data setup time | t <sub>DS</sub> | 2 | | μs | Input rising/falling | | Address hold time | t <sub>AH</sub> | 0 | | μs | time ≤ 20 ns;<br>- Input timing | | Data hold time | t <sub>DH</sub> | 2 | | μs | reference levels: | | Output disable delay time | t <sub>DF</sub> | | 130 | ns | 1.0 V, 2.0 V; Output timing | | V <sub>PP</sub> setup time | t <sub>VPS</sub> | 2 | | μs | reference levels: | | Program pulse width | t <sub>PW</sub> | 0.95 1.0 | 1.05 | ms | 0.8 V, 2.0 V | | CE pulse width when overprogramming | t <sub>OPW</sub> | 2.85 | 78.75 | ms | | | V <sub>CC</sub> setup time | t <sub>VCS</sub> | 2 | | μs | _ | | Data output delay time | t <sub>OE</sub> | 0 | 500 | ns | _ | ### **Precautions on PROM Programming** ### Principles of PROM Programming/Erasing The ZTAT™ microcomputer has the same type of memory cell as an EPROM. The PROM is programmed by applying a high voltage to the control gate and drain, and injecting hot electrons into the floating gate, in the same way as EPROM programming. The electrons in the floating gate remain stabilized, surrounded by an energy barrier of SiO<sub>2</sub> film. By these electrons, the threshold voltage in the memory cell changes and the corresponding bit goes to 0. The hot electrons are reduced over time. This reduction is caused by the following: - Ultraviolet light: The electrons are discharged by ultraviolet light (according to the erasure principle). - Heat: The electrons, which are excited by heat, are discharged. - Application of high voltage: The number of electrons is reduced due to the high voltage which is applied to the control gate and drain. If there is any failure in the oxide film, the charge is markedly reduced; however, in general such a reduction does not occur since devices which failed are usually excluded during screening tests. When the memory cell does not have any hot electrons in the floating gate, the corresponding bit goes to 1. #### **PROM Programming** PROM programming should be performed under specified voltage and timing conditions. The higher the program voltage (V<sub>PP</sub>) and the longer the program pulse width (t<sub>PW</sub>), the more electrons will be injected into the memory cell. If an overvoltage is applied, a pn junction may be permanently damaged. It is especially important to note that an overshoot occurs in the PROM writer. Moreover, negative voltage noise causes a parasitic transistor effect, which can reduce the apparent breakdown voltage. During PROM programming, the ZTAT™ microcomputer is electrically connected with the PROM writer via the socket adapter. The user should ensure the following: - Check that the socket adapter is firmly connected to the PROM writer before beginning PROM programming. - Do not touch the socket adapter and the LSI during programming; this can cause faulty contacts, resulting in programming errors. Figure 40 Cross-Sections of a EPROM Memory Cell PROM Reliability after Programming: In general, semiconductor devices retain their reliability, if initial failures can be rejected. The initial failures can be rejected by adequate screening. Baking the device under high-temperature conditions is a screening method which eliminates initial short-time data hold failures in the memory cell. (See the previous Principles of PROM Programming/Erasing section). ZTAT™ microcomputer devices realize good reliability because they have been subjected to such screening during the wafer fabrication process. It is recommended that the user expose the device to 150°C at one atmosphere after programming in order to verify device performance. Figure 41 shows the recommended screening procedure. Note: If programming errors occur sequentially during PROM programming, the user should suspend programming and determine whether there is any trouble with the PROM writer or the socket adapter. If programming verification indicates errors in programming or after high-temperature exposure, please inform Hitachi of the trouble. Figure 41 Recommended Screening Procedure ### **Addressing Modes** #### **RAM Addressing Modes** As shown in figure 42, the MCU has three RAM addressing modes: register indirect addressing, direct addressing, and memory register addressing. Register Indirect Addressing Mode: The W register, X register, and Y register contents (10 bits total) are used as the RAM address. **Direct Addressing Mode:** A direct addressing instruction consists of two words, with the word (10 bits) following the opcode used as the RAM address. Memory Register Addressing Mode: The memory registers (16 digits from \$040 to \$04F) are accessed by executing the LAMR and XMRA instructions. #### **ROM Addressing Modes and the P Instruction** The MCU has four kinds of ROM addressing modes as shown in figure 43. **Direct Addressing Mode:** The program can branch to any address in ROM memory space by executing the JMPL, BRL, or CALL instruction. These instructions replace the 14 program counter bits $(PC_{13} \text{ to } PC_0)$ with 14-bit immediate data. Current Page Addressing Mode: The MCU has 32 pages of ROM with 256 words per page. By executing the BR instruction, the program can branch to an address in the current page. This instruction replaces the low-order eight bits of the program counter (PC<sub>7</sub> to PC<sub>0</sub>) with 8-bit immediate data. When the BR instruction is on a page boundary (256n + 255) (figure 44), executing it transfers the PC contents to the next page according to the hardware architecture. Consequently, the program branches to the next page when the BR instruction is used on a page boundary. The HMCS400 series cross macroassembler has an automatic paging facility for ROM pages. Zero-Page Addressing Mode: By executing the CAL instruction, the program can branch to the zero-page subroutine area, which is located at 0000-003F. When the CAL instruction is executed, 6-bit immediate data is placed in the low-order six bits of the program counter (PC<sub>5</sub> to PC<sub>0</sub>) and 0s are placed in the high-order eight bits (PC<sub>13</sub> to PC<sub>6</sub>). Table Data Addressing Mode: By executing the TBR instruction, the program can branch to the address determined by the contents of the 4-bit immediate data, accumulator, and B register. P Instruction: ROM data addressed by table data addressing can be referenced by the P instruction (figure 45). When bit 8 in the referred ROM data is 1, 8 bits of ROM data are written into the accumulator and B register. When bit 9 is 1, 8 bits of ROM data are written into the R1 and R2 port output registers. When both bits 8 and 9 are 1, ROM data are written into the accumulator and B register, and also to the R1 and R2 port output registers at the same time. The P instruction has no effect on the program counter. Figure 42 RAM Addressing Modes Figure 43 ROM Addressing Modes Figure 44 Page Boundary between BR Instruction and Branch Destination Figure 45 P Instruction ### **Absolute Maximum Ratings** ### HD404818, HD404814, and HD4074818 Absolute Maximum Ratings | Item | Symbol | Value | Unit | Note | |----------------------------------|-------------------|------------------------------|------|---------------------------------------| | Supply voltage | V <sub>CC</sub> | -0.3 to +7.0 | V | · · · · · · · · · · · · · · · · · · · | | Programming voltage | V <sub>PP</sub> | -0.3 to +14.0 | V | 2 | | Pin voltage | V <sub>T</sub> | -0.3 to V <sub>CC</sub> +0.3 | | | | Total permissible input current | Σl <sub>o</sub> | 100 | mA | 3 | | Total permissible output current | -Σ l <sub>o</sub> | 50 | mA | 4 | | Maximum input current | lo | 4 | mA | 5, 6 | | | | 30 | mA | 5, 7 | | Maximum output current | -l <sub>o</sub> | 4 | mA | 8, 9 | | Operating temperature | Topr | -20 to +75 | °C | | | Storage temperature | T <sub>stg</sub> | -55 to +125 | °C | | Notes: 1. Permanent damage may occur if these absolute maximum ratings are exceeded. Normal operation should be under the conditions of the electrical characteristics. If these conditions are exceeded, it may cause a malfunction or affect the reliability of the LSI. - 2. $D_{10}$ (V<sub>PP</sub>) of the HD4074818. - 3. Total permissible input current is the sum of the input currents which flow in from all I/O pins to GND simultaneously. - 4. Total permissible output current is the sum of the output currents which flow out from V<sub>CC</sub> to all I/O pins simultaneously. - 5. Maximum input current is the maximum amount of input current from each I/O pin to GND. - 6. R0-R3. - 7. $D_0-D_9$ . - 8. Maximum output current is the maximum amount of output current from $V_{CC}$ to each I/O pin. - 9. D<sub>0</sub>-D<sub>9</sub> and R0-R3. ### HD40L4818, HD40L4814, and HD407L4818 Absolute Maximum Ratings | Item | Symbol | Value | Unit | Note | |----------------------------------|-------------------|-------------------------------|------|------| | Supply voltage | V <sub>cc</sub> | -0.3 to +7.0 | ٧ | | | Programming voltage | V <sub>PP</sub> | -0.3 to +14.0 | ٧ | 2 | | Pin voltage | V <sub>T</sub> | -0.3 to V <sub>CC</sub> + 0.3 | V | | | Total permissible input current | Σl <sub>o</sub> | 100 | mA | 3 | | Total permissible output current | -Σ I <sub>o</sub> | 50 | mA | 4 | | Maximum input current | l <sub>o</sub> | 4 | mA | 5, 6 | | | | 30 | mA | 5, 7 | | Maximum output current | -l <sub>o</sub> | 4 | mA | 8, 9 | | Operating temperature | T <sub>opr</sub> | -20 to +75 | °C | | | Storage temperature | T <sub>stg</sub> | -55 to +125 | °C | | | Storage temperature (bias) | T <sub>bias</sub> | -25 to +80 | °C | | - Notes: 1. Permanent damage may occur if these absolute maximum ratings are exceeded. Normal operation should be under the conditions of the electrical characteristics. If these conditions are exceeded, it may cause a malfunction or affect the reliability of the LSI. - 2. $D_{10}$ (V<sub>PP</sub>) of the HD407L4818. - 3. Total permissible input current is the sum of the input currents which flow in from all I/O pins to GND simultaneously. - 4. Total permissible output current is the sum of the output currents which flow out from V<sub>CC</sub> to all I/O pins simultaneously. - 5. Maximum input current is the maximum amount of input current from each I/O pin to GND. - 6. R0-R3. - 7. D<sub>0</sub>-D<sub>9</sub>. - 8. Maximum output current is the maximum amount of output current from $V_{CC}$ to each I/O pin. - 9. D<sub>0</sub>-D<sub>9</sub> and R0-R3. ### **Electrical Characteristics** # HD404818, HD404814, and HD4074818 Electrical Characteristics ### **DC Characteristics** (HD404818, HD404814: $V_{CC}$ = 4 to 6 V; HD4074818: $V_{CC}$ = 4 to 5.5 V, GND = 0 V, $T_a$ = -20°C to +75°C, unless otherwise specified) | Item | Symbol | Pin | <u>Min</u> | Тур | Max | Uni | Test Condition | Note | |---------------------------------------------|-------------------|-------------------------------------------------------------------------------------------|-----------------------|-----|-----------------------|-----|--------------------------------------------------------------------------------------------------------------|-------------| | Input high<br>voltage | V <sub>IH</sub> | RESET, SCK, INT <sub>0</sub> , SI, INT <sub>1</sub> | | | V <sub>CC</sub> + 0.3 | ٧ | | | | | | OSC <sub>1</sub> | $V_{CC} - 0.5$ | | $V_{CC} + 0.3$ | ٧ | | | | Input low<br>voltage | V <sub>IL</sub> | RESET, SCK,<br>INT <sub>0</sub> , SI,<br>INT <sub>1</sub> | -0.3 | | 0.2V <sub>CC</sub> | V | | | | | | OSC <sub>1</sub> | -0.3 | | 0.5 | | | <del></del> | | Output high voltage | V <sub>OH</sub> | SCK, TIMO,<br>SO | V <sub>CC</sub> - 1.0 | | | V | I <sub>OH</sub> = 1.0 mA | <del></del> | | Output low voltage | V <sub>OL</sub> | SCK, TIMO,<br>SO | | | 0.4 | V | I <sub>OL</sub> = 1.6 mA | | | Input/output<br>leakage<br>current | ļI <sub>IE</sub> | RESET, SCK,<br>INT <sub>0</sub> , INT <sub>1</sub> ,<br>SI, SO, TIMO,<br>OSC <sub>1</sub> | | | 1 | μА | V <sub>in</sub> = 0 V to V <sub>CC</sub> | 1 | | Stop mode retaining voltage | V <sub>STOP</sub> | V <sub>cc</sub> | 2 | | | V | Without 32-kHz<br>oscillator | 5 | | Current dissipation in | I <sub>CC1</sub> | V <sub>CC</sub> | | 3.5 | 7 | mA | V <sub>CC</sub> = 5 V,<br>f <sub>OSC</sub> = 4 MHz | 2, 4 | | active mode | I <sub>CC2</sub> | V <sub>CC</sub> | | 6 | 12 | mA | V <sub>CC</sub> = 5 V,<br>f <sub>OSC</sub> = 4 MHZ, analog<br>input mode (D <sub>12</sub> /D <sub>13</sub> ) | 4, 6 | | Current dissipa-<br>tion in standby<br>mode | ISTBY | V <sub>cc</sub> | | 1 | 2 | mA | $V_{CC} = 5 \text{ V},$ $f_{OSC} = 4 \text{ MHz}$ | 3, 4 | | Current dissipation in | I <sub>SUB</sub> | V <sub>CC</sub> | | 150 | 300 | μА | V <sub>CC</sub> = 5 V, | | | subactive mode | | | - | 75 | 150 | ٠ س | LCD: On | 7 | | Current dissipation in watch mode (1) | I <sub>WTC1</sub> | V <sub>cc</sub> | | 10 | 20 | μА | V <sub>CC</sub> = 5 V,<br>LCD: Off | | | Current dissipation in watch mode (2) | I <sub>WTC2</sub> | V <sub>CC</sub> | | 25 | 50 | μА | V <sub>CC</sub> = 5 V,<br>LCD: On | | | Current dissipation in stop mode | I <sub>STOP</sub> | V <sub>CC</sub> | | 1 | 10 | μА | V <sub>CC</sub> = 5 V,<br>Without 32-kHz osc. | | Notes: 1. Excluding output buffer current. - 2. The MCU is in the reset state. Input/output current does not flow. - · MCU in reset state - · RESET, TEST: VCC - 3. The timer operates and input/output current does not flow. - MCU in standby mode - · Input/output in reset state - · Serial interface: Stop - · RESET: GND - TEST: V<sub>CC</sub> - D<sub>12</sub>, D<sub>13</sub>: Digital input mode - 4. When $f_{OSC} = x$ MHz, estimate the current dissipation as follows: Max. value $f_{OSC} = x$ [MHz] = $x/4 \times max$ . value ( $f_{OSC} = 4$ MHz) - 5. RAM data retention. - D<sub>12</sub>/D<sub>13</sub> is in the analog input mode. Input/output current does not flow. VC<sub>ref</sub>, D<sub>12</sub>, D<sub>13</sub>: GND - 7. Applies to the HD404818 and HD404814. ### Input/Output Characteristics for Standard Pins (HD404818, HD404814: $V_{CC}$ = 4 to 6 V; HD4074818: $V_{CC}$ = 4 to 5.5 V, GND = 0 V, $T_a$ = -20°C to +75°C, unless otherwise specified) | Item | Symbol | Pin | Min | Тур | Max | Test Condition | Unit | |--------------------------------------|-------------------|------------------------------------------------------------------|----------------------------|-----|-------------------------|-------------------------------------------------|------------| | Input high<br>voltage | V <sub>IH</sub> | D <sub>0</sub> -D <sub>13</sub> ,<br>R0- R3 | 0.7V <sub>CC</sub> | | V <sub>CC</sub> + 0.3 | | V | | Input low<br>voltage | V <sub>IL</sub> | D <sub>0</sub> –D <sub>13</sub> ,<br>R0–R3 | -0.3 | | 0.3V <sub>CC</sub> | | V | | Output high voltage | V <sub>OH</sub> | R0-R3 | V <sub>CC</sub> - 1.0 | | | -l <sub>OH</sub> = 1.0 mA | V | | Pull-up MOS<br>current | -I <sub>p</sub> | R0-R3 | 30 | 100 | 180 | V <sub>CC</sub> = 5 V,<br>V <sub>in</sub> = 0 V | μ <b>Α</b> | | Output low voltage | V <sub>OL</sub> | R0-R3 | | | 0.4 | I <sub>OL</sub> = 1.6 mA | V | | Input/Output<br>leakage | I <sub>IL</sub> | D <sub>11</sub> -D <sub>13</sub> ,<br>R0- R3 | | | 1 | $V_{in} = 0 \text{ V to } V_{CC}$ | μА | | current <sup>Note</sup> | | D <sub>10</sub> | | | 20 | | | | Input high<br>voltage | V <sub>IHA</sub> | D <sub>12</sub> , D <sub>13</sub><br>(analog<br>compare<br>mode) | VC <sub>ref</sub><br>+ 0.1 | | | | V | | Input low<br>voltage | V <sub>ILA</sub> | D <sub>12</sub> , D <sub>13</sub><br>(analog<br>compare<br>mode) | | | VC <sub>ref</sub> – 0.1 | | V | | Analog input reference voltage scope | VC <sub>ref</sub> | VC <sub>ref</sub> | 0 | | V <sub>CC</sub> - 1.2 | | V | Note: Output buffer current is excluded. ### Input/Output Characteristics for High Voltage Pins (HD404818, HD404814: $V_{CC}$ = 4 to 6 V; HD4074818: $V_{CC}$ = 4 to 5.5 V, GND = 0V, $T_a$ = -20°C to +75°C, unless otherwise specified) | Item | Symbol | Pin | Min | Тур | Max | Test Condition | Unit | |----------------------------------------------|-----------------|--------------------------------|-----------------------|-----|--------------------|----------------------------------------------|------| | Input high voltage | V <sub>IH</sub> | D <sub>0</sub> –D <sub>9</sub> | 0.7V <sub>CC</sub> | | $V_{CC} + 0.3$ | | ٧ | | Input low voltage | V <sub>IL</sub> | D <sub>0</sub> D <sub>9</sub> | -0.3 | | 0.3V <sub>CC</sub> | | ٧ _ | | Output high voltage | V <sub>OH</sub> | D <sub>0</sub> –D <sub>9</sub> | V <sub>CC</sub> - 1.0 | ··· | - | $-I_{OH} = 1.0 \text{ mA}$ | ٧ | | Pull-up MOS current | -l <sub>p</sub> | D <sub>0</sub> –D <sub>9</sub> | 30 | 100 | 180 | $V_{CC} = 5 \text{ V}, V_{in} = 0 \text{ V}$ | μΑ | | Output low voltage | V <sub>OL</sub> | D <sub>0</sub> -D <sub>9</sub> | | | 2.0 | $I_{OL} = 15 \text{ mA},$ | V | | | | | | | | $V_{CC} = 4.5 \text{ to } 6 \text{ V}$ | | | | | | | | 0.4 | $I_{OL} = 1.6 \text{ mA}$ | V | | Input/output leakage current <sup>Note</sup> | I <sub>IL</sub> | D <sub>0</sub> –D <sub>9</sub> | | | 1 | $V_{in} = 0 V - V_{CC}$ | μА | Note: Output buffer current is excluded. ### **Liquid Crystal Circuit Characteristics** (HD404818, HD404814: $V_{CC}$ = 4 to 6 V; HD4074818: $V_{CC}$ = 4 to 5.5 V, GND = 0 V, $T_a$ = -20°C to +75°C, unless otherwise specified) | Item | Symbol | Pin | Min | Тур | Max | Unit | Test Condition | Note | |--------------------------------------|-------------------|------------------|-----|-----|-----------------|------|-----------------------|------| | Segment driver voltage drop | V <sub>ds</sub> | SEG1 to<br>SEG32 | | | 0.6 | V | l <sub>d</sub> = 3 μA | 1 | | Common driver voltage drop | V <sub>dc</sub> | COM1 to<br>COM4 | | | 0.3 | ٧ | I <sub>d</sub> = 3 μA | 1 | | LCD power supply dividing resistance | R <sub>well</sub> | | 100 | 300 | 900 | kΩ | | | | LCD voltage | V <sub>LCD</sub> | V <sub>1</sub> | 4 | | V <sub>CC</sub> | ٧ | | 2 | Notes: 1. Voltage drops from pins V<sub>1</sub>, V<sub>2</sub>, V<sub>3</sub>, and GND to each segment and common pin. <sup>2.</sup> Keep the relation $V_{CC} > V_1 > V_2 > V_3 > GND$ when $V_{LCD}$ is supplied by an external power supply. **AC Characteristics** (HD404818, HD404814: $V_{CC}$ = 4 to 6 V; HD4074818: $V_{CC}$ = 4 to 5.5 V, GND = 0 V, $T_a$ = -20°C to +75°C, unless otherwise specified) | Item | Symbol | Pin | Min | Тур | Max | Unit | Test Condition | Notes | |--------------------------------------|-------------------|--------------------------------------------------------|------|--------|-----|--------------------|----------------------------------------------------|-------| | Oscillation frequency | fosc | OSC <sub>1</sub> , OSC <sub>2</sub> | 1.6 | 4.0 | 4.2 | MHz | | | | | | X1, X2 | = | 32.768 | | kHz | | | | Oscillation frequency | fosc | OSC <sub>1</sub> , OSC <sub>2</sub><br>(Without 32 kHz | 0.25 | 4.0 | 4.2 | MHz | | | | Instruction cycle | t <sub>cyc</sub> | | 0.95 | 1 | 2.5 | μs | | | | time | - | | 0.95 | 1 | 16 | | Without 32 kHz | | | Oscillator stabiliza- | t <sub>RC</sub> | OSC <sub>1</sub> , OSC <sub>2</sub> | | | 30 | ms | Crystal | 1 | | tion time | | | | | 7.5 | ms | Ceramic filter fosc = 4 MHz | 1 | | | | X1, X2 | | | 3 | s | $T_a = -10^{\circ} \text{ to } 60^{\circ}\text{C}$ | 2 | | External | t <sub>CP</sub> | OSC <sub>1</sub> | 1.6 | | 4.2 | MHz | | 3 | | clock frequency | | | 0.25 | | 4.2 | MHz | Without 32 kHz | 3 | | External clock high width | t <sub>CPH</sub> | OSC <sub>1</sub> | 110 | | | ns | | 3 | | External clock low width | t <sub>CPL</sub> | OSC <sub>1</sub> | 110 | | | ns | | 3 | | External clock rise time | t <sub>CPr</sub> | OSC <sub>1</sub> | | | 20 | ns | | 3 | | External clock fall time | t <sub>CPf</sub> | OSC <sub>1</sub> | | | 20 | ns | | 3 | | INT <sub>0</sub> high width | t <sub>IOH</sub> | ĪNT <sub>0</sub> | 2 | | | t <sub>cyc</sub> / | ус | 4, 6 | | INT <sub>0</sub> low width | t <sub>IOL</sub> | INT <sub>0</sub> | 2 | | | t <sub>cyc</sub> / | сус | 4, 6 | | INT <sub>1</sub> high width | t <sub>I1H</sub> | ĪNT <sub>1</sub> | 2 | | | t <sub>cyc</sub> | | 4 | | INT <sub>1</sub> low width | t <sub>l1L</sub> | ĪNT <sub>1</sub> | 2 | | | t <sub>cyc</sub> | | 4 | | RESET high width | t <sub>RSTH</sub> | RESET | 2 | | | t <sub>cyc</sub> | | 5 | | Input capacitance | C <sub>in</sub> | D <sub>10</sub> | | | 90 | pF | $f = 1 MHz$ , $V_{in} = 0 V$ | 8 | | | | All pins except D <sub>10</sub> | | | 15 | pF | f = 1 MHz, V <sub>in</sub> = 0 V | | | RESET fall time | t <sub>RSTf</sub> | | | | 20 | ms | | 5 | | Analog comparator stabilization time | t <sub>CSTB</sub> | D <sub>12</sub> , D <sub>13</sub> | | | 2 | t <sub>cyc</sub> | | 7 | - Notes: 1. The oscillator stabilization time is the period up until the time the oscillator (see figure 46) stabilizes after V<sub>CC</sub> reaches 4.0 V at power-on, or after RESET goes high. At power-on or stop mode release, RESET must be kept high for at least t<sub>RC</sub>. Since t<sub>RC</sub> depends on the ceramic filter's circuit constant and stray capacitance, consult with the manufacturer when designing the reset circuit. - 2. The oscillator stabilization time is the period up until the time the oscillator (see figure 47) stabilizes after V<sub>CC</sub> reaches 4.0 V at power-on. The time required to stabilize the oscillator (t<sub>RC</sub>) must be obtained. Since t<sub>RC</sub> depends on the crystal circuit constant and stray capacitance, consult with the manufacturer. - 3. See figure 48. - 4. See figure 49. The unit t<sub>cyc</sub> is applied when the MCU is in standby mode or active mode. - 5. See figure 50. - See figure 49. The unit t<sub>SUBcyc</sub> is applied when the MCU is in watch mode or subactive mode. t<sub>SUBcyc</sub> = 244.14 μs (when a 32.768-kHz crystal oscillator is used.) - 7. The analog comparator stabilization time is the period up until the analog comparator stabilizes and correct data can be read after entering $D_{12}/D_{13}$ into the analog input mode. - 8. The maximum value for the HD404818 and HD404814 is 15 pF. ### **Serial Interface Timing Characteristics** #### **During Transmit Clock Output** (HD404818, HD404814: $V_{CC}$ = 4 to 6 V; HD4074818: $V_{CC}$ = 4 to 5.5 V, GND = 0 V, $T_a$ = -20°C to +75°C, unless otherwise specified) | Item | Symbol | Pin | Min | Тур | Max | Unit Test Condition | Note | |------------------------------------|-----------------------------------------|-----|-----|-----|-----|-------------------------------|---------| | Transmit clock cycle time | t <sub>Scyc</sub> | SCK | 1 | | | t <sub>cyc</sub> /<br>tsuBcyc | 1, 2, 4 | | Transmit clock high and low widths | <sup>†</sup> scкн,<br><sup>†</sup> scкL | SCK | 0.5 | | | <sup>t</sup> Scyc | 1, 2 | | Transmit clock rise and fall times | tsckr,<br>tsckf | SCK | | | 100 | ns | 1, 2 | | Serial output data delay time | t <sub>DSO</sub> | SO | | | 300 | ns | 1, 2 | | Serial input data setup time | tssi | SI | 200 | | | ns | 1 | | Serial input data hold time | <sup>t</sup> HSI | SI | 150 | | | ns | 1 | ### **During Transmit Clock Input** | Item | Symbol | Pin | Min | Тур | Max | Unit Test Condition | Note | |---------------------------------------|-----------------------------------------|-----|-----|-----|-----|-------------------------------------------|-----------| | Transmit clock cycle time | t <sub>Scyc</sub> | SCK | 1 | | | t <sub>cyc</sub> /<br>t <sub>SUBcyc</sub> | 1, 4 | | Transmit clock high and low widths | <sup>†</sup> sckh,<br><sup>†</sup> sckl | SCK | 0.5 | | | <sup>†</sup> Scyc | 1 | | Transmit clock rise and fall times | t <sub>SCKr,</sub> | SCK | | ,, | 100 | ns | 1 | | Serial output data delay time | t <sub>DSO</sub> | SO | | | 300 | ns | 1, 2 | | Serial input data setup time | t <sub>SSI</sub> | SI | 200 | | | ns | 1 | | Serial input data hold time | t <sub>HSI</sub> | SI | 150 | | | ns | 1 | | Transmit clock completion detect time | tsckHD | SCK | 1 | | | t <sub>cyc</sub> /<br>t <sub>SUBcyc</sub> | 1,2, 3, 4 | Notes: 1. See figure 51. - 2. See figure 52. - 3. The transmit clock completion detect time is the high level period after 8 pulses of transmit clocks are input. The SCI interrupt request flag is not set when the next transmit clock is input before the transmit clock completion detect time has passed. - 4. The unit $t_{SUBcyc}$ is applied when the MCU is in subactive mode. $t_{SUBcyc}$ = 244.14 $\mu$ s (for a 32.168-kHz crystal oscillator). Figure 46 Oscillator Circuits (1) Figure 47 Oscillator Circuits (2) Figure 48 Oscillator Timing Figure 49 Interrupt Timing Figure 50 Reset Timing Figure 51 Timing of Serial Interface Figure 52 Timing Load Circuit #### **Electrical Characteristics** #### HD40L4818, HD40L4814, and HD407L4818 Electrical Characteristics #### **DC** Characteristics (HD40L4818, HD40L4814: $V_{CC}$ = 2.7 to 6 V; HD407L4818: $V_{CC}$ = 3 to 5.5 V, GND = 0 V, $T_a$ = -20°C to +75°C, unless otherwise specified) | Item | Symbol | Pin | Min | Тур | Max | Unit | Test Condition | Note | |---------------------------------------|-------------------|-------------------------------------------------------------------------------------------|----------------------|-----|-----------------------|------------|------------------------------------------------------------------|------| | Input high<br>voltage | V <sub>IH</sub> | RESET, SCK,<br>INT <sub>0</sub> , SI,<br>INT <sub>1</sub> | 0.9V <sub>CC</sub> | | V <sub>CC</sub> + 0.3 | V | | | | | | OSC <sub>1</sub> | V <sub>CC</sub> - 0. | 3 | $V_{CC} + 0.3$ | ٧ | | | | Input low<br>voltage | V <sub>IL</sub> | RESET, SCK,<br>INT <sub>0</sub> , SI,<br>INT <sub>1</sub> | -0.3 | | 0.1V <sub>CC</sub> | V | | | | | | OSC <sub>1</sub> | -0.3 | | 0.3 | ٧ | | | | Output high voltage | V <sub>OH</sub> | SCK, TIMO,<br>SO | V <sub>CC</sub> - 1. | 0 | | ٧ | -I <sub>OH</sub> = 0.5 mA | | | Output low voltage | Vol | SCK, TIMO,<br>SO | | | 0.4 | ٧ | I <sub>OL</sub> = 0.4 mA | | | Input/output<br>leakage current | \$1 _ | RESET, SCK,<br>INT <sub>0</sub> , INT <sub>1</sub> ,<br>SI, SO, TIMO,<br>OSC <sub>1</sub> | | | 1 | μА | $V_{in} = 0 V to V_{CC}$ | 1 | | Stop mode retaining voltage | V <sub>STOP</sub> | V <sub>CC</sub> | 2 | | | ٧ | Without 32-kHz<br>oscillator | 5 | | Current | I <sub>CC1</sub> | V <sub>CC</sub> | | 400 | 1000 | μА | $V_{CC} = 3V$ | 2, 4 | | dissipation in active mode | I <sub>CC2</sub> | V <sub>CC</sub> | | 1 | 2 | mA | $V_{CC} = 3 \text{ V, analog}$<br>input mode ( $D_{12}/D_{13}$ ) | 4, 6 | | Current dissipation in standby mode | I <sub>STBY</sub> | V <sub>CC</sub> | | 200 | 500 | μА | V <sub>CC</sub> = 3 V | 3, 4 | | Current dissipation in | I <sub>SUB</sub> | V <sub>CC</sub> | | 50 | 100 | μ <b>A</b> | $V_{CC} = 3 V_{i}$ | | | subactive mode | | | | 35 | 70 | | LCD: On | 7 | | Current dissipation in watch mode (1) | I <sub>WTC1</sub> | V <sub>cc</sub> | | 5 | 15 | μ <b>A</b> | V <sub>CC</sub> = 3 V,<br>LCD: Off | | | Current dissipation in watch mode (2) | I <sub>WTC2</sub> | V <sub>cc</sub> | | 15 | 35 | μА | V <sub>CC</sub> = 3 V,<br>LCD: On | | | Current dissipation in stop mode | I <sub>STOP</sub> | V <sub>cc</sub> | | 1 | 10 | μА | V <sub>CC</sub> = 3 V,<br>Without 32-kHz osc. | | Notes: 1. Excluding output buffer current. - 2. The MCU is in the reset state. Input/output current does not flow. - MCU in reset state - RESET, TEST: V<sub>CC</sub> - 3. The timer operates and input/output current does not flow. - · MCU in standby mode - Input/output in reset state - · Serial interface:Stop - · RESET: GND - TEST: V<sub>CC</sub> - D<sub>0</sub>-D<sub>13</sub>, R0-R3: V<sub>CC</sub> - D<sub>12</sub>, D<sub>13</sub>: Digital input mode - 4. $f_{OSC} = 400 \text{ kHz}$ - 5. RAM data retention. - 6. $D_{12}/D_{13}$ is in the analog input mode. Input/output current does not flow. VC<sub>ref</sub>, D<sub>12</sub>, D<sub>13</sub>: GND 7. Applies to the HD40L4818 and HD40L4814. ### Input/Output Characteristics for Standard Pins (HD40L4818, HD40L4814: $V_{CC}$ = 2.7 to 6 V; HD407L4818: $V_{CC}$ = 3 to 5.5 V, GND = 0 V, $T_a$ = -20°C to +75°C, unless otherwise specified) | Item | Symbol | Pin | Min | Тур | Max | Test Condition | Unit | |-------------------------------------------------|-------------------|------------------------------------------------------------------|-------------------------|-----|-------------------------|----------------------------------------------|------| | Input high voltage | V <sub>IH</sub> | D <sub>0</sub> -D <sub>13</sub> ,<br>R0-R3 | 0.7V <sub>CC</sub> | | V <sub>CC</sub> + 0.3 | | V | | Input low voltage | V <sub>IL</sub> | D <sub>0</sub> –D <sub>13</sub> ,<br>R0–R3 | -0.3 | | 0.3V <sub>CC</sub> | | ٧ | | Output high voltage | V <sub>OH</sub> | R0-R3 | V <sub>CC</sub> -1.0 | | | -I <sub>OH</sub> = 0.5 mA | ٧ | | Pull-up MOS current | −l <sub>p</sub> | R0-R3 | 5 | 40 | 90 | $V_{CC} = 3 \text{ V}, V_{in} = 0 \text{ V}$ | μΑ | | Output low voltage | $V_{OL}$ | R0-R3 | | | 0.4 | l <sub>OL</sub> = 0.4 mA | V | | Input/output<br>leakage current <sup>Note</sup> | [1][ | D <sub>11</sub> -D <sub>13</sub> ,<br>R0-R3 | | | 1 | $V_{in} = 0 V to V_{CC}$ | μΑ | | | | D <sub>10</sub> | | | 20 | | | | Input high voltage | V <sub>IHA</sub> | D <sub>12</sub> , D <sub>13</sub><br>(Analog<br>compare<br>mode) | VC <sub>ref</sub> + 0.1 | | | | V | | Input low voltage | V <sub>ILA</sub> | D <sub>12</sub> , D <sub>13</sub><br>(Analog<br>compare<br>mode) | | | VC <sub>ref</sub> – 0.1 | | V | | Analog input reference voltage | VC <sub>ref</sub> | VC <sub>ref</sub> | 0 | | V <sub>CC</sub> - 1.2 | | ٧ | Note: Output buffer current is excluded. ### Input/Output Characteristics for High Voltage Pins (HD40L4818, HD40L4814: $V_{CC}$ = 2.7 to 6 V; HD407L4818: $V_{CC}$ = 3 to 5.5 V, GND = 0 V, $T_a$ = -20°C to +75°C, unless otherwise specified) | Item | Symbol | Pin | Min | Тур | Max | <b>Test Condition</b> | Unit | |-------------------------------------------------|--------------------|--------------------------------|----------------------|-----|-----------------------|----------------------------------------|------| | Input high voltage | V <sub>IH</sub> | D <sub>0</sub> D <sub>9</sub> | 0.7V <sub>CC</sub> | | V <sub>CC</sub> + 0.3 | | ٧ | | Input low voltage | V <sub>IL</sub> | D <sub>0</sub> -D <sub>9</sub> | -0.3 | | 0.3V <sub>CC</sub> | | V | | Output high voltage | V <sub>OH</sub> | D <sub>0</sub> –D <sub>9</sub> | V <sub>CC</sub> -1.0 | | | -I <sub>OH</sub> = 0.5 mA | ٧ | | Pull-up MOS current | -l <sub>p</sub> | D <sub>0</sub> -D <sub>9</sub> | 5 | 40 | 90 | $V_{CC}$ = 3 V, $V_{in}$ = 0 V | μА | | Output low voltage | $V_{OL}$ | $D_0-D_9$ | | | 2.0 | I <sub>OL</sub> = 15 mA | ٧ | | | | | | | | $V_{CC} = 4.5 \text{ to } 6 \text{ V}$ | | | | | | | | 0.4 | I <sub>OL</sub> = 0.4 mA | ٧ | | Input/output<br>leakage current <sup>Note</sup> | [I <sub>IL</sub> ] | D <sub>0</sub> -D <sub>9</sub> | | | 1 | $V_{in} = 0 V - V_{CC}$ | μА | Note: Output buffer current is excluded. ### **Liquid Crystal Circuit Characteristics** (HD40L4818, HD40L4814: $V_{CC} = 2.7$ to 6 V; HD407L4818: $V_{CC} = 3$ to 5.5 V, GND = 0 V, $T_a = -20$ °C to +75°C, unless otherwise specified) | ltem | Symbol | Pin | Min | Тур | Max | Unit | <b>Test Condition</b> | Note | |--------------------------------------|-------------------|------------------|-----|-----|-----------------|------|-----------------------|------| | Segment driver voltage drop | V <sub>ds</sub> | SEG1 to<br>SEG32 | | | 0.6 | V | $I_d = 3 \mu A$ | 1 | | Common driver voltage drop | $V_{dc}$ | COM1 to<br>COM4 | | | 0.3 | V | l <sub>d</sub> = 3 μA | 1 | | LCD power supply dividing resistance | R <sub>well</sub> | | 100 | 300 | 900 | kΩ | | | | LCD voltage | V <sub>LCD</sub> | V <sub>1</sub> | | | V <sub>CC</sub> | ٧ | | 2, 3 | Notes: 1. Voltage drops from pins V<sub>1</sub>, V<sub>2</sub>, V<sub>3</sub>, and GND to each segment and common pin. - 2. Keep the relation $V_{CC} > V_1 > V_2 > V_3 > GND$ when $V_{LCD}$ is supplied by an external power supply. - 3. $V_{LCD}$ min. = 2.7 V (HD40L4818, HD40L4814) $V_{LCD}$ min. = 3 V (HD407L4818) ## **AC Characteristics** (HD40L4818, HD40L4814: $V_{CC}$ = 2.7 to 6 V; HD407L4818: $V_{CC}$ = 3 to 5.5 V, GND = 0 V, $T_a$ = -20°C to +75°C, unless otherwise specified) | Item | Symbol | Pin | Min | Тур | Max | Unit | Test Condition | Note | |------------------------------------|-------------------|-------------------------------------|------|-------|-----|-------------------|-------------------------------------------|--------------| | Oscillation frequency | fosc | OSC <sub>1</sub> , OSC <sub>2</sub> | 0.25 | 0.8 | 0.9 | MHz | | | | | | X1, X2 | | 32.76 | 8 | kHz | | | | Instruction cycle time | t <sub>cyc</sub> | | 4.45 | 5 | 16 | μs | | | | Oscillator stabiliza-<br>tion time | t <sub>RC</sub> | OSC <sub>1</sub> , OSC <sub>2</sub> | | | 7.5 | ms | f <sub>OSC</sub> = 400 kHz | 1 | | TON TIME | | | | | 7.5 | ms | f <sub>OSC</sub> = 800 kHz | 1 | | | | X1, X2 | | | 3 | s | T <sub>a</sub> = -10° to 60°C | 2 | | External clock frequency | f <sub>CP</sub> | OSC <sub>1</sub> | 0.25 | | 0.9 | MHz | | | | External clock high width | t <sub>CPH</sub> | OSC <sub>1</sub> | 525 | | | ns | | 3 | | External clock low width | <sup>†</sup> CPL | OSC <sub>1</sub> | 525 | | | ns | | 3 | | External clock rise time | t <sub>CPr</sub> | OSC <sub>1</sub> | | | 30 | ns | | 3 | | External clock fall time | t <sub>CPf</sub> | OSC <sub>1</sub> | | | 30 | ns | | 3 | | INT <sub>0</sub> high width | t <sub>IOH</sub> | ĪNT <sub>0</sub> | 2 | | | t <sub>cyc/</sub> | | 4, 6 | | INT <sub>0</sub> low width | t <sub>IOL</sub> | ĪNT <sub>o</sub> | 2 | | | t <sub>cyc/</sub> | | 4, 6 | | INT <sub>1</sub> high width | t <sub>I1H</sub> | INT <sub>1</sub> | 2 | | | t <sub>cyc</sub> | , | 4 | | INT <sub>1</sub> low width | t <sub>I1L</sub> | INT <sub>1</sub> | 2 | | | t <sub>cyc</sub> | | 4 | | RESET high width | t <sub>RSTH</sub> | RESET | 2 | | | t <sub>cyc</sub> | | 5 | | Input capacitance | C <sub>in</sub> | D <sub>10</sub> | | - | 90 | | f = 1 MHz, V <sub>in</sub> = 0 V | | | | | All pins<br>except D <sub>10</sub> | | | 15 | | $f = 1 \text{ MHz}, V_{in} = 0 \text{ V}$ | <del>-</del> | | Reset fall time | t <sub>RSTf</sub> | <del></del> | | | 20 | ms | | 5 | | • | | D <sub>12</sub> , D <sub>13</sub> | | | 2 | t <sub>cyc</sub> | | 7 | - Notes: 1. The oscillator stabilization time is the period from when $V_{CC}$ reaches 2.7 V (HD407L4818: $V_{CC}$ = 3.0 V) at power-on until when the oscillator stabilizes, or after RESET goes high. At power-on or recovering from stop mode, RESET must be kept high for more than $t_{RC}$ . Since $t_{RC}$ depends on the ceramic filter's circuit constant and stray capacitance, consult with the ceramic filter manufacturer when designing the reset circuit. - 2. The oscillator stabilization time is the period from when V<sub>CC</sub> reaches 2.7 V (HD407L4818: V<sub>CC</sub> = 3.0 V) at power-on until when the oscillator stabilizes. The time required to stabilize the oscillator (t<sub>RC</sub>) must be obtained. Since t<sub>RC</sub> depends on the ceramic filter's circuit constant and stray capacitance, consult with the ceramic filter manufacturer. - 3. See figure 53. - 4. See figure 54. The unit t<sub>cvc</sub> is applied when the MCU is in standby mode or active mode. - 5. See figure 55. - See figure 54. The unit t<sub>SUBcyc</sub> is applied when the MCU is in the watch mode or subactive mode. t<sub>SUBcyc</sub> = 244.14 μs (when a 32.768-kHz crystal oscillator is used.) - The analog comparator stabilization time is the period from when D<sub>12</sub>/D<sub>13</sub> is input to enter the analog input mode until when the analog comparator stabilizes and correct data can be read. - 8. The maximum value of the HD40L4818 and HD40L4814 is 15 pF. ### **Serial Interface Timing Characteristics** ### **During Transmit Clock Output** (HD40L4818, HD40L4814: $V_{CC}$ = 2.7 to 6 V; HD407L4818: $V_{CC}$ = 3 to 5.5 V, GND = 0 V, $T_a$ = -20°C to +75°C, unless otherwise specified) | Item | Symbol | Pin | Min | Тур | Max | Unit | Test Condition | Note | |------------------------------------|-------------------|-----|-----|-----|-----|-------------------------------------------|----------------|---------| | Transmit clock cycle time | t <sub>Scyc</sub> | SCK | 1 | | | t <sub>cyc</sub> /<br>t <sub>SUBcyc</sub> | | 1, 2, 4 | | Transmit clock high and low widths | t <sub>SCKL</sub> | SCK | 0.5 | | | t <sub>Scyc</sub> | | 1, 2 | | Transmit clock rise and fall times | tsckr,<br>tsckr | SCK | | | 200 | ns | | 1, 2 | | Serial output data<br>delay time | <sup>t</sup> DSO | SO | | | 500 | ns | | 1, 2 | | Serial input data<br>setup time | t <sub>SSI</sub> | SI | 300 | | | ns | | 1 | | Serial input data<br>hold time | t <sub>HSI</sub> | SI | 300 | | | ns | | 1 | ### **During Transmit Clock Input** | ltem | Symbol | Pin | Min | Тур | Max | Unit | Test Condition | Note | |---------------------------------------------|------------------------------------------|-----|-----|-----|-----|-------------------------------------------|----------------|------------| | Transmit clock cycle time | t <sub>Scyc</sub> | SCK | 1 | | | t <sub>cyc</sub> /<br>t <sub>SUBcyc</sub> | | 1, 4 | | Transmit clock<br>high and low<br>widths | t <sub>SCKH</sub> , | SCK | 0.5 | | | t <sub>Scyc</sub> | | 1 | | Transmit clock rise and fall times | t <sub>SCKr</sub> ,<br>t <sub>SCKf</sub> | SCK | | | 200 | ns | | 1 | | Serial output data<br>delay time | t <sub>DSO</sub> | so | | | 500 | ns | | 1, 2 | | Serial input data<br>setup time | t <sub>SSI</sub> | SI | 300 | | | ns | | 1 | | Serial input data<br>hold time | t <sub>HSI</sub> | SI | 300 | | | ns | | 1 | | Transmit clock<br>completion detect<br>time | <sup>t</sup> sckhd | SCK | 1 | | | t <sub>cyc</sub> /<br>t <sub>SUBcyc</sub> | | 1, 2, 3, 4 | Notes: 1. See figure 56. - 2 See figure 57. - 3. The transmit clock completion detect time is the high level period after 8 pulses of transmit clocks are input. The SCI interrupt request flag is not set when the next transmit clock is input before the transmit clock completion detect time has passed. - The unit t<sub>SUBcyc</sub> is applied when the MCU is in the subactive mode. t<sub>SUBcyc</sub> = 244.14 μs (for a 32.168-kHz crystal oscillator). Figure 53 Oscillator Timing Figure 54 Interrupt Timing Figure 55 Reset Timing Figure 56 Timing of Serial Interface Figure 57 Timing Load Circuit ### HD404818, HD404814 Option List Please check by $\blacksquare$ , $\times$ , or $\checkmark$ within $\square$ . | Date of order | | |-----------------|--| | Customer | | | Department | | | Name | | | ROM code name | | | LSI type number | | | Hitachi's entry | | ### 1. Functional option | | With 32-kHz CPU operation and with watch time base | |---|----------------------------------------------------------| | o | Without 32-kHz CPU operation and with watch time base | | 0 | Without 32-kHz CPU operation and without watch time base | ### 2. Package | | FP-80A | | |---|---------|--| | o | FP-80B | | | | TFP-80* | | ### 3. ROM Code Media | RON | M Code Media | |-----|-------------------------------------| | | EPROM on-package microcomputer type | ### 4. Oscillator | HD404 | 1818, | HD404814 | | | |-------|-------|-----------------------------------|-----|------| | Main | | Crystal oscillator | (f= | MHz) | | | | Ceramic filter oscillator | (f= | MHz) | | | | External clock | (f= | MHz) | | Sub | 0 | f = 32.768-kHz crystal oscillator | | | | | J | Not used | | | <sup>\*</sup> Under development ### HD40L4818, HD40L4814 Option List Please check by $\blacksquare$ , $\times$ , or $\checkmark$ within $\square$ . | Date of order | | |-----------------|--| | Customer | | | Department | | | Name | | | ROM code name | | | LSI type number | | | Hitachi's entry | | ### 1. Functional option | With 32-kHz CPU operation and with watch time base | | |----------------------------------------------------------|--| | Without 32-kHz CPU operation and with watch time base | | | Without 32-kHz CPU operation and without watch time base | | ### 2. Package | | FP-80A | | |---|---------|--| | J | FP-80B | | | | TFP-80* | | ### 3. ROM Code Media | ROM Code Media | | | | |----------------|-------------------------------------|--|--| | | EPROM on-package microcomputer type | | | #### 4. Oscillator | HD40L4818, HD40L4814 | | | | | |----------------------|--|-----------------------------------|-----|------| | Main | | Crystal oscillator | (f= | MHz) | | } | | Ceramic filter oscillator | (f= | MHz) | | | | External clock | (f= | MHz) | | Sub | | f = 32.768-kHz crystal oscillator | | | | | | Not used | | | <sup>\*</sup> Under development