64 k EEPROM (8-kword × 8-bit) Ready/Busy function

# HITACHI

ADE-203-691A (Z) Preliminary Rev. 0.3 Nov. 1997

### **Description**

The Hitachi HN58S65A series is electrically erasable and programmable ROM organized as 8192-word  $\times$  8-bit. It has realized high speed, low power consumption and high reliability by employing advanced MNOS memory technology and CMOS process and circuitry technology. They also have a 64-byte page programming function to make their write operations faster.

#### **Features**

Single supply: 2.2 to 3.6 VAccess time: 150 ns (max)

Power dissipation

— Active: 10 mW/MHz (typ)— Standby: 36 μW (max)

On-chip latches: address, data, \(\overline{CE}\), \(\overline{OE}\), \(\overline{WE}\)

Automatic byte write: 15 ms (max)

• Automatic page write (64 bytes): 15 ms (max)

Ready/Busy

Data polling and Toggle bit

- Data protection circuit on power on/off
- Conforms to JEDEC byte-wide standard
- Reliable CMOS with MNOS cell technology
- 10<sup>5</sup> erase/write cycles (in page mode)
- 10 years data retention
- Software data protection
- Industrial versions (Temperature range:  $-40 \text{ to} + 85^{\circ}\text{C}$ ) are also available.

Preliminary: This document contains information on a new product. Specifications and information contained herein are subject to change without notice.

# **Ordering Information**

| Type No.     | Access time | Package                       |
|--------------|-------------|-------------------------------|
| HN58S65AT-15 | 150 ns      | 28-pin plastic TSOP(TFP-28DB) |

# **Pin Arrangement**



# **Pin Description**

| Pin name        | Function          |  |  |
|-----------------|-------------------|--|--|
| A0 to A12       | Address input     |  |  |
| I/O0 to I/O7    | Data input/output |  |  |
| ŌĒ              | Output enable     |  |  |
| CE              | Chip enable       |  |  |
| WE              | Write enable      |  |  |
| V <sub>cc</sub> | Power supply      |  |  |
| V <sub>ss</sub> | Ground            |  |  |
| RDY/Busy        | Ready busy        |  |  |
| NC              | No connection     |  |  |

# **Block Diagram**



# **Operation Table**

| Operation     | CE              | <del>OE</del>   | WE              | RDY/Busy                  | I/O         |
|---------------|-----------------|-----------------|-----------------|---------------------------|-------------|
| Read          | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | High-Z                    | Dout        |
| Standby       | V <sub>IH</sub> | ×*1             | ×               | High-Z                    | High-Z      |
| Write         | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | High-Z to V <sub>OL</sub> | Din         |
| Deselect      | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High-Z                    | High-Z      |
| Write Inhibit | ×               | ×               | V <sub>IH</sub> | <u> </u>                  |             |
|               | ×               | V <sub>IL</sub> | ×               | _                         |             |
| Data Polling  | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>oL</sub>           | Dout (I/O7) |

Notes: 1. ×: Don't care

## **Absolute Maximum Ratings**

| Parameter                                     | Symbol          | Value                      | Unit |
|-----------------------------------------------|-----------------|----------------------------|------|
| Power supply voltage relative to $V_{\rm SS}$ | V <sub>cc</sub> | -0.6 to +7.0               | V    |
| Input voltage relative to V <sub>ss</sub>     | Vin             | $-0.5^{*1}$ to $+7.0^{*3}$ | V    |
| Operating temperature range *2                | Topr            | 0 to +70                   | °C   |
| Storage temperature range                     | Tstg            | -55 to +125                | °C   |

Notes: 1. Vin min: -3.0 V for pulse width  $\leq 50$  ns.

2. Including electrical characteristics and data retention.

3. Should not exceed  $V_{cc}$  + 1.0 V.

# **Recommended DC Operating Conditions**

| Parameter             | Symbol              | Min                 | Тур | Max                     | Unit |
|-----------------------|---------------------|---------------------|-----|-------------------------|------|
| Supply voltage        | V <sub>cc</sub>     | 2.2                 | 3.0 | 3.6                     | V    |
|                       | $\overline{V_{ss}}$ | 0                   | 0   | 0                       | V    |
| Input voltage         | V <sub>IL</sub>     | -0.3* <sup>1</sup>  |     | 0.4                     | V    |
|                       | V <sub>IH</sub>     | $V_{cc} \times 0.7$ |     | V <sub>CC</sub> + 0.3*2 | V    |
| Operating temperature | Topr                | 0                   |     | 70                      | °C   |

Notes: 1.  $V_{IL}$  min: -1.0 V for pulse width  $\leq$  50 ns.

2.  $V_{IH}$  max:  $V_{CC}$  + 1.0 V for pulse width  $\leq$  50 ns.

# **DC Characteristics** (Ta = 0 to + $70^{\circ}$ C, $V_{CC}$ = 2.2 to 3.6 V)

| Parameter                         | Symbol           | Min                 | Тур    | Max | Unit | Test conditions                                                        |
|-----------------------------------|------------------|---------------------|--------|-----|------|------------------------------------------------------------------------|
| Input leakage current             | I <sub>LI</sub>  | _                   | _      | 2   | μΑ   | V <sub>CC</sub> = 5.5 V, Vin = 5.5 V                                   |
| Output leakage current            | I <sub>LO</sub>  |                     | _      | 2   | μΑ   | V <sub>CC</sub> = 5.5 V, Vout = 5.5/0.4 V                              |
| Standby V <sub>cc</sub> current   | I <sub>CC1</sub> |                     | 1 to 2 | 3.5 | μΑ   | CE = V <sub>cc</sub>                                                   |
|                                   | I <sub>CC2</sub> |                     | _      | 500 | μΑ   | CE = V <sub>IH</sub>                                                   |
| Operating V <sub>cc</sub> current | I <sub>CC3</sub> |                     |        | 6   | mA   | lout = 0 mA, Duty = 100%,<br>Cycle = 1 μs at V <sub>cc</sub> = 3.6 V   |
|                                   |                  | _                   |        | 12  | mA   | lout = 0 mA, Duty = 100%,<br>Cycle = 150 ns at V <sub>cc</sub> = 3.6 V |
| Output low voltage                | V <sub>OL</sub>  | _                   | _      | 0.4 | V    | I <sub>OL</sub> = 1.0 mA                                               |
| Output high voltage               | V <sub>OH</sub>  | $V_{cc} \times 0.8$ |        | _   | V    | I <sub>OH</sub> = -100 μA                                              |

# **Capacitance** (Ta = 25°C, f = 1 MHz)

| Parameter          | Symbol | Min | Тур          | Max | Unit | Test conditions |
|--------------------|--------|-----|--------------|-----|------|-----------------|
| Input capacitance  | Cin*1  | _   | _            | 6   | pF   | Vin = 0 V       |
| Output capacitance | Cout*1 | _   | <del>_</del> | 12  | pF   | Vout = 0 V      |

Note: 1. This parameter is sampled and not 100% tested.

# **AC Characteristics** (Ta = 0 to + $70^{\circ}$ C, $V_{CC}$ = 2.2 to 3.6 V)

#### **Test Conditions**

• Input pulse levels : 0.4 V to 2.4 V ( $V_{CC} = 2.7 \text{ to } 3.6 \text{ V}$ ), 0.4 V to 1.9 V ( $V_{CC} = 2.2 \text{ to } 2.7 \text{ V}$ )

• Input rise and fall time :  $\leq 5$  ns

• Input timing reference levels: 0.8, 1.8 V

• Output load: 1TTL Gate +100 pF

• Output reference levels : 1.5 V, 1.5 V ( $V_{CC} = 2.7 \text{ to } 3.6 \text{ V}$ )

1.1 V, 1.1 V ( $V_{CC} = 2.2 \text{ to } 2.7 \text{ V}$ )

### Read Cycle

#### HN58S65A

| _15 |  |  |  |
|-----|--|--|--|

| Parameter                      | Symbol           | Min | Max | Unit | Test conditions                                                  |
|--------------------------------|------------------|-----|-----|------|------------------------------------------------------------------|
| Address to output delay        | t <sub>ACC</sub> | _   | 150 | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ |
| CE to output delay             | t <sub>CE</sub>  | _   | 150 | ns   | $\overline{OE} = V_{IL}, \overline{WE} = V_{IH}$                 |
| OE to output delay             | t <sub>OE</sub>  | 10  | 80  | ns   | $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$                 |
| Address to output hold         | t <sub>oh</sub>  | 0   |     | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ |
| OE (CE) high to output float*1 | t <sub>DF</sub>  | 0   | 80  | ns   | $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$                 |

### Write Cycle

| Parameter                              | Symbol           | Min*2 | Тур         | Max              | Unit | Test conditions |
|----------------------------------------|------------------|-------|-------------|------------------|------|-----------------|
| Address setup time                     | t <sub>AS</sub>  | 0     | _           | _                | ns   |                 |
| Address hold time                      | t <sub>AH</sub>  | 150   |             |                  | ns   |                 |
| TE to write setup time (WE controlled) | t <sub>cs</sub>  | 0     | _           |                  | ns   |                 |
| CE hold time (WE controlled)           | t <sub>CH</sub>  | 0     | <del></del> |                  | ns   | ,,              |
| WE to write setup time (CE controlled) | t <sub>ws</sub>  | 0     |             |                  | ns   |                 |
| WE hold time (CE controlled)           | t <sub>wH</sub>  | 0     | _           |                  | ns   |                 |
| OE to write setup time                 | t <sub>OES</sub> | 0     | <del></del> |                  | ns   | ,,              |
| OE hold time                           | t <sub>OEH</sub> | 0     |             |                  | ns   |                 |
| Data setup time                        | t <sub>DS</sub>  | 150   | _           |                  | ns   |                 |
| Data hold time                         | t <sub>DH</sub>  | 0     | <del></del> |                  | ns   | ,,              |
| WE pulse width (WE controlled)         | t <sub>wP</sub>  | 200   | _           |                  | ns   |                 |
| CE pulse width (CE controlled)         | t <sub>cw</sub>  | 200   | _           |                  | ns   |                 |
| Data latch time                        | t <sub>DL</sub>  | 200   | <del></del> |                  | ns   |                 |
| Byte load cycle                        | t <sub>BLC</sub> | 0.4   |             | 30               | μs   |                 |
| Byte load window                       | t <sub>BL</sub>  | 100   |             |                  | μs   |                 |
| Write cycle time                       | t <sub>wc</sub>  |       | <del></del> | 15* <sup>3</sup> | ms   |                 |
| Time to device busy                    | t <sub>DB</sub>  | 120   | _           |                  | ns   |                 |
| Write start time                       | t <sub>DW</sub>  | 0*4   | _           |                  | ns   |                 |

Notes: 1. t<sub>DF</sub> is defined as the time at which the outputs achieve the open circuit conditions and are no longer driven.

- 2. Use this device in longer cycle than this value.
- 3.  $t_{WC}$  must be longer than this value unless polling techniques or RDY/Busy are used. This device automatically completes the internal write operation within this value.
- Next read or write operation can be initiated after t<sub>DW</sub> if polling techniques or RDY/Busy are used.
- A6 through A12 are page addresses and these addresses are latched at the first falling edge of WE.
- A6 through A12 are page addresses and these addresses are latched at the first falling edge of CE.
- 7. See AC read characteristics.

# **Timing Waveforms**

### **Read Timing Waveform**



# Byte Write Timing Waveform(1) ( $\overline{\text{WE}}$ Controlled)



# Byte Write Timing Waveform(2) ( $\overline{\text{CE}}$ Controlled)



### Page Write Timing Waveform(1) (WE Controlled)



### Page Write Timing Waveform(2) (CE Controlled)



### **Data** Polling Timing Waveform



#### **Toggle Bit**

This device provide another function to determine the internal programming cycle. If the EEPROM is set to read mode during the internal programming cycle, I/O6 will charge from "1" to "0" (toggling) for each read. When the internal programming cycle is finished, toggling of I/O6 will stop and the device can be accessible for next read or program.

### **Toggle Bit Waveform**

Notes: 1. I/O6 beginning state is "1".

- 2. I/O6 ending state will vary.
- 3. See AC read characteristics.
- 4. Any address location can be used, but the address must be fixed.



### **Software Data Protection Timing Waveform(1)** (in protection mode)



### **Software Data Protection Timing Waveform(2)** (in non-protection mode)



### **Functional Description**

#### **Automatic Page Write**

Page-mode write feature allows 1 to 64 bytes of data to be written into the EEPROM in a single write cycle. Following the initial byte cycle, an additional 1 to 63 bytes can be written in the same manner. Each additional byte load cycle must be started within 30  $\mu$ s from the preceding falling edge of  $\overline{WE}$  or  $\overline{CE}$ . When  $\overline{CE}$  or  $\overline{W}$   $\overline{E}$  is kept high for 100  $\mu$ s after data input, the EEPROM enters write mode automatically and the input data are written into the EEPROM.

#### Data Polling

Data polling indicates the status that the EEPROM is in a write cycle or not. If EEPROM is set to read mode during a write cycle, an inversion of the last byte of data outputs from I/O7 to indicate that the EEPROM is performing a write operation.

#### RDY/Busy Signal

RDY/Busy signal also allows status of the EEPROM to be determined. The RDY/ $\overline{\text{Busy}}$  signal has high impedance except in write cycle and is lowered to  $V_{OL}$  after the first write signal. At the end of a write cycle, the RDY/ $\overline{\text{Busy}}$  signal changes state to high impedance.

### WE, CE Pin Operation

During a write cycle, addresses are latched by the falling edge of  $\overline{WE}$  or  $\overline{CE}$ , and data is latched by the rising edge of  $\overline{WE}$  or  $\overline{CE}$ .

#### Write/Erase Endurance and Data Retention Time

The endurance is  $10^5$  cycles in case of the page programming and  $10^4$  cycles in case of the byte programming (1% cumulative failure rate). The data retention time is more than 10 years when a device is page-programmed less than  $10^4$  cycles.

#### **Data Protection**

1. Data Protection against Noise on Control Pins ( $\overline{CE}$ ,  $\overline{OE}$ ,  $\overline{WE}$ ) during Operation

During readout or standby, noise on the control pins may act as a trigger and turn the EEPROM to programming mode by mistake.

To prevent this phenomenon, this device has a noise cancellation function that cuts noise if its width is 15 ns or less.

Be careful not to allow noise of a width of more than 15 ns on the control pins.



#### 2. Data protection at V<sub>CC</sub> on/off

When  $V_{CC}$  is turned on or off, noise on the control pins generated by external circuits (CPU, etc) may act as a trigger and turn the EEPROM to program mode by mistake. To prevent this unintentional programming, the EEPROM must be kept in an unprogrammable state while the CPU is in an unstable state.

Note: The EEPROM should be kept in unprogrammable state during  $V_{\text{CC}}$  on/off by using CPU RESET signal.



### (1) Protection by $\overline{CE}$ , $\overline{OE}$ , $\overline{WE}$

To realize the unprogrammable state, the input level of control pins must be held as shown in the table below.

| CE | $V_{cc}$ | ×        | X               |
|----|----------|----------|-----------------|
| ŌĒ | ×        | $V_{ss}$ | X               |
| WE | ×        | ×        | V <sub>cc</sub> |

x: Don't care.

V<sub>cc</sub>: Pull-up to V<sub>cc</sub> level.

 $V_{ss}$ : Pull-down to  $V_{ss}$  level.

#### 3. Software data protection

To prevent unintentional programming caused by noise generated by external circuits, this device has the software data protection function. In software data protection mode, 3 bytes of data must be input before write data as follows. And these bytes can switch the non-protection mode to the protection mode. SDP is enabled if onry the 3 byte code is input.

| Ad         | dress Data                                                           |                     |
|------------|----------------------------------------------------------------------|---------------------|
| O <i>F</i> | 555 AA<br>↓ ↓ ↓<br>AAA 55<br>↓ ↓ ↓<br>555 A0<br>↓ address Write data | } Normal data input |

Software data protection mode can be canceled by inputting the following 6 bytes. After that, this device turns to the non-protection mode and can write data normally. But when the data is input in the canceling cycle, the data cannot be written.

| Address | Data    |  |
|---------|---------|--|
| 1555    | AA      |  |
| 0AÅA    | →<br>55 |  |
| 1555    | 80      |  |
| 1555    | Α̈́Α    |  |
| 0AÅA    | 55<br>- |  |
| 1555    | 20      |  |
|         |         |  |

The software data protection is not enabled at the shipment.

Note: There are some differences between Hitachi's and other company's for enable/disable sequence of software data protection. If there are any questions, please contact with Hitachi sales offices.

## **Package Dimensions**

#### HN58S65AT Series (TFP-28DB)



When using this document, keep the following in mind:

- 1. This document may, wholly or partially, be subject to change without notice.
- 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission.
- 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document.
- 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein.
- 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd.
- 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS.

# HITACHI

#### Hitachi, Ltd.

Semiconductor & IC Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100, Japan Tel: Tokyo (03) 3270-2111

Tel: Tokyo (03) 3270-2117 Fax: (03) 3270-5109

#### For further information write to:

Hitachi America, Ltd. Semiconductor & IC Div. 2000 Sierra Point Parkway Brisbane, CA. 94005-1835 U S A

Tel: 415-589-8300 Fax: 415-583-4207 Hitachi Europe GmbH Electronic Components Group Continental Europe Dornacher Straße 3 D-85622 Feldkirchen München

Tel: 089-9 91 80-0 Fax: 089-9 29 30 00 Hitachi Europe Ltd.
Electronic Components Div.
Northern Europe Headquarters
Whitebrook Park
Lower Cookham Road
Maidenhead
Berkshire SL6 8YA
United Kingdom
Tel: 0628-585000

Tel: 0628-585000 Fax: 0628-778322 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 0104 Tel: 535-2100 Fax: 535-1533

Hitachi Asia (Hong Kong) Ltd. Unit 706, North Tower, World Finance Centre, Harbour City, Canton Road Tsim Sha Tsui, Kowloon Hong Kong

Tel: 27359218 Fax: 27306071