

# 40 Dot Matrix LCD Segment Driver

#### **Features**

- Operating voltage: 2.7V~5.5V
- $\bullet \quad LCD \ driving \ voltage: 3.0V{\sim}5.2V$
- Applicable LCD duty from 1/8 to 1/16
- · Suitable for various types of LCD panel
- Bias voltage adjustable from an external source

### **Applications**

- Interface with HT163A
- Electronic dictionaries
- Portable computers

- · Remote controllers
- Calculators

### **General Description**

The HT1602L is a dot matrix LCD segment driver LSI implemented in CMOS technology. The chip contains 40-bit shift register (two 20-bit shift registers), 40-bit latch (two 20-bit latches), 40-bit level shifter, 40-bit 4-level driver and control circuits.

The HT1602L can convert serial data received from an LCD controller parallel data and then

send them out as LCD driving waveforms to the LCD panel. The chip is applicable up to 1/16 duty. Furthermore, the bias voltage which determines the LCD driving voltage can be optionally supplied from an external source, thus the chip is suitable for driving various LCD panel. These special features increase the versatility of the chip.

#### **Block Diagram**





## **Pad Assignment**



Chip size:  $87 \times 74 \text{ (mil)}^2$ 

2

### **Pad Coordinates**

|              | _      |    |
|--------------|--------|----|
| II In        | nit·   | μm |
| $\mathbf{U}$ | III L. | um |

| Pad No. | X       | Y       | Pad No. | X      | Y       |
|---------|---------|---------|---------|--------|---------|
| 1       | -975.00 | 780.00  | 28      | 975.00 | -713.00 |
| 2       | -975.00 | 650.00  | 29      | 975.00 | -583.00 |
| 3       | -975.00 | 520.00  | 30      | 942.50 | -435.50 |
| 4       | -975.00 | 390.00  | 31      | 942.50 | -305.50 |
| 5       | -975.00 | 260.00  | 32      | 942.50 | -175.50 |
| 6       | -975.00 | 130.00  | 33      | 975.00 | -45.50  |
| 7       | -975.00 | 0.00    | 34      | 923.50 | 84.50   |
| 8       | -975.00 | -130.00 | 35      | 975.00 | 239.00  |
| 9       | -975.00 | -260.00 | 36      | 975.00 | 369.00  |
| 10      | -975.00 | -390.00 | 37      | 975.00 | 499.00  |
| 11      | -975.00 | -520.00 | 38      | 975.00 | 629.00  |
| 12      | -975.00 | -650.00 | 39      | 975.00 | 780.00  |
| 13      | -975.00 | -780.00 | 40      | 845.00 | 780.00  |
| 14      | -845.00 | -780.00 | 41      | 715.00 | 780.00  |
| 15      | -715.00 | -780.00 | 42      | 585.00 | 780.00  |
| 16      | -585.00 | -780.00 | 43      | 455.00 | 780.00  |

 $<sup>\</sup>ensuremath{^*}$  The IC substrate should be connected to VSS in the PCB layout artwork.



| Pad No. | X       | Y       | Pad No. | X       | Y      |
|---------|---------|---------|---------|---------|--------|
| 17      | -455.00 | -780.00 | 44      | 325.00  | 780.00 |
| 18      | -325.00 | -780.00 | 45      | 195.00  | 780.00 |
| 19      | -195.00 | -780.00 | 46      | 65.00   | 780.00 |
| 20      | -65.00  | -780.00 | 47      | -65.00  | 780.00 |
| 21      | 65.00   | -780.00 | 48      | -195.00 | 780.00 |
| 22      | 195.00  | -780.00 | 49      | -325.00 | 780.00 |
| 23      | 325.00  | -780.00 | 50      | -455.00 | 780.00 |
| 24      | 455.00  | -780.00 | 51      | -585.00 | 780.00 |
| 25      | 585.00  | -780.00 | 52      | -715.00 | 780.00 |
| 26      | 715.00  | -780.00 | 53      | -845.00 | 780.00 |
| 27      | 845.00  | -780.00 |         |         |        |

# **Pad Description**

| Pad No.    | Pad Name   | I/O | Description                                         |  |
|------------|------------|-----|-----------------------------------------------------|--|
| 1~5        | Y15~Y19    | 0   | LCD driver output for segment*                      |  |
| 6          | VDD        | _   | Power supply (postive)                              |  |
| 7~26       | Y20~Y39    | 0   | LCD driver output for segment                       |  |
| 27         | DO39       | 0   | Shift register output pad for the 40th bit data     |  |
| 28         | DI20       | I   | Data input pad of shift register 2                  |  |
| 29         | DO19       | 0   | Shift register output pad for the 20th bit data     |  |
| 30, 31, 32 | V5, V3, V2 | I   | LCD bias supply voltage                             |  |
| 33         | VSS        | _   | Power supply (ground)                               |  |
| 34         | VDD        | _   | Power supply (positive)                             |  |
| 35         | CLK        | I   | Clock pulse input pad for the shift register        |  |
| 36         | DI0        | I   | Data input pad of shift register 1                  |  |
| 37         | LOAD       | I   | Latching signal to latch shift register data        |  |
| 38         | ALT        | I   | Alternate signal input pad for LCD driving waveform |  |
| 39~53      | Y0~Y14     | О   | LCD driver output for segment*                      |  |

 $<sup>^*</sup>$ : For Y0~Y39, one of VDD, V2, V3 or V5 is selected as a display driving source according to the combination of latched data level and ALT signal. Refer to the following table:

3

| Latched Data | ALT | Display data output level |
|--------------|-----|---------------------------|
| Н            | Н   | V5                        |
|              | L   | $V_{\mathrm{DD}}$         |
| T            | Н   | V3                        |
| L            | L   | V2                        |



## **Absolute Maximum Ratings\***

| Supply Voltage0.3V to 6.0V                                   | Storage Temperature50°C to 125°C  |
|--------------------------------------------------------------|-----------------------------------|
| Input Voltage V <sub>SS</sub> -0.3V to V <sub>DD</sub> +0.3V | Operating Temperature20°C to 70°C |

<sup>\*</sup>Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

### **D.C. Characteristics**

 $Ta=25^{\circ}C$ 

| Symbol            | Parameter           | Test Conditions |            | Min    | Т    | Max.   | Unit |
|-------------------|---------------------|-----------------|------------|--------|------|--------|------|
|                   | Parameter           | $V_{DD}$        | Conditions | Min.   | Тур. | Max.   | UIII |
| $V_{\mathrm{DD}}$ | Operating Voltage   | _               | _          | 2.7    | _    | 5.5    | V    |
| I <sub>OP</sub>   | Operating Current   | 5V              | No load    | _      | 100  | 300    | μΑ   |
| $I_{DD}$          | Standby Current     | 5V              | _          | _      | 1    | 5      | μΑ   |
| $f_{LCD}$         | Clock Frequency     | 5V              | _          | 3.3    | _    | _      | MHz  |
| twclk             | Clock Pulse Width   | 5V              | _          | 125    | _    | _      | ns   |
| V <sub>IL</sub>   | "L" Input Voltage   | 5V              | _          | _      | _    | 0.3VDD | V    |
| V <sub>IH</sub>   | "H" Input Voltage   | 5V              | _          | 0.7VDD | _    | _      | V    |
| V <sub>LCD</sub>  | LCD Driving Voltage | 5V              | _          | 3      | _    | 5.2    | V    |

4



### **Timing Diagrams**

### 1/16 duty and 1/5 bias





Va=VDD-(1/5)VLCD Vb=VDD-(2/5)VLCD Vc=VDD-(3/5)VLCD Vd=VDD-(4/5)VLCD

V5=VDD-VLCD

VLCD=VDD-V5; LCD driving voltage



# **Application Circuits**



6