

## **0.5 Amp Output Current IGBT Gate Drive Optocoupler**

## **Technical Data**

## HCPL-3150

ideally suited for driving power

tions. The high operating voltage

vides the drive voltages required

by gate controlled devices. The

voltage and current supplied by

this optocoupler makes it ideally

suited for directly driving IGBTs

with ratings up to 1200 V/50 A.

For IGBTs with higher ratings,

the HCPL-3120 can be used to

drive a discrete power stage

which drives the IGBT gate.

IGBTs and MOSFETs used in motor control inverter applica-

range of the output stage pro-

#### **Features**

- 0.5 A Minimum Peak Output Current
- 15 kV/µs Minimum Common Mode Rejection (CMR) at V<sub>CM</sub> = 1500 V
- 1.0 V Maximum Low Level Output Voltage (V<sub>OL</sub>) Eliminates Need for Negative Gate Drive
- I<sub>CC</sub> = 5 mA Maximum Supply Current
- Under Voltage Lock-Out Protection (UVLO) with Hysteresis
- Wide Operating V<sub>CC</sub> Range: 15 to 30 Volts
- 500 ns Maximum Switching Speeds
- Industrial Temperature Range: -40°C to 100°C
- Safety and Regulatory Approval: UL Recognized

2500 Vrms for 1 min. per UL1577 VDE 0884 Approved with  $V_{IORM} = 630$  Vpeak (Option 060 only) CSA Approved

## Applications

- Isolated IGBT/MOSFET Gate Drive
- AC and Brushless DC Motor Drives
- Industrial Inverters
- Switch Mode Power Supplies (SMPS)

### Description

The HCPL-3150 consists of a GaAsP LED optically coupled to an integrated circuit with a power output stage. This optocoupler is

## **Functional Diagram**



## **Truth Table**

| LED | V <sub>CC</sub> - V <sub>EE</sub><br>"Positive Going"<br>(i.e., Turn-On) | V <sub>CC</sub> - V <sub>EE</sub><br>"Negative-Going"<br>(i.e., Turn-Off) | Vo         |
|-----|--------------------------------------------------------------------------|---------------------------------------------------------------------------|------------|
| OFF | 0 - 30 V                                                                 | 0 - 30 V                                                                  | LOW        |
| ON  | 0 - 11 V                                                                 | 0 - 9.5 V                                                                 | LOW        |
| ON  | 11 - 13.5 V                                                              | 9.5 - 12 V                                                                | TRANSITION |
| ON  | 13.5 - 30 V                                                              | 12 - 30 V                                                                 | HIGH       |

A 0.1  $\mu$ F bypass capacitor must be connected between pins 5 and 8.

CAUTION: It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

## **Ordering Information**

Specify Part Number followed by Option Number (if desired)

Example



Option data sheets available. Contact Hewlett-Packard sales representative or authorized distributor.

## Package Outline Drawings Standard DIP Package





## **Reflow Temperature Profile**

MAXIMUM SOLDER REFLOW THERMAL PROFILE (NOTE: USE OF NON-CHLORINE ACTIVATED FLUXES IS RECOMMENDED.)

## **Regulatory Information**

The HCPL-3150 has been approved by the following organizations:

## UL

Recognized under UL 1577, Component Recognition Program, File E55361.

## CSA

Approved under CSA Component Acceptance Notice #5, File CA 88324.

## VDE (Option 060 only)

| Description                                                                                                                                                                                         | Symbol                | Characteristic | Unit  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------|-------|
| Installation classification per DIN VDE 0110/1.89, Table 1                                                                                                                                          |                       |                |       |
| for rated mains voltage $\leq 300$ Vrms                                                                                                                                                             |                       | I-IV           |       |
| for rated mains voltage $\leq 600$ Vrms                                                                                                                                                             |                       | I-III          |       |
| Climatic Classification                                                                                                                                                                             |                       | 55/100/21      |       |
| Pollution Degree (DIN VDE 0110/1.89)                                                                                                                                                                |                       | 2              |       |
| Maximum Working Insulation Voltage                                                                                                                                                                  | V <sub>IORM</sub>     | 630            | Vpeak |
| $\label{eq:Input to Output Test Voltage, Method b*} \ensuremath{V_{IORM}\ x\ 1.875} = V_{PR},\ 100\%\ Production\ Test with\ t_m = 1\ sec, \ensuremath{Partial\ discharge} < 5\ pC \ensuremath{PC}$ | V <sub>PR</sub>       | 1181           | Vpeak |
| Input to Output Test Voltage, Method a*<br>$V_{IORM} \ge 1.5 = V_{PR}$ , Type and Sample Test, $t_m = 60$ sec,<br>Partial discharge $< 5$ pC                                                        | $V_{\mathrm{PR}}$     | 945            | Vpeak |
| Highest Allowable Overvoltage*<br>(Transient Overvoltage t <sub>ini</sub> = 10 sec)                                                                                                                 | VIOTM                 | 6000           | Vpeak |
| Safety-Limiting Values – Maximum Values Allowed in the Event<br>of a Failure, Also See Figure 37, Thermal Derating Curve.                                                                           |                       |                |       |
| Case Temperature                                                                                                                                                                                    | $T_S$                 | 175            | °C    |
| Input Current                                                                                                                                                                                       | I <sub>S, INPUT</sub> | 230            | mA    |
| Output Power                                                                                                                                                                                        | PS, OUTPUT            | 600            | mW    |
| Insulation Resistance at $T_S$ , $V_{IO} = 500 \text{ V}$                                                                                                                                           | R <sub>S</sub>        | $\geq 10^9$    | Ω     |

VDE 0884 Insulation Characteristics (Option 060 Only)

\*Refer to the front of the optocoupler section of the current Catalog, under Product Safety Regulations section, (VDE 0884) for a detailed description of Method a and Method b partial discharge test profiles.

**Note:** Isolation characteristics are guaranteed only within the safety maximum ratings which must be ensured by protective circuits in application.

| Parameter                                            | Symbol | Value | Units | Conditions                                                                               |
|------------------------------------------------------|--------|-------|-------|------------------------------------------------------------------------------------------|
| Minimum External Air Gap<br>(External Clearance)     | L(101) | 7.1   | mm    | Measured from input terminals to output terminals, shortest distance through air.        |
| Minimum External Tracking<br>(External Creepage)     | L(102) | 7.4   | mm    | Measured from input terminals to output<br>terminals, shortest distance path along body. |
| Minimum Internal Plastic Gap<br>(Internal Clearance) |        | 0.08  | mm    | Through insulation distance conductor to conductor.                                      |
| Tracking Resistance<br>(Comparative Tracking Index)  | CTI    | 200   | Volts | DIN IEC 112/VDE 0303 Part 1                                                              |
| Isolation Group                                      |        | IIIa  |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                             |

## **Insulation and Safety Related Specifications**

Option 300 - surface mount classification is Class A in accordance with CECC 00802.

## **Absolute Maximum Ratings**

| Parameter                                                             | Symbol                               | Min.       | Max.            | Units      | Note |
|-----------------------------------------------------------------------|--------------------------------------|------------|-----------------|------------|------|
| Storage Temperature                                                   | T <sub>S</sub>                       | -55        | 125             | °C         |      |
| Operating Temperature                                                 | T <sub>A</sub>                       | -40        | 100             | °C         |      |
| Average Input Current                                                 | I <sub>F(AVG)</sub>                  |            | 25              | mA         | 1    |
| Peak Transient Input Current<br>(<1 μs pulse width, 300 pps)          | I <sub>F(TRAN)</sub>                 |            | 1.0             | A          |      |
| Reverse Input Voltage                                                 | V <sub>R</sub>                       |            | 5               | Volts      |      |
| "High" Peak Output Current                                            | I <sub>OH(PEAK)</sub>                |            | 0.6             | А          | 2    |
| "Low" Peak Output Current                                             | I <sub>OL(PEAK)</sub>                |            | 0.6             | A          | 2    |
| Supply Voltage                                                        | (V <sub>CC</sub> - V <sub>EE</sub> ) | 0          | 35              | Volts      |      |
| Output Voltage                                                        | V <sub>O(PEAK)</sub>                 | 0          | V <sub>CC</sub> | Volts      |      |
| Output Power Dissipation                                              | Po                                   |            | 250             | mW         | 3    |
| Total Power Dissipation                                               | P <sub>T</sub>                       |            | 295             | mW         | 4    |
| Lead Solder Temperature 260°C for 10 sec., 1.6 mm below seating plane |                                      |            |                 |            | ne   |
| Solder Reflow Temperature Profile                                     | See                                  | Package Ou | ıtline Drawin   | gs Section |      |

## **Recommended Operating Conditions**

| Parameter             | Symbol              | Min. | Max. | Units |
|-----------------------|---------------------|------|------|-------|
| Power Supply Voltage  | $(V_{CC} - V_{EE})$ | 15   | 30   | Volts |
| Input Current (ON)    | I <sub>F(ON)</sub>  | 7    | 16   | mA    |
| Input Voltage (OFF)   | V <sub>F(OFF)</sub> | -3.0 | 0.8  | V     |
| Operating Temperature | T <sub>A</sub>      | -40  | 100  | °C    |

## **Electrical Specifications (DC)**

Over recommended operating conditions ( $T_A = -40$  to  $100^{\circ}$ C,  $I_{F(ON)} = 7$  to 16 mA,  $V_{F(OFF)} = -3.0$  to 0.8 V,  $V_{CC} = 15$  to 30 V,  $V_{EE} =$  Ground) unless otherwise specified.

| Parameter             | Symbol                    | Min.                  | Typ.*                 | Max. | Units | <b>Test Conditions</b>                     | Fig.   | Note |
|-----------------------|---------------------------|-----------------------|-----------------------|------|-------|--------------------------------------------|--------|------|
| High Level            | I <sub>OH</sub>           | 0.1                   | 0.4                   |      | A     | $V_{\rm O} = (V_{\rm CC} - 4 \text{ V})$   | 2, 3,  | 5    |
| Output Current        |                           | 0.5                   |                       |      |       | $V_0 = (V_{CC} - 15 V)$                    | 17     | 2    |
| Low Level             | I <sub>OL</sub>           | 0.1                   | 0.6                   |      | A     | $V_{\rm O} = (V_{\rm EE} + 2.5  \text{V})$ | 5, 6   | 5    |
| Output Current        |                           | 0.5                   |                       |      |       | $V_{\rm O} = (V_{\rm EE} + 15 \text{ V})$  | 18     | 2    |
| High Level Output     | V <sub>OH</sub>           | (V <sub>CC</sub> - 4) | (V <sub>CC</sub> - 3) |      | V     | $I_0 = -100 \text{ mA}$                    | 1, 3   | 6, 7 |
| Voltage               |                           |                       |                       |      |       |                                            | 19     |      |
| Low Level Output      | VOL                       |                       | 0.4                   | 1.0  | V     | $I_0 = 100 \text{ mA}$                     | 4, 6   |      |
| Voltage               |                           |                       |                       |      |       |                                            | 20     |      |
| High Level            | I <sub>CCH</sub>          |                       | 2.5                   | 5.0  | mA    | Output Open,                               | 7, 8   |      |
| Supply Current        |                           |                       |                       |      |       | $I_F = 7 \text{ to } 16 \text{ mA}$        |        |      |
| Low Level             | I <sub>CCL</sub>          |                       | 2.7                   | 5.0  | mA    | Output Open,                               |        |      |
| Supply Current        |                           |                       |                       |      |       | $V_{\rm F} = -3.0$ to $+0.8$ V             |        |      |
| Threshold Input       | I <sub>FLH</sub>          |                       | 2.2                   | 5.0  | mA    | $I_0 = 0 mA$ ,                             | 9, 15, |      |
| Current Low to High   |                           |                       |                       |      |       | $V_0 > 5 V$                                | 21     |      |
| Threshold Input       | $V_{\rm FHL}$             | 0.8                   |                       |      | V     |                                            |        |      |
| Voltage High to Low   |                           |                       |                       |      |       |                                            |        |      |
| Input Forward Voltage | V <sub>F</sub>            | 1.2                   | 1.5                   | 1.8  | V     | $I_F = 10 \text{ mA}$                      | 16     |      |
| Temperature           | $\Delta V_F / \Delta T_A$ |                       | -1.6                  |      | mV/°C | $I_F = 10 \text{ mA}$                      |        |      |
| Coefficient of        |                           |                       |                       |      |       |                                            |        |      |
| Forward Voltage       |                           |                       |                       |      |       |                                            |        |      |
| Input Reverse         | BV <sub>R</sub>           | 5                     |                       |      | V     | $I_R = 10 \ \mu A$                         |        |      |
| Breakdown Voltage     |                           |                       |                       |      |       |                                            |        |      |
| Input Capacitance     | CIN                       |                       | 60                    |      | pF    | $f = 1 MHz, V_F = 0 V$                     |        |      |
| UVLO Threshold        | V <sub>UVLO+</sub>        | 11.0                  | 12.3                  | 13.5 | V     | $V_0 > 5 V_0$                              | 22,    |      |
|                       | V <sub>UVLO-</sub>        | 9.5                   | 10.7                  | 12.0 |       | $I_F = 10 \text{ mA}$                      | 36     |      |
| UVLO Hysteresis       | UVLO <sub>HYS</sub>       |                       | 1.6                   |      | V     |                                            |        |      |

\*All typical values at  $T_{\rm A}$  = 25 °C and  $V_{\rm CC}$  -  $V_{\rm EE}$  = 30 V, unless otherwise noted.

## **Switching Specifications (AC)**

Over recommended operating conditions ( $T_A = -40$  to  $100^{\circ}$ C,  $I_{F(ON)} = 7$  to 16 mA,  $V_{F(OFF)} = -3.0$  to 0.8 V,  $V_{CC} = 15$  to 30 V,  $V_{EE} =$  Ground) unless otherwise specified.

| Parameter          | Symbol                | Min.  | Typ.* | Max. | Units | Test Conditions                                      | Fig.    | Note   |
|--------------------|-----------------------|-------|-------|------|-------|------------------------------------------------------|---------|--------|
| Propagation Delay  | t <sub>PLH</sub>      | 0.10  | 0.30  | 0.50 | μs    | $Rg = 47 \Omega,$                                    | 10, 11, | 14     |
| Time to High       |                       |       |       |      |       | Cg = 3 nF,                                           | 12, 13  |        |
| Output Level       |                       |       |       |      |       | f = 10  kHz,                                         | 14, 23  |        |
|                    |                       |       |       |      |       | Duty Cycle = $50\%$                                  |         |        |
| Propagation Delay  | $t_{\rm PHL}$         | 0.10  | 0.27  | 0.50 | μs    |                                                      |         |        |
| Time to Low        |                       |       |       |      |       |                                                      |         |        |
| Output Level       |                       |       |       |      |       |                                                      |         |        |
| Pulse Width        | PWD                   |       |       | 0.3  | μs    |                                                      |         | 15     |
| Distortion         |                       |       |       |      |       |                                                      |         |        |
| Propagation Delay  | PDD                   | -0.35 |       | 0.35 | μs    | -                                                    | 34,35   | 10     |
| Difference Between | $(t_{PHL} - t_{PLH})$ |       |       |      |       |                                                      |         |        |
| Any Two Parts      |                       |       |       |      |       |                                                      |         |        |
| Rise Time          | t <sub>r</sub>        |       | 0.1   |      | μs    |                                                      | 23      |        |
| Fall Time          | t <sub>f</sub>        |       | 0.1   |      | μs    |                                                      |         |        |
| UVLO Turn On       | t <sub>UVLO ON</sub>  |       | 0.8   |      | μs    | $V_0 > 5 V,$                                         | 22      |        |
| Delay              |                       |       |       |      |       | $I_F = 10 \text{ mA}$                                |         |        |
| UVLO Turn Off      | t <sub>UVLO OFF</sub> |       | 0.6   |      | μs    | $V_0 < 5 V$ ,                                        |         |        |
| Delay              |                       |       |       |      |       | $I_F = 10 \text{ mA}$                                |         |        |
| Output High Level  |                       | 15    | 30    |      | kV/μs | $T_A = 25^{\circ}C,$                                 | 24      | 11, 12 |
| Common Mode        |                       |       |       |      |       | $I_{\rm F} = 10$ to 16 mA,                           |         |        |
| Transient          |                       |       |       |      |       | $V_{CM} = 1500 V,$                                   |         |        |
| Immunity           |                       |       |       |      |       | $V_{CC} = 30 V$                                      |         |        |
| Output Low Level   | CM <sub>L</sub>       | 15    | 30    |      | kV/µs |                                                      |         | 11, 13 |
| Common Mode        |                       |       |       |      |       | $V_{CM} = 1500 \text{ V},$<br>$V_{F} = 0 \text{ V},$ |         |        |
| Transient          |                       |       |       |      |       |                                                      |         |        |
| Immunity           |                       |       |       |      |       | $V_{CC} = 30 V$                                      |         |        |

## **Package Characteristics**

| Parameter           | Symbol            | Min. | Typ.* | Max. | Units | Test Conditions        | Fig. | Note |
|---------------------|-------------------|------|-------|------|-------|------------------------|------|------|
| Input-Output        | V <sub>ISO</sub>  | 2500 |       |      | Vrms  | RH < 50%,              |      | 8,9  |
| Momentary           |                   |      |       |      |       | t = 1 min.,            |      |      |
| Withstand Voltage** |                   |      |       |      |       | $T_A = 25^{\circ}C$    |      |      |
| Resistance          | R <sub>I-O</sub>  |      | 1012  |      | Ω     | $V_{I-O} = 500 V_{DC}$ |      | 9    |
| (Input - Output)    |                   |      |       |      |       |                        |      |      |
| Capacitance         | C <sub>I-O</sub>  |      | 0.6   |      | pF    | f = 1 MHz              |      |      |
| (Input - Output)    |                   |      |       |      |       |                        |      |      |
| LED-to-Case         | $\theta_{\rm LC}$ |      | 391   |      | °C/W  | Thermocouple           | 28   |      |
| Thermal Resistance  |                   |      |       |      |       | located at center      |      |      |
| LED-to-Detector     | $\theta_{\rm LD}$ |      | 439   |      | °C/W  | underside of           |      |      |
| Thermal Resistance  |                   |      |       |      |       | package                |      |      |
| Detector-to-Case    | $\theta_{\rm DC}$ |      | 119   |      | °C/W  |                        |      |      |
| Thermal Resistance  |                   |      |       |      |       |                        |      |      |

\*All typical values at  $T_A = 25$  °C and  $V_{CC}$  -  $V_{EE} = 30$  V, unless otherwise noted. \*\*The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating refer to your equipment level safety specification or HP Application Note 1074 entitled "Optocoupler Input-Output Endurance Voltage." 1-202

#### Notes:

(V<sub>OH</sub> - V<sub>CC</sub> ) – HIGH OUTPUT VOLTAGE DROP – V

0

-2

-3

-40 -20

0 20 40 60 80 100

Figure 1. V<sub>OH</sub> vs. Temperature.

- TEMPERATURE - °C

ТА

- 1. Derate linearly above 70°C free-air temperature at a rate of 0.3 mA/°C.
- 2. Maximum pulse width = 10  $\mu$ s, maximum duty cycle = 0.2%. This value is intended to allow for component tolerances for designs with I<sub>0</sub> peak minimum = 0.5 A. See Applications section for additional details on limiting I<sub>0H</sub> peak.
- 3. Derate linearly above 70°C free-air temperature at a rate of 4.8 mW/°C.
- 4. Derate linearly above 70°C free-air temperature at a rate of 5.4 mW/°C. The maximum LED junction temperature should not exceed 125°C.
  5. Maximum pulse width = 50 µs,
- 6. In this test V<sub>OH</sub> is measured with a dc

I<sub>F</sub> = 7 to 16 mA

I<sub>OUT</sub> = -100 mA V<sub>CC</sub> = 15 to 30 V V<sub>EE</sub> = 0 V

load current. When driving capacitive



- 7. Maximum pulse width = 1 ms, maximum duty cycle = 20%.
- 8. In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage  $\geq 3000$  Vrms for 1 second (leakage detection current limit,  $I_{LO} \leq 5 \ \mu A$ ). This test is performed before the 100% production test for partial discharge (method b) shown in the VDE 0884 Insulation Characteristics Table, if applicable.
- 9. Device considered a two-terminal device: pins 1, 2, 3, and 4 shorted together and pins 5, 6, 7, and 8 shorted together.
- 10. The difference between  $t_{PHL}$  and  $t_{PLH}$  between any two HCPL-3150 parts

0.50  $I_{F} = 7 \text{ to } 16 \text{ mA}$ I<sub>OH</sub> – OUTPUT HIGH CURRENT – A  $V_{OUT} = V_{CC} - 4 V$  $V_{CC} = 15 \text{ to } 30 V$  $V_{EE} = 0 V$ 0.45 0.40 0.35 0.30 0.25 40 -20 0 20 40 60 80 100 TA – TEMPERATURE – °C

Figure 2. I<sub>OH</sub> vs. Temperature.

under the same test condition.

- 11. Pins 1 and 4 need to be connected to LED common.
- 12. Common mode transient immunity in the high state is the maximum tolerable  $|dV_{CM}/dt|$  of the common mode pulse,  $V_{CM}$ , to assure that the output will remain in the high state (i.e.,  $V_O > 15.0$  V).
- 13. Common mode transient immunity in a low state is the maximum tolerable  $|dV_{CM}/dt|$  of the common mode pulse,  $V_{CM}$ , to assure that the output will remain in a low state (i.e.,  $V_{O} < 1.0$  V).
- 14. This load condition approximates the gate load of a 1200 V/25 A IGBT.
- 15. Pulse Width Distortion (PWD) is defined as  $|t_{PHL}-t_{PLH}|$  for any given device.



Figure 3. V<sub>OH</sub> vs. I<sub>OH</sub>.



Figure 4. V<sub>OL</sub> vs. Temperature.





Figure 5. I<sub>OL</sub> vs. Temperature.

Figure 6. V<sub>OL</sub> vs. I<sub>OL</sub>.



Figure 7.  $I_{\rm CC}$  vs. Temperature.





Figure 9.  $I_{FLH}$  vs. Temperature.



Figure 10. Propagation Delay vs. V<sub>CC</sub>.





Figure 11. Propagation Delay vs. I<sub>F</sub>.



Figure 12. Propagation Delay vs. Temperature.



Figure 13. Propagation Delay vs. Rg.



Figure 14. Propagation Delay vs. Cg.



Figure 15. Transfer Characteristics.









Figure 17. I<sub>OH</sub> Test Circuit.



Figure 18. I<sub>OL</sub> Test Circuit.



Figure 20.  $V_{OL}$  Test Circuit.

Figure 19. V<sub>OH</sub> Test Circuit.



Figure 21.  $I_{\rm FLH}$  Test Circuit.



Figure 22. UVLO Test Circuit.



Figure 23. t<sub>PLH</sub>, t<sub>PHL</sub>, t<sub>r</sub>, and t<sub>f</sub> Test Circuit and Waveforms.





SWITCH AT B: I<sub>F</sub> = 0 mA

Figure 24. CMR Test Circuit and Waveforms.

### Applications Information Eliminating Negative IGBT Gate Drive

To keep the IGBT firmly off, the HCPL-3150 has a very low maximum  $V_{OL}$  specification of 1.0 V. The HCPL-3150 realizes this very low  $V_{OL}$  by using a DMOS transistor with 4  $\Omega$  (typical) on resistance in its pull down circuit. When the HCPL-3150 is in the low state,

the IGBT gate is shorted to the emitter by Rg + 4  $\Omega$ . Minimizing Rg and the lead inductance from the HCPL-3150 to the IGBT gate and emitter (possibly by mounting the HCPL-3150 on a small PC board directly above the IGBT) can eliminate the need for negative IGBT gate drive in many applications as shown in Figure 25. Care should be taken with such a PC board design to avoid routing the IGBT collector or emitter traces close to the HCPL-3150 input as this can result in unwanted coupling of transient signals into the HCPL-3150 and degrade performance. (If the IGBT drain must be routed near the HCPL-3150 input, then the LED should be reverse-biased when in the off state, to prevent the transient signals coupled from the IGBT drain from turning on the HCPL-3150.)



Figure 25. Recommended LED Drive and Application Circuit.

#### Selecting the Gate Resistor (Rg) to Minimize IGBT Switching Losses.

**Step 1: Calculate Rg Minimum From the I<sub>OL</sub> Peak Specification.** The IGBT and Rg in Figure 26 can be analyzed as a simple RC circuit with a voltage supplied by the HCPL-3150.

$$Rg \ge \frac{(V_{CC} - V_{EE} - V_{OL})}{I_{OLPEAK}}$$
$$= \frac{(V_{CC} - V_{EE} - 1.7 V)}{I_{OLPEAK}}$$
$$= \frac{(15 V + 5 V - 1.7 V)}{0.6 A}$$

=  $30.5 \Omega$ 

The  $V_{OL}$  value of 2 V in the previous equation is a conservative value of  $V_{OL}$  at the peak current of 0.6 A (see Figure 6). At lower Rg values the voltage supplied by the HCPL-3150 is not an ideal voltage step. This results in lower peak currents (more margin) than predicted by this analysis. When negative gate drive is not used V<sub>EE</sub> in the previous equation is equal to zero volts.

Step 2: Check the HCPL-3150 Power Dissipation and Increase Rg if Necessary. The HCPL-3150 total power dissipation ( $P_T$ ) is equal to the sum of the emitter power ( $P_E$ ) and the output power ( $P_O$ ): 
$$\begin{split} P_T &= P_E + P_O \\ P_E &= I_F \cdot V_F \cdot Duty \ Cycle \\ P_O &= P_{O(BLAS)} + P_{O \ (SWITCHING)} \\ &= I_{CC} \cdot (V_{CC} \cdot V_{EE}) \\ &+ E_{SW} (R_G, Q_G) \cdot f \end{split}$$

For the circuit in Figure 26 with  $I_F$ (worst case) = 16 mA, Rg = 30.5  $\Omega$ , Max Duty Cycle = 80%, Qg = 500 nC, f = 20 kHz and  $T_A$ max = 90°C:

 $P_E = 16 \ mA \cdot 1.8 \ V \cdot 0.8 = 23 \ mW$ 

$$\begin{array}{l} P_{O} = 4.25 \; mA{\cdot}20 \; V \\ + \; 4.0 \; \mu J{\cdot}20 \; kHz \\ = \; 85 \; mW + \; 80 \; mW \\ = \; 165 \; mW \\ > \; 154 \; mW \left( P_{O(MAX)} \; @ \; 90^{\circ}C \\ = \; 250 \; mW{-}20C{\cdot}4.8 \; mW/C \right) \end{array}$$



Figure 26. HCPL-3150 Typical Application Circuit with Negative IGBT Gate Drive.

| P <sub>E</sub><br>Parameter | Description    |
|-----------------------------|----------------|
| I <sub>F</sub>              | LED Current    |
| V <sub>F</sub>              | LED On Voltage |
| Duty Cycle                  | Maximum LED    |
|                             | Duty Cycle     |

| Po Parameter    | Description                                 |
|-----------------|---------------------------------------------|
| $I_{CC}$        | Supply Current                              |
| V <sub>CC</sub> | Positive Supply Voltage                     |
| $V_{\rm EE}$    | Negative Supply Voltage                     |
| $E_{SW}(Rg,Qg)$ | Energy Dissipated in the HCPL-3150 for each |
|                 | IGBT Switching Cycle (See Figure 27)        |
| f               | Switching Frequency                         |

The value of 4.25 mA for  $I_{CC}$  in the previous equation was obtained by derating the  $I_{CC}$  max of 5 mA (which occurs at -40°C) to  $I_{CC}$  max at 90°C (see Figure 7).

Since  $P_0$  for this case is greater than  $P_{O(MAX)}$ , Rg must be increased to reduce the HCPL-3150 power dissipation.

$$P_{O(SWITCHING MAX)} = P_{O(MAX)} - P_{O(BIAS)} = 154 \text{ mW} - 85 \text{ mW} = 69 \text{ mW}$$
$$= 69 \text{ mW}$$
$$E_{SW(MAX)} = \frac{P_{O(SWITCHINGMAX)}}{f} = \frac{69 \text{ mW}}{20 \text{ kHz}} = 3.45 \text{ }\mu J$$

For Qg = 500 nC, from Figure 27, a value of  $E_{SW}$  = 3.45 µJ gives a  $\underline{Rg}$  = 41  $\Omega$ .

#### **Thermal Model**

The steady state thermal model for the HCPL-3150 is shown in Figure 28. The thermal resistance values given in this model can be used to calculate the temperatures at each node for a given operating condition. As shown by the model, all heat generated flows through  $\theta_{CA}$  which raises the case temperature  $T_C$ accordingly. The value of  $\theta_{CA}$ depends on the conditions of the board design and is, therefore, determined by the designer. The value of  $\theta_{CA} = 83^{\circ}C/W$  was obtained from thermal measurements using a 2.5 x 2.5 inch PC board, with small traces (no ground plane), a single HCPL-3150 soldered into the center of the board and still air. The absolute maximum power dissipation derating specifications assume a  $\theta_{CA}$  value of 83°C/W.

From the thermal mode in Figure 28 the LED and detector IC junction temperatures can be expressed as:

$$T_{JE} = P_E \cdot (\theta_{LC}) | (\theta_{LD} + \theta_{DC}) + \theta_{CA})$$
  
+  $P_D \cdot \left( \frac{\theta_{LC} \cdot \theta_{DC}}{\theta_{LC} + \theta_{DC} + \theta_{LD}} + \theta_{CA} \right) + T_D$   
$$T_{JD} = P_E \left( \frac{\theta_{LC} \cdot \theta_{DC}}{\theta_{LC} + \theta_{DC} + \theta_{LD}} + \theta_{CA} \right)$$
  
+  $P_D \cdot (\theta_{DC}) | (\theta_{LD} + \theta_{LC}) + \theta_{CA}) + T_A$ 

Inserting the values for  $\theta_{LC}$  and  $\theta_{DC}$  shown in Figure 28 gives:

$$T_{JE} = P_E \cdot (230^{\circ}\text{C/W} + \theta_{CA}) + P_D \cdot (49^{\circ}\text{C/W} + \theta_{CA}) + T_A$$
$$T_{JD} = P_E \cdot (49^{\circ}\text{C/W} + \theta_{CA}) + P_D \cdot (104^{\circ}\text{C/W} + \theta_{CA}) + T_A$$

For example, given  $P_E = 45$  mW,  $P_O = 250$  mW,  $T_A = 70$  °C and  $\theta_{CA}$ = 83 °C/W:

$$T_{JE} = P_E^{\bullet} 313^{\circ}C/W + P_D^{\bullet} 132^{\circ}C/W + T_A$$
  
= 45 mW•313°C/W + 250 mW  
•132°C/W + 70°C = 117°C

$$\begin{split} T_{JD} &= \mathrm{P}_{E}^{\bullet} 132^{\circ}\mathrm{C/W} + \mathrm{P}_{D}^{\bullet} 187^{\circ}\mathrm{C/W} + T_{A} \\ &= 45 \ \mathrm{mW}^{\bullet} 132\mathrm{C/W} + 250 \ \mathrm{mW} \\ &\bullet 187^{\circ}\mathrm{C/W} + 70^{\circ}\mathrm{C} = 123^{\circ}\mathrm{C} \end{split}$$

 $T_{JE}$  and  $T_{JD}$  should be limited to 125°C based on the board layout and part placement ( $\theta_{CA}$ ) specific to the application.

## LED Drive Circuit Considerations for Ultra High CMR Performance

Without a detector shield, the dominant cause of optocoupler CMR failure is capacitive coupling from the input side of the optocoupler, through the package, to the detector IC as

shown in Figure 29. The HCPL-3150 improves CMR performance by using a detector IC with an optically transparent Faraday shield, which diverts the capacitively coupled current away from the sensitive IC circuitry. How A ever, this shield does not eliminate the capacitive coupling between the LED and optocoupler pins 5-8 as shown in Figure 30. This capacitive coupling causes perturbations in the LED current during common mode transients and becomes the major source of CMR failures for a shielded optocoupler. The main design objective of a high CMR LED drive circuit becomes keeping the LED in the proper state (on or off) during common mode transients. For example, the recommended application circuit (Figure 25), can achieve 15 kV/µs CMR while minimizing component complexity.

Techniques to keep the LED in the proper state are discussed in the next two sections.



Figure 27. Energy Dissipated in the HCPL-3150 for Each IGBT Switching Cycle.



Figure 28. Thermal Model.

# CMR with the LED On $(CMR_{\rm H})$

A high CMR LED drive circuit must keep the LED on during common mode transients. This is achieved by overdriving the LED current beyond the input threshold so that it is not pulled below the threshold during a transient. A minimum LED current of 10 mA provides adequate margin over the maximum  $I_{FLH}$  of 5 mA to achieve 15 kV/µs CMR.

# CMR with the LED Off (CMR<sub>L</sub>)

A high CMR LED drive circuit must keep the LED off  $(V_F \leq V_{F(OFF)})$  during common mode transients. For example, during a -dV<sub>CM</sub>/dt transient in Figure 31, the current flowing through C<sub>LEDP</sub> also flows through the R<sub>SAT</sub> and V<sub>SAT</sub> of the logic gate. As long as the low state voltage developed across the logic gate is less than V<sub>F(OFF)</sub>, the LED will remain off and no common mode failure will occur.



- $T_{JD}$  = detector IC junction temperature
- $T_{\rm C}$  = case temperature measured at the center of the package bottom
- $\theta_{LC}$  = LED-to-case thermal resistance
- $\theta_{LD}$  = LED-to-detector thermal resistance
- $\theta_{DC}$  = detector-to-case thermal resistance
- $\theta_{CA}$  = case-to-ambient thermal resistance
- $*\theta_{CA}$  will depend on the board design and the placement of the part.

The open collector drive circuit, shown in Figure 32, cannot keep the LED off during a  $+dV_{CM}/dt$  transient, since all the current flowing through  $C_{LEDN}$  must be supplied by the LED, and it is not recommended for applications requiring ultra high CMR<sub>L</sub> performance. Figure 33 is an alternative drive circuit which, like the recommended application circuit (Figure 25), does achieve ultra high CMR performance by shunting the LED in the off state.

## Under Voltage Lockout Feature

The HCPL-3150 contains an under voltage lockout (UVLO) feature that is designed to protect the IGBT under fault conditions which cause the HCPL-3150 supply voltage (equivalent to the fully-charged IGBT gate voltage) to drop below a level necessary to keep the IGBT in a low resistance state. When the HCPL-3150 output is in the high state and the supply voltage drops below the HCPL-3150 V<sub>UVLO</sub>. threshold (9.5 < V<sub>UVLO</sub>. <12.0), the

optocoupler output will go into the low state with a typical delay, UVLO Turn Off Delay, of 0.6  $\mu$ s. When the HCPL-3150 output is in the low state and the supply voltage rises above the HCPL-3150 V<sub>UVLO+</sub> threshold (11.0 < V<sub>UVLO+</sub> < 13.5), the optocoupler will go into the high state (assuming LED is "ON") with a typical delay, UVLO TURN On Delay, of 0.8  $\mu$ s.

#### IPM Dead Time and Propagation Delay Specifications

The HCPL-3150 includes a Propagation Delay Difference (PDD) specification intended to help designers minimize "dead time" in their power inverter designs. Dead time is the time period during which both the high and low side power transistors (Q1 and Q2 in Figure 25) are off. Any overlap in Q1 and Q2 conduction will result in large currents flowing through the power devices from the highto the low-voltage motor rails.

To minimize dead time in a given design, the turn on of LED2 should be delayed (relative to the



Figure 29. Optocoupler Input to Output Capacitance Model for Unshielded Optocouplers.



Figure 30. Optocoupler Input to Output Capacitance Model for Shielded Optocouplers.



Figure 31. Equivalent Circuit for Figure 25 During Common Mode Transient.



Figure 33. Recommended LED Drive Circuit for Ultra-High CMR.

turn off of LED1) so that under worst-case conditions, transistor Q1 has just turned off when transistor Q2 turns on, as shown in Figure 34. The amount of delay necessary to achieve this conditions is equal to the maximum value of the propagation delay difference specification, PDD<sub>MAX</sub>, which is specified to be 350 ns over the operating temperature range of -40°C to 100°C.

Delaying the LED signal by the maximum propagation delay difference ensures that the minimum dead time is zero, but it does not tell a designer what the maximum dead time will be. The



Figure 32. Not Recommended Open Collector Drive Circuit.

maximum dead time is equivalent to the difference between the maximum and minimum propagation delay difference specifications as shown in Figure 35. The maximum dead time for the HCPL-3150 is 700 ns (= 350 ns -(-350 ns)) over an operating temperature range of - $40^{\circ}$ C to  $100^{\circ}$ C.

Note that the propagation delays used to calculate PDD and dead time are taken at equal temperatures and test conditions since the optocouplers under consideration are typically mounted in close proximity to each other and are switching identical IGBTs.



\*PDD = PROPAGATION DELAY DIFFERENCE NOTE: FOR PDD CALCULATIONS THE PROPAGATION DELAYS ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS.





\*PDD = PROPAGATION DELAY DIFFERENCE NOTE: FOR DEAD TIME AND PDD CALCULATIONS ALL PROPAGATION DELAYS ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS.

Figure 35. Waveforms for Dead Time.



Figure 36.Under Voltage Lock Out.



Figure 37. Thermal Derating Curve, Dependence of Safety Limiting Value with Case Temperature per VDE 0884.