

#### HV7121B CMOS IMAGE SENSOR With 8-bit ADC

# DESCRIPTION

HV7121B is a highly integrated single chip CMOS color image sensor using Hynix 0.5um CMOS process developed for image application to realize high efficiency R/G/B photo sensor. The sensor has 414X314 pixels total, and 400X300 pixels effective. Each pixel is high photo sensitive, small size active pixel element that converts photons to analog voltage signal. The sensor has three on-chip 8 bit Digital to Analog Convert (DAC) and 414 comparators to digitize the pixel output. The three on-chip 8 bit DAC can be used for independent R/G/B gain control. Hynix proprietary on-chip Correlated Double Sampling (CDS) circuit can reduce Fixed Pattern Noise (FPN) dramatically. The whole 8 bit digital color raw data is directly available on the package pins and just a few control signals are needed for whole chip control, so it is very ease to configure a system using the sensor.

## FEATURES

- 400 x 300 pixels resolution
- 8um x 8um square pixel
- High efficiency R/G/B color photo sensors
- Integrated 8-bit ADC for direct digital output
- Low power 3.3V operation (5V tolerant I/O)
- Integrated pan control and window sizing
- Clock speed up to 15MHz
- Programmable frame rate and synchronous format
- Full function control through standard I<sup>2</sup>C bus
- Built-in Automatic Gain Control (AGC)
- 48 pin CLCC
- Bayer RGB color pattern
- Anti-blooming circuit
- Flexible exposure time control
- Integrated on-chip timing and drive control
- 1/4" optical format

# **TECHNICAL SPECIFICATION**

| Pixel resolution                     | 402x302            |
|--------------------------------------|--------------------|
| Pixel size                           | 8x8um <sup>2</sup> |
| Fill factor                          | 30%                |
| Format                               | CIF                |
| Sensitivity                          | 2.5V/lux·sec       |
| Supply voltage for analog            | 3.3V               |
| Supply voltage for digital           | 3.3V               |
| Supply voltage for 5V tolerant input | 5.0V               |
| Power Consumption                    | @15MHz             |
| Operating temperature                | 0~40 Centigrade    |
| Technology                           | 0.5um 3metal CMOS  |

# FUNCTIONAL BLOCK DIAGRAM



## **ELECTRICAL CHARACTERISTICS**

#### **Absolute Maximum Ratings**

| • | Supply voltage(Analog, Digital)   | : | 3.0 V | ~ | 3.6 V |
|---|-----------------------------------|---|-------|---|-------|
| • | Voltage on any input pins         | : | 0 V   | ~ | 5.0 V |
| • | Operating Temperature(Centigrade) | : | 0     | ~ | 40    |
| • | Storage Temperature(Centigrade)   | : | -30   | ~ | 80    |

Note : Input pins are 5V tolerant. Stresses exceeding the absolute maximum ratings may induce failure.

#### **DC Operating Conditions**

| Symbol          | Parameter                         | Units   | Min. | Max. | Load[pF] | Notes |
|-----------------|-----------------------------------|---------|------|------|----------|-------|
| V <sub>dd</sub> | Internal operation supply voltage | Volt    | 3.0  | 3.6  |          |       |
| V <sub>ih</sub> | Input voltage logic "1"           | Volt    | 2.0  | 5    | 6.5      |       |
| V <sub>il</sub> | Input voltage logic "0"           | Volt    | 0    | 0.8  | 6.5      |       |
| V <sub>oh</sub> | Output voltage logic "1"          | Volt    | 2.15 | 3.6  | 60       |       |
| V <sub>ol</sub> | Output voltage logic "0"          | Volt    | 0.4  | 0.4  | 60       |       |
| Ta              | Ambient operating temperature     | Celsius | 0    | 40   |          |       |

#### **AC Operating Conditions**

| Symbol | Parameter                        | Max Operation Frequency | Units | Notes |
|--------|----------------------------------|-------------------------|-------|-------|
| MCLK   | Main clock frequency             | 20                      | MHz   | 1     |
| SCK    | I <sup>2</sup> C clock frequency | 400                     | KHz   | 2     |

1. MCLK can be divided according to Clock Divide Register for internal clock.

2. SCK is driven by host processor. For the detail serial bus timing, refer to fC Spec.

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.

# **ELECTRO-OPTICAL CHARACTERISTICS**

Color temperature of light source: 3200K / IR cut-off filter (CM-500S, 1mm thickness) is used. --- 8)

|                          |              | •    |         | •    | ,    |
|--------------------------|--------------|------|---------|------|------|
| Parameter                | Units        | Min. | Typical | Max. | Note |
| Sensitivity              | mV / lux∙sec | 1600 | 2500    |      | 1)   |
| Dark Signal              | mV/sec       |      | 5       | 100  | 2)   |
| Output Saturation Signal | mV           | 1200 | 1250    |      | 3)   |
| Dynamic Range            | dB           |      |         | 48   | 4)   |
| Output Signal Shading    | %            |      | 8       | 13   | 5)   |
| Dark Signal Shading      | mV/sec       |      | 3       | 300  | 6)   |
| Frame Rate               | fps          |      |         | 60   | 7)   |

Note:

- 1) Measured at 28lux illumination for exposure time 10 ms.
- 2) Measured at zero illumination for exposure time 50 ms. ( $T_{temp} = 40$  Centigrade)
- 3) Measured at  $V_{dd}$  =3.3V and 100lux illumination for exposure time 50msec.
- 4) 48dB is limited by 8-bit ADC.
- 5) Variance of average value of 4x4 pixels response of each block over all equal blacks at 50% saturation level illumination for exposure time 10msec.
- 6) Range between  $V_{max}$  and  $V_{min}$  at zero illumination for exposure time 50msec, where  $V_{max}$  and  $V_{min}$  are the maximum and minimum values of each block s response, respectively.
- 7) Measured at MCLK 15MHz.

Integration time must be set in order for effective window height not to exceed window height.

It s because effective window height is directly proportional to integration time.

8) We recommend the IR cut-off filter with transmittance 50% at cut-off frequency 650nm for the real applications.

## Soldering

Infrared(IR) / Convection solder reflow condition

| Parameter              | Units   | Min. | Typical | Max. | Note |
|------------------------|---------|------|---------|------|------|
| Peak Temperature Range | Celsius | -    | 230     | 240  | 1)   |

Note:

1) Time within 5 Celsius of actual peak temperature, 10sec

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



# **INPUT / OUTPUT AC CHARACTERISTICS**

- All output timing delays are measured with output load 60[pF].
- Output delay include the internal clock path delay 6[ns] and output driving delay that changes in respect to the output load, the operating environment, and a board design.
- Due to the variable valid time delay of the output, output signals may be latched in the negative edge of MCLK for the stable data transfer between the image sensor and a host for less than 15MHz operation.

#### MCLK to HSYNC/VSYNC Timing



- T<sub>1</sub>: MCLK rising to HSYNC/VSYNC valid maximum time : 18ns [output load: 60pF]
- T<sub>2</sub>: HSYNC/VSYNC valid time : minimum 1 clock(subject to T<sub>1</sub>, T<sub>2</sub> timing rule)

# MCLK to DATA Timing



 $T_3$ : MCLK rising to DATA valid maximum time : 18ns [output load: 60pF] **Note**) HSYNC signal is high when valid data is on the DATA bus.

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



# INPUT / OUTPUT AC CHARACTERISTICS (Continue)

#### ENB Timing



- T<sub>4</sub> : ENB Setup Time : 5[ns]
- T<sub>5</sub> : ENB Hold Time : 5[ns]
- T<sub>6</sub> : ENB valid Time : minimum 2 clock

# **RESET Timing**

Must in Valid (active low) state at least 8 MCLK periods



# INPUT / OUTPUT AC CHARACTERISTICS (Continue)

# I<sup>2</sup>C Bus (Programming Serial Bus) Timing



# I<sup>2</sup>C Bus Interface Timing

| Parameter                                                         | Symbol                           | Min. | Max. | Unit |
|-------------------------------------------------------------------|----------------------------------|------|------|------|
| SCK clock frequency                                               | f <sub>sck</sub>                 | 0    | 400  | KHz  |
| Time that fC bus must be free before a new transmission can start | t <sub>buf</sub>                 | 1.2  |      | us   |
| Hold time for a START                                             | t <sub>hd</sub> ;s <sub>ta</sub> | 1.0  |      | US   |
| LOW period of SCK                                                 | t <sub>low</sub>                 | 1.2  |      | us   |
| HIGH period of SCK                                                | t <sub>high</sub>                | 1.0  |      | us   |
| Setup time for START                                              | t <sub>su</sub> ;s <sub>ta</sub> | 1.2  |      | us   |
| Data hold time                                                    | t <sub>hd</sub> ;d <sub>at</sub> | 1.3  |      | us   |
| Data setup time                                                   | t <sub>su</sub> ;d <sub>at</sub> | 250  |      | ns   |
| Rise time of both SDA and SCK                                     | t <sub>r</sub>                   |      | 250  | ns   |
| Fall time of both SDA and SCK                                     | t <sub>f</sub>                   |      | 300  | ns   |
| Setup time for STOP                                               | t <sub>su</sub> ;s <sub>to</sub> | 1.2  |      | us   |
| Capacitive load of each bus lines(SDA,SCK)                        | Cb                               |      |      | pf   |

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



HV7121B CMOS IMAGE SENSOR With 8-bit ADC

# **PIN CONFIGURATION (48 pin CLCC)**



| PIN NO. | NAME  | PIN NO. | NAME  |
|---------|-------|---------|-------|
| 1       | SCK   | 26      | DGND  |
| 2       | DGND  | 27      | DATA3 |
| 3       | ENB   | 28      | DATA2 |
| 4       | DGND  | 29      | DATA1 |
| 5       | MCLK  | 30      | DATA0 |
| 6       | VDD5  | 31      | DVDD  |
| 7       | AVDD  | 32      | DGND  |
| 8       | AGND  | 42      | DVDD  |
| 17      | AGND  | 43      | RESET |
| 18      | AVDD  | 44      | VSYNC |
| 21      | DGND  | 45      | HSYNC |
| 22      | DATA7 | 46      | DGND  |
| 23      | DATA6 | 47      | SDA   |
| 24      | DATA5 | 48      | DGND  |

Pin9~16, Pin19~20, Pin33~41 : No Connection

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.

25

DATA4



# **PIN DESCRIPTIONS (48 Pin CLCC)**

| PIN     | NAME     | I/O | DESCRIPTION                                                                          |  |  |  |
|---------|----------|-----|--------------------------------------------------------------------------------------|--|--|--|
| 1       | SCK      |     | I <sup>2</sup> C Clock ; I <sup>2</sup> C clock control from I <sup>2</sup> C master |  |  |  |
| 2       | DGND     |     | Digital Ground                                                                       |  |  |  |
| 3       | ENB      |     | Sensor Enable Signal ; 'H' enable normal operation                                   |  |  |  |
|         |          |     | 'L' disable sensor                                                                   |  |  |  |
| 4       | DGND     |     | Digital Ground                                                                       |  |  |  |
| 5       | MCLK     | I   | Master Clock (up to 15MHz)                                                           |  |  |  |
|         |          |     | ; Global master clock for image sensor internal timing control                       |  |  |  |
| 6       | VDD5     |     | I/O bias voltage for 5V tolerant *1)                                                 |  |  |  |
| 7       | AVDD     |     | Analog Supply Voltage 3.3V                                                           |  |  |  |
| 8       | AGND     |     | Analog Ground                                                                        |  |  |  |
| 9 ~ 16  | N.C      |     | No Connection                                                                        |  |  |  |
| 17      | AGND     | I   | Analog Ground                                                                        |  |  |  |
| 18      | AVDD     |     | Analog Supply Voltage 3.3V                                                           |  |  |  |
| 19, 20  | Reserved |     | Reserved                                                                             |  |  |  |
| 21      | DGND     |     | Digital Ground                                                                       |  |  |  |
| 22      | DATA7    | 0   | Image Data bit 7                                                                     |  |  |  |
| 23      | DATA6    | 0   | Image Data bit 6                                                                     |  |  |  |
| 24      | DATA5    | 0   | Image Data bit 5                                                                     |  |  |  |
| 25      | DATA4    | 0   | Image Data bit 4                                                                     |  |  |  |
| 26      | DGND     |     | Digital Ground                                                                       |  |  |  |
| 27      | DATA3    | 0   | Image Data bit 3                                                                     |  |  |  |
| 28      | DATA2    | 0   | Image Data bit 2                                                                     |  |  |  |
| 29      | DATA1    | 0   | Image Data bit 1                                                                     |  |  |  |
| 30      | DATA0    | 0   | Image Data bit 0                                                                     |  |  |  |
| 31      | DVDD     | I   | Digital Supply Voltage 3.3V                                                          |  |  |  |
| 32      | DGND     |     | Digital Ground                                                                       |  |  |  |
| 33 ~ 41 | N.C      |     | No Connection                                                                        |  |  |  |
| 42      | DVDD     |     | Digital Supply Voltage 3.3V                                                          |  |  |  |
| 43      | RESET    | I   | Hardware Reset Signal, Active Low                                                    |  |  |  |
| 44      | VSYNC    | 0   | Vertical synchronization signal / Frame start output                                 |  |  |  |
|         |          |     | ; Signal pulse at start of image data frame with programmable                        |  |  |  |
|         |          |     | blanking duration                                                                    |  |  |  |
| 45      | HSYNC    | 0   | Horizontal synchronization signal / Data valid output                                |  |  |  |
|         | /DVALID  |     | ; Data valid when 'H' with programmable blanking duration                            |  |  |  |
| 46      | DGND     | Ι   | Digital Ground                                                                       |  |  |  |
| 47      | SDA      | I/O | I <sup>2</sup> C Data ; I <sup>2</sup> C standard data I/O port                      |  |  |  |
| 48      | DGND     |     | Digital Ground                                                                       |  |  |  |

# \*1) Tie to DVDD for 3.3V operation / Tie to 5V for 5V tolerant operation

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



# Register map

| Register Name              | address | 7                 | 6             | 5     | 4        | 3              | 2          | 1         | 0        |
|----------------------------|---------|-------------------|---------------|-------|----------|----------------|------------|-----------|----------|
| Mode A                     | 00h     |                   | model         | _name |          |                | rev_       | num       |          |
| Mode B                     | 01h     | oper_             | mode          | data  | _type    | hs_out         | scr_size   | shot      | int_sel  |
| Mode C                     | 02h     |                   | rese          | erved |          | sw_enb         | pwr_dn     | color     | reserved |
| Row Start Address High     | 10h     |                   |               |       | reserved |                |            |           | r_ad[8]  |
| Row Start Address Low      | 11h     |                   |               |       | r_ac     | <b>[</b> [7:0] |            |           |          |
| Column Start Address High  | 12h     |                   | reserved      |       |          |                |            |           | c_ad[8]  |
| Column Start Address Low   | 13h     |                   |               |       | c_ac     | l[7:0]         |            |           |          |
| Window Height Address High | 14h     |                   | reserved      |       |          |                |            |           | h_ad[8]  |
| Window Height Address Low  | 15h     |                   | h_ad[7:0]     |       |          |                |            |           |          |
| Window Width Address High  | 16h     |                   | reserved      |       |          |                |            |           | w_ad[8]  |
| Window Width Address Low   | 17h     |                   |               |       | w_a      | d[7:0]         |            |           |          |
| HSYNC Blanking Time High   | 20h     |                   |               |       | h_blar   | nk[15:8]       |            |           |          |
| HSYNC Blanking Time Low    | 21h     |                   | h_blank[7:0]  |       |          |                |            |           |          |
| VSYNC Blanking Time High   | 22h     |                   | v_blank[15:8] |       |          |                |            |           |          |
| VSYNC Blanking Time Low    | 23h     | v_blank[7:0]      |               |       |          |                |            |           |          |
| Integration Time High      | 25h     |                   |               |       | int_time | e[23:16]       |            |           |          |
| Integration Time Middle    | 26h     |                   |               |       | int_tim  | ie[15:8]       |            |           |          |
| Integration Time Low       | 27h     |                   |               |       | int_tin  | ne[7:0]        |            |           |          |
| Master Clock Divider       | 28h     |                   | rese          | erved |          |                | clk_d      | iv[3:0]   |          |
| Reset Level Control        | 30h     |                   |               |       |          | rst_lev        | vel[5:0]   |           |          |
| Red Color Gain             | 31h     | rese              | erved         |       |          | red_co         | olor[5:0]  |           |          |
| Green Color Gain           | 32h     | rese              | erved         |       |          | green_c        | color[5:0] |           |          |
| Blue Color Gain            | 33h     | rese              | erved         |       |          | blue_c         | olor[5:0]  |           |          |
| Pixel Bias Voltage         | 34h     |                   | rese          | erved |          |                | pixel_b    | oias[3:0] |          |
| Red Offset Gain Control    | 50h     | rese              | erved         |       |          | red_of         | fset[6:0]  |           |          |
| Green Offset Gain Control  | 51h     | rese              | erved         |       |          | green_c        | ffset[6:0] |           |          |
| Blue Offset Gain Control   | 52h     | rese              | erved         |       |          | blue_of        | fset[6:0]  |           |          |
| Low Reference Number High  | 57h     |                   |               |       | low_ref_ | _no[15:8]      |            |           |          |
| Low Reference Number Low   | 58h     | low_ref_no[7:0]   |               |       |          |                |            |           |          |
| High Reference Number High | 59h     | high_ref_no[15:8] |               |       |          |                |            |           |          |
| High Reference Number Low  | 5Ah     |                   |               |       | high_re  | f_no[7:0]      |            |           |          |



# **Register Set Descriptions**

All register access can though the m fC multi-byte read and write.

## (1) Mode A Register (Address 00h, RO)

This register consist of a model name and revision number. The upper 4 bits is **model\_name** [3:0] and the lower 4 bits is **rev\_num[3:0].** For example it's value 12h, this mean 400\*300 resolution and revision2.0 chip.

| < model_name > | < rev_num >      |
|----------------|------------------|
| 400*300:0001b  | Rev. 2.0 : 0010b |

#### (2) Mode B Register (Address 01h, default : 04h, R/W)

This register defines major operation mode of the chip.

Mode B[7:6]: oper\_mode(operating mode) 
default value : 00b>
Define operating modes between normal operation and optical and function test operation.
Test operation mode is used for optical and function test. Except for default value, these bits are reserved for manufacturer.

| Bit | operating mode   |
|-----|------------------|
| 00  | Normal operation |
| 01  | Reserved         |
| 10  | Reserved         |
| 11  | Reserved         |

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



Mode B [5:4] : data\_type(data types) 
default value : 00b>
These bits define output pixel data types. For Correlated Double Sampling(CDS), every the pixel of image sensor are measured twice, reference and data respectively, and reference values or data values can be read out through pixel data pins selectively using these control bits. To remove the noise caused by circuit, i.e. Fixed Pattern Noise, the image sensor performs the CDS in default value. Three output data types are supported as follows.

| Bit | Output data type             |
|-----|------------------------------|
| 00  | Data level - Reference level |
| 01  | Reference level              |
| 10  | Data level                   |
| 11  | Reserved                     |

Mode B[3]: hs\_out(HSYNC output configuration) <default value : 0b> This bit offers two types output style about HSYNC signal. HSYNC only mode and HSYNC & internal clock mode. If the hs\_out is set to one, HSYNC output signal is ANDed signal of internal pixel clock and data valid. Otherwise HSYNC output pin keep data high state during valid output period. When HSYNC & internal clock mode is set, HSYNC output can be used as a pixel data output clock.



This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



Mode B[2] : scr\_size(screen size select) 
default value : 1b>
Flexible screen size is very useful for customer. If the scr\_size is set to high, i.e. window mode, only pixels in windowed area defined by register 10h ~ 17h can be read. But scr\_size is set to low state, i.e. full screen mode, all pixels in the sensor are read out regardless the values of register 10h ~ 17h. We can select window mode or full screen mode with this bit. Full screen size is only for chip test.

- window start point :

- x : row start address (register 10h, 11h)
- y : column start address (register 12h, 13h)

- window end point :

x : row start address + window width address (register 14h, 15h) - 1

y : column start address + window height address (register 16h, 17h) -1

■ Mode B [1] : **shot**(shot mode) <default value : 0b>

User can select continuous frame mode or snapshot mode according to application. At the continuous frame mode, pixel data output is updated every VSYNC period. In order to set snapshot mode, it this bit to '1'. In that case, just single frame of pixel data will be read out, then the sensor stops operation. Snapshot mode can be used for the digital still camera applications.

Mode B[0] : int\_sel(integration time unit select) 
default value : 0b>
This bit defines integration time unit i.e. line base or pixel clock base.
Default mode is line unit integration but at the bright condition or if you need precise exposure time control, pixel mode is recommended. This bit related to integration time register 25h, 26h, and 27h.

<Note>

Actual integration time can be calculated using three integration time registers and main clock period.

In pixel mode, integration time = (25h, 26h, 27h) \* main clock period.

In line mode, integration time = (26h, 27h) \* line period.

(cf) line period = 828 \* main clock period

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



#### (3) Mode C Register (Address 02h, default : 08h, R/W)

This register controls power down and color select.

 Mode C[3] : sw\_enb (software enable : active low) (400\*300 CMOS image sensor only) <default value : 1b> This bit is only exist in 400\*300 CMOS image sensor chip to enable image sensor operation by software. This bit has same function as ENB pin control. It's very useful for the applications that is needed want to reduce interface pin count to CMOS image sensor. In that case, cannot ENB pin to VDD line and control the sensor using this bit.

Mode C[2] : pwr\_dn(A/D converter power down) <default value : 0b> This bit controls power down of A/D converter when sleep mode(idle state) is set by ENB pin is low or sw\_enb(Mode C[3]) is high. When set to high, A/D converter is turned on whenever ENB is low or sw\_enb is high. When set to low, A/D converter is turned off always regardless ENB pin state or sw\_enb state . But digital block goes to power down mode always when ENB is low regardless this bit.

■ Mode C[1] : color(color select) <default value : 0b>

This bit selects color mode or monochrome mode. Default value means color image sensor and all three ADCs are used for Bayer RGB color pattern respectively, then RGB gains are controlled independently. But when set this to one, i.e. monochrome mode, just single ADC is used for all pixels regardless RGB color.

At the monochrome mode all pixels are controlled by 'G' gain only. 'R' and 'B' gain are not used. In case of monochrome image sensor, this bit should be set to '1' get the good image and to simplify the sensor control.

#### (4) Row start address Register

(Higher byte : Address 10h, default : 00h, R/W)

(Lower byte : Address 11h, default : 06h, R/W)

Define window start position row start address of display window. Should be programmed with value between 6 and 306.

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.

#### (5) Column start address Register

(Higher byte : Address 12h, default : 00h, R/W)(Lower byte : Address 13h, default : 06h, R/W)Define window start position column address of display window. Should be programmed with value between 6 and 406.

#### (6) Window Height address Register

(Higher byte : Address 14h, default : 01h, R/W)
(Lower byte : Address 15h, default : 2Eh, R/W)
Define display window height. If you need smaller display window height, decrease the value.
Window end position row address = row start address + window height address -1

#### (7) Window width address Register

(Higher byte : Address 16h, default : 01h, R/W)

(Lower byte : Address 17h, default : 92h, R/W)

Define display window width. If you need smaller display window width, decrease the value. Window end position column address = column start address + window width address -1 Note : Display window programming.

#### < Display Window Programming >

The 400\*300 resolution chip can read any user specific window area within active window area. This is called panning function. For this function, 'row start', 'column start', 'width', and 'height' can be programmed with four sets of register pair.

- FRS : Frame Row Start
- FCS : Frame Column Start
- FWH : Frame window Height
- FWW : Frame Window Width

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



Panning window can be programmed as below.

Note 1) Accessible pixel array size is 402\*302.

The edge of accessible pixel array may be commonly dedicated for just color interpolation.

In the case of a color image sensor the interpolation is needed to get all R,G,B color value for each pixel from a Bayer color image.

So one more extra pixel line is needed at the edge of pixel array that you want to be displayed. That is, to make 400\*300 effective window, 402\*302 pixel array necessary.

You have to consider this interpolation line when you program the 'Frame register'.

For example, if you want to get 300\*250 image size, you have to program 302\*252 to frame register.

<Default window area>

| FRSU, FRSL | 6 | FWHU, FWHL | 302 |
|------------|---|------------|-----|
| FCSU, FCSL | 6 | FWWU, FWWL | 402 |

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



#### < Pixel Array Structure >



#### (8) HSYNC Blanking Time Register

(Higher byte : Address 20h, default : 00h, R/W) (Lower byte : Address 21h, default : 03h, R/W)

HSYNC low duration is HSYNC blanking time plus (828-2\*window width)\*main clock period. It's used to change duration between current line end and next line start.

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



#### (9) VSYNC Blanking Time Register

(Higher byte : Address 22h, default : 00h, R/W) (Lower byte : Address 23h, default : 03h, R/W)

The VSYNC blank, and time defines VSYNC active duration in pixel unit .

<Note>

HSYNC blanking, VSYNC blank are used to fit the CMOS sensor display timing to external timing requirements.

#### (10) Integration time Register

(High byte : Address 25h, default : 00h, R/W)(Middle byte : Address 26h, default : 01h, R/W)(Low byte : Address 27h, default : f4h, R/W)

Each pixel has a photo diode in which the incoming photons are converted to electrons. Integration time mean exposure time so these registers defines exposure time.

According to settings **int\_sel** of Mode B register, the integration time is controlled with line or pixel unit. Small value means short exposure time and large value means long exposure time for bright condition.

The value should be large for dark condition. Default value setting 500 lines, this value is useful for normal office condition. If you stay in outdoor condition, this value should be decreased. But under dark condition, this value should be increased to get a good image quality. Increasing value may decrease frame rate. Finally, integration time is very important for frame rate and image quality.

For line mode exposure, register 26h and 27h are used. For pixel mode exposure, all three register 25h ~ 27h are used. To control exposure time precisely, the pixel mode should be used. This register may be used for Auto Exposure control.

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



#### (11) Operating Clock Divider (Address 28h, default:00h, R/W)

This register generates divided digital clock depending on the settings **clk\_div** [3:0], digital block can

| clk_div[3:0] | units       | clk_div[3:0] | units     |
|--------------|-------------|--------------|-----------|
| 0000         | no division | 0101         | MCLK/64   |
| 0001         | MCLK/2      | 0111         | MCLK/128  |
| 0010         | MCLK/4      | 1000         | MCLK/256  |
| 0011         | MCLK/8      | 1001         | MCLK/512  |
| 0100         | MCLK/16     | 1010         | MCLK/1024 |
| 0101         | MCLK/32     | 1011         | MCLK/2048 |

divide MCLK down by 1 through 2048 as shown in Table 1.

Table 1. Operating Clock Control Register

#### (12) Reset Level Control Register (Address 30h, default:38h, R/W)

This register controls reference voltage level for start point of data reading. If the register value is too large or too small, the vertical Fixed Pattern Noise(FPN) can be occurred. To Get rid of FPN, this register must have a suitable value. Optimum reset level can be found using Low reference number registers 57h ~ 58h and High reference number registers 59h ~ 5ah. If there is some large value in Low reference number registers, the value of Reset Level control register should be increased. If there is some large value in High reference number registers, the value of Low reference level number registers and value of High reference number registers is minimized.

#### (13) Color Gain Register

| Red Color Gain Register   | : (Address 31h, default : h1Eh, R/W) |
|---------------------------|--------------------------------------|
| Green Color Gain Register | : (Address 32h, default : h1Eh, R/W) |
| Blue Color Gain Register  | : (Address 33h, default : h1Eh, R/W) |

These registers are used to amplify the analog pixel output. If the gain register value is decreased, the amplification is increased. Therefore under the dark light source condition, the pixel output have to be amplified by decreasing gain value to get good image. There are three Gain registers to control RGB colors independently. In the case of monochrome image sensor, use only Green Color Gain Register. Available program range is 0 ~ 63 but too small value can cause FPN. The register value have to chosen within the range that doesn't cause FPN. Recommended range is 20 ~63. These register can be used for Auto White Balance control and Auto Exposure control.



#### (14) Pixel Bias Voltage Register (Address 34h, default:02h, R/W)

This register controls pixel reference level by controlling bias current of pixel output sensing load transistor. It controls pixel output level itself, compare with that revel register adjust A/D Converter circuit to calibrate reference level for data reading. Available program range is  $0 \sim 7$ . The larger register value causes the higher bias current and low pixel output reference level. This register is option for manufacturer. Users may use default setting and don't changed value.

#### (15) Low Reference Number Register(low\_ref\_no)

High : (Address 57h default : 00h, Read Only)

Low : (Address 58h, default: 00h, Read Only)

Low Reference Number Registers indicates number of pixels in frame that have a value less then 5. A reference level values of each pixel is compare with '5', and accumulated to these registers during read state. This counter value called **low\_ref\_no**, consist of two bytes and it is read only registers. Real number of pixels that have value less than 5 is the twice of these register value. If **low\_ref\_no** is big value, you must increase data value of Reset Level Control Register. These registers are updated after every VSYNC signal.

#### (16) High Reference Number Register (high\_ref\_no)

High : (Address 59h, default:00h, Read Only) Low : (Address 5Ah, default:00h, Read Only)

High Reference Number Registers indicates number of pixels in a frame that have a value great then 123. Reference level values of each pixels is compared with '123', and accumulated to these registers during read state. This counter value called **high\_ref\_no**, consist of two bytes and it is read only registers. Real number of pixels that have value great than 123 is the twice of these register value. If **high\_ref\_no** is big value, you must decrease data value of Reset Level Control Register. These registers are also updated after every VSYNC signal.

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



#### FRAME TIMING DIAGRAMS

There are two frame timing cases,

- Integration Time < EffectiveWindowHeight \* Scale
- Integration Time > EffectiveWindowHeight \* Scale

EffectiveWindowHeight is equal to the number of data lines generated in a frame and is defined to be selected by

if((RowStartAddress + WindowHeight + 1) <= (SensorArrayHeight)

EffectiveWindowHeight = WindowHeight;

else

EffectiveWidnowHeight = (SensorArrayHeight - RowStartAddress - 1);

For example, RowStartAddress = 200 and WindowHeight = 300, EffectiveWindowHeight is 113 and 113 data lines per a frame are generated.

Note : The above selection logic is somewhat confusing in respect of general counting measure. It's partly due to the mixed use of indexing start points, i.e. '0' and '1' in the design. Therefore in order to avoid the confusion it is desirable to just follows the equation when you estimate the frame rate.



Scale is selected according to Integration Time Mode by

If(PixelMode)Scale = SensorArrayWidth; // For400\*300 resolution chip, SensorArrayWidth is 414elseScale = 1;

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



When Integration Time > (EffectiveWindowHeight \* Scale), next frame VSYNC does not follow immediately after current frame's last line has been produced. Instead, one of the following two idle time slots is inserted according to Integration Time Mode before next frame VSYNC gets active.

< Idle Slots >

- Line Mode: (Integration Time EffectiveWindowHeight) \* 1024 clocks
- Pixel Mode: (Integration Time EffectiveWindowHeight \* Scale)
  - = (Integration Time EffectiveWindowHeight \* SensorArrayWidth) clocks

Each Frame Timing of the above cases may be decomposed into four timing segments

- Initial Data Setup Time after ENB gets active
- Even Line
- Odd Line
- Frame Transition

The subsections will describe frame timing diagram for said frame time cases, (Integration Time < Effective Window Height \* Scale) and (Integration Time > Effective Window Height \* Scale)

#### (1) Frame Timing Diagram for Integration Time < (EffectiveWindowHeight \* Scale)

Frame timing related registers are programmed to suit for the above condition as follows

RowStartAddress = 6; WindowHeight = 302; ColumnStartAddress = 6; WindowWidth = 402; IntegrationTime = 200 [Line Mode];

```
EffectiveWindowHeight is "302" for (SensorArrayHeight > (RowStartAddress + WindowHeight + 1)), i.e. 314 > (6 + 302 + 1), is met, and Scale is "1" for integration time is line mode.
```

Therefore, (Integration Time< EffectiveWindowHeight \* Scale), i.e. 200 < 302 \* 1, is met.

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



#### **Overall Frames Sequence**

| Fran                                                           | ne 0 Fran                                                   | ne 1 Fr                                           | rame 2 |
|----------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------|--------|
| Line 2<br>Line 1<br>Line 0<br>VSYNC<br>Initial Data Setup Time | Line 2<br>Line 1<br>Line 0<br>VSYNC<br>Line 301<br>Line 300 | Line 1<br>Line 0<br>VSYNC<br>Line 301<br>Line 300 | ωω     |

# 



Fig. 1 Initial Data Setup Time after ENB gets active

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.

Slots





| Time | Line Head<br>Blank | IMAGE RAW DATA<br>Window Width | Line Tail<br>Blank | HBLANK<br>3 clocks |
|------|--------------------|--------------------------------|--------------------|--------------------|
| Slot | 12 clocks          | 804 clocks                     | 12 clocks          |                    |
|      |                    |                                |                    |                    |

Clock Ruler

SensorArrayWidth (828)

HBLANK(3)







Integration Time < EffectiveWindowHeight \* Scale

Fig.4 Frame Transition Timing

#### (2) Frame Timing Diagram for Integration Time > (EffectiveWindowHeight \* Scale)

Frame timing related registers are programmed to suit for the above condition as follows RowStartAddress = 6; WindowHeight = 302; ColumnStartAddress = 6; WindowWidth = 402; IntegrationTime = 600 [Line Mode];

EffectiveWindowHeight is "302" for (SensorArrayHeight > (RowStartAddress + WindowHeight + 1)), i.e. 314 > (6 + 302 + 1), is met, and Scale is "1" for integration time is line mode. Therefore, (Integration Time < EffectiveWindowHeight \* Scale), i.e. 600 > 302 \* 1, is met, and Idle Slot of Line Mode, i.e. (600 - 302) \* 1024 clocks idle slot, is inserted before the next frame initiation.

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.



#### **Overall Frames Sequence**





Fig. 5 Initial Data Setup Time after ENB gets active

This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. NO patent licenses are implied.







# 

| HSYNC | ;   | 1         |           |       | [         |      |   |  |
|-------|-----|-----------|-----------|-------|-----------|------|---|--|
| VSYNC |     |           |           |       |           |      |   |  |
| DATA  | G R | ]         |           |       | [         | В    | G |  |
|       |     | Lino Toil | Idlo Slot | VSVNC | Lino Hood | INAA |   |  |

| Time<br>Slot | IMAGE RAW DATA<br>← Window Width<br>804 clocks | Line Tail<br>Blank<br>12 clocks | HBLANK<br>3 clocks | Idle Slot<br>(Integration Time -<br>EffectiveWindowHei<br>ght) * 1024 | VSYNC<br>3 clocks | Line Head<br>Blank<br>12 clocks | IMAGE RAW DATA<br>Window Width<br>804 clocks | ₹ |
|--------------|------------------------------------------------|---------------------------------|--------------------|-----------------------------------------------------------------------|-------------------|---------------------------------|----------------------------------------------|---|
|--------------|------------------------------------------------|---------------------------------|--------------------|-----------------------------------------------------------------------|-------------------|---------------------------------|----------------------------------------------|---|

Integration Time > EffectiveWindowHeight \* Scale

Fig.8 Frame Transition Timing



A 0.08

0.51

80.0 4 \/

0.81 · <0.4×2

0.51 <u>2 PA</u> UNIT: mm

# 013 TYP 546 TYP 43 4 PLCS 6 43 42 42 DE TAIL 14 42

**PACKAGE DIMENSION (48 PIN CLCC)** 





#### MEMO

# Hynix Semiconductor Inc. System IC SBU

#### Headquarter & Factory

San 136-1,Ami-Ri,Bubal-Eub,Ichon-Si,Kyoungki-Do,Korea 467-701 Tel: 82-2-3459-5573/5577, Fax: 82-2-3459-5580, E-mail: knpark@hynix.com