# 8-BIT SINGLE-CHIP MICROCONTROLLERS # GMS81C1102 GMS81C1202 **User's Manual** | 1. OVERVIEW | 1 | |---------------------------------------------------------|----| | 1.1 Description | 1 | | 3. PIN ASSIGNMENT(GMS81C1202) | 2 | | 4. BLOCK DIAGRAM(GMS81C1102) | 3 | | 5. PIN ASSIGNMENT(GMS81C1102) | 3 | | 6. PACKAGE DIMENSION(GMS81C1202) | 4 | | 7. PACKAGE DIMENSION(GMS81C1102) | 5 | | 8. PIN FUNCTION | 6 | | 9. PORT STRUCTURES | 7 | | 10. ELECTRICAL CHARACTERISTICS -GMS81C1102, GMS81C1202 | 10 | | 10.1 Absolute Maximum Ratings - GMS81C1102, GMS81C1202 | 10 | | 11. ELECTRICAL CHARACTERISTICS - GMS87C1102, GMS87C1202 | 19 | | 11.1 Absolute Maximum Ratings - GMS87C1102, GMS87C1202 | 20 | | 12. MEMORY ORGANIZATION | 26 | | 12.1 Registers | 28 | | 13. I/O PORTS | 38 | | 13.1 RA and RAIO registers | 38 | | 13.2 RB and RBIO registers | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 13.3 RC and RCIO registers | | | 14. CLOCK GENERATOR | 41 | | 14.1 Oscillation Circuit | | | | | | 16. TIMER / COUNTER | 44 | | 16.1 8-bit Timer/Counter Mode | | | | | | 16.3 8-bit Compare Output (16-bit) | | | • | | | · | | | | | | 17. BUZZER OUTPUT FUNCTION | 53 | | 13.3 RC and RCIO registers 4 4. CLOCK GENERATOR 4 14.1 Oscillation Circuit 5 5. BASIC INTERVAL TIMER 4 6. TIMER / COUNTER 4 16.1 8-bit Timer/Counter Mode 4 16.2 16-bit Timer/Counter Mode 4 16.3 8-bit Compare Output (16-bit) 4 16.4 8-bit Capture Mode 4 16.5 16-bit Capture Mode 5 16.6 PWM Mode 7 7. BUZZER OUTPUT FUNCTION 8 8. ANALOG TO DIGITAL CONVERTER 5 19.1 Interrupt Sequence 1 19.2 BRK Interrupt 1 19.4 External Interrupt 1 19.4 External Interrupt 1 19.4 External Interrupt 1 19.5 WATCHDOG TIMER 1 1. POWER SAVING MODE 1 2. RESET 1 3. POWER FAIL PROCESSOR 1 4. OTP PROGRAMMING 1 | | | 19. INTERRUPTS | 57 | | · · · | | | | | | | | | · | | | 20. WATCHDOG TIMER | 62 | | 21. POWER SAVING MODE | 63 | | 22. RESET | 68 | | 23. POWER FAIL PROCESSOR | 69 | | 24. OTP PROGRAMMING | 71 | | APPENDIX | | | | | # GMS81C1102 / GMS81C1202 #### CMOS SINGLE-CHIP 8-BIT MICROCONTROLLER #### 1. OVERVIEW #### 1.1 Description The GMS81C1102 and GMS81C1202 are an advanced CMOS 8-bit microcontroller with 2K bytes of ROM. The Hynix GMS81C1102 and GMS81C1202 are a powerful microcontroller which provides a highly flexible and cost effective solution to many small applications. The GMS81C1102 and GMS81C1202 provide the following standard features: 2K bytes of ROM, 128 bytes of RAM, 8-bit timer/counter, 8-bit A/D converter, 10-bit High Speed PWM Output, Programmable Buzzer Driving Port (GMS81C1202 only), on-chip oscillator and clock circuitry. In addition, the GMS81C1102 and GMS81C1202 support power saving modes to reduce power consumption. This document is only explained for the base of GMS81C1202, the eliminated functions are same as below. | Device name | ROM Size | RAM Size | I/O | BUZ | INT1 | Package | |-------------|---------------|-----------|-----|-----|------|-----------| | GMS81C1102 | 2K bytes | 128 bytes | 11 | NO | NO | 16DIP/SOP | | GMS81C1202 | 2K bytes | 128 bytes | 15 | YES | YES | 20DIP/SOP | | GMS87C1102 | 2K bytes(OTP) | 128 bytes | 11 | NO | NO | 16DIP/SOP | | GMS87C1202 | 2K bytes(OTP) | 128 bytes | 15 | YES | YES | 20DIP/SOP | #### 1.2 Features - 2K bytes On-chip Program Memory - 128 Bytes of On-Chip Data RAM - Minimum Instruction execution time: - 500ns at 8MHz (2cycle NOP Instruction) - 2.2V to 6.0V Wide Operating Range - Basic Interval Timer - Two 8-Bit Timer/ Counters - 10-Bit High Speed PWM Output - Two external interrupt ports (GMS81C1102 has one external interrupt port) - One Programmable Buzzer Driving port (GMS81C1202 only) - 15 Programmable I/O Lines (GMS81C1102 has 11 programmable I/O lines) #### 1.3 Development Tools The GMS800 family is supported by a full-featured macro assembler, an in-circuit emulators CHOICE-Dr. $^{\text{TM}}$ , and add-on board type OTP writer Dr. Writer $^{\text{TM}}$ . The availability of OTP devices is especially useful for customers expecting frequent code changes and updates. The OTP devices, packaged in plastic packages, permit the user to program them once. - Seven Interrupt Sources (GMS81C1102 has Six interrupt sources) - 8-Channel 8-Bit On-Chip Analog to Digital Converter - · Watch dog timer - · Oscillation: - Crystal - Ceramic Resonator - External Oscillator - RC Oscillation - Power Down Mode - STOP mode - Wake-up Timer mode - RC-WDT mode - Power Fail Processor ( Noise Immunity Circuit ) | In Circuit Emulator | CHOICE-Dr. | |---------------------|----------------------------------------| | Assembler | Hynix Semiconductor<br>Macro Assembler | | OTP Writer | Dr.Writer | ## 2. BLOCK DIAGRAM(GMS81C1202) ## 3. PIN ASSIGNMENT(GMS81C1202) ## 4. BLOCK DIAGRAM(GMS81C1102) ## 5. PIN ASSIGNMENT(GMS81C1102) # 6. PACKAGE DIMENSION(GMS81C1202) # 7. PACKAGE DIMENSION(GMS81C1102) #### 8. PIN FUNCTION $\mathbf{V_{DD}}$ : Supply voltage. VSS: Circuit ground. **RESET**: Reset the MCU. $X_{IN}$ : Input to the inverting oscillator amplifier and input to the internal clock operating circuit. $X_{OUT}$ : Output from the inverting oscillator amplifier. If RC Option is used, the oscillator frequency divided by 4 (Xin/4) comes out from Xout pin. **RA0~RA7**: RA is an 8-bit, CMOS, bidirectional I/O port. RA pins can be used as outputs or inputs according to "1" or "0" written in the Port Direction Register(RAIO). | Port pin | Alternate function | |----------|------------------------------------| | RA0 | EC0 ( Event Counter Input Source ) | | RA1 | AN1 ( Analog Input Port 1 ) | | RA2 | AN2 ( Analog Input Port 2 ) | | RA3 | AN3 ( Analog Input Port 3 ) | | RA4 | AN4 ( Analog Input Port 4 ) | | RA5 | AN5 ( Analog Input Port 5 ) | | RA6 | AN6 ( Analog Input Port 6 ) | | RA7 | AN7 ( Analog Input Port 7 ) | Table 8-1 RA Port In addition, RA serves the functions of the various special features in Table 8-1. **RB0~RB4**: RB is a 5-bit, CMOS, bidirectional I/O port. RB pins can be used as outputs or inputs according to "1" or "0" written in the Port Direction Register(RBIO). RB serves the functions of the various following special features. | Port pin | Alternate function | |----------|----------------------------------------| | RB0 | AN0 ( Analog Input Port 0 ) | | | AVref (External Analog Reference Pin) | | RB1 | BUZ ( Buzzer Driving Output Port ) | | RB2 | INT0 (External Interrupt Input Port 0) | | RB3 | INT1 (External Interrupt Input Port 1) | | RB4 | PWM ( PWM Output ) | | | COMP0 ( Timer0 Compare Output ) | **Table 8-2 RB Port** **RC0~RC1**: RC is a 2-bit, CMOS, bidirectional I/O port. RC pins can be used as outputs or inputs according to "1" or "0" written in the Port Direction Register(RCIO) | PIN NAME | Pin No. | In/Out | | Function | | |------------------|---------|---------------------|-------------------------|----------------------------------------|--| | V <sub>DD</sub> | 5 | - | Supply voltage | | | | V <sub>SS</sub> | 14 | - | Circuit ground | | | | RESET | 13 | I | Reset signal input | | | | X <sub>IN</sub> | 11 | I | | | | | X <sub>OUT</sub> | 12 | 0 | | | | | RA0 (EC0) | 17 | I/O (Input) | | External Event Counter input | | | RA1 (AN1) | 18 | I/O (Input) | | Analog Input Port 1 | | | RA2 (AN2) | 19 | I/O (Input) | | Analog Input Port 2 | | | RA3 (AN3) | 20 | I/O (Input) | 8-bit general I/O ports | Analog Input Port 3 | | | RA4 (AN4) | 1 | I/O (Input) | o-bit general i/O ports | Analog Input Port 4 | | | RA5 (AN1) | 2 | I/O (Input) | | Analog Input Port 5 | | | RA6 (AN1) | 3 | I/O (Input) | | Analog Input Port 6 | | | RA7 (AN7) | 4 | I/O (Input) | _ | Analog Input Port 7 | | | RB0 (AVref/AN0) | 6 | I/O (Input) | | Analog Input Port 0 / Analog Reference | | | RB1 (BUZ) | 7 | I/O (Output) | | Buzzer Driving Output | | | RB2 (INT0) | 8 | I/O (Input) | 5-bit general I/O ports | External Interrupt Input 0 | | | RB3 (INT1) | 9 | I/O (Input) | | External Interrupt Input 1 | | | RB4 (PWM/COMP0) | 10 | I/O (Output/Output) | | PWM Output or Timer Compare Output | | | RC0 | 15 | I/O | 2-bit general I/O ports | | | | RC1 | 16 | I/O | 2-bit general I/O ports | | | **Table 8-3 Pin Description** # 9. PORT STRUCTURES # • RESET # • Xin, Xout # • RA0/EC0 #### • RA1/AN1 ~ RA7/AN7 #### • RB0 / AN0 / AVref # • RB1/BUZ, RB4/PWM0/COMP # • RB2/INT0, RB3/INT1 ## • RC0, RC1 # 10. ELECTRICAL CHARACTERISTICS -GMS81C1102, GMS81C1202 ## 10.1 Absolute Maximum Ratings - GMS81C1102, GMS81C1202 | Supply voltage0.3 to +6.5 V | |-----------------------------------------------------------------| | Storage Temperature40 to +125 $^{\circ}\mathrm{C}$ | | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ | | Maximum current out of $V_{SS}$ pin200 mA | | Maximum current into V <sub>DD</sub> pin150 mA | | Maximum current sunk by (I $_{OL}$ per I/O Pin)25 mA | | Maximum output current sourced by (I <sub>OH</sub> per I/O Pin) | | Maximum current ( $\Sigma I_{OL}$ ) | 150 mA | |-------------------------------------|--------| | Maximum current (ΣI <sub>OH</sub> ) | 100 mA | Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## 10.2 Recommended Operating Conditions - GMS81C1102, GMS81C1202 | Parameter | Symbol | Symbol Condition | Specifi | 1114 | | |-----------------------|------------------|---------------------------|---------|------|--------| | | | | Min. | Max. | Unit | | Supply Voltage | | f <sub>XIN</sub> =8MHz | 4.5 | 6.0 | ., | | | V <sub>DD</sub> | f <sub>XIN</sub> =4.2MHz | 2.2 | 6.0 | V | | Operating Frequency | f <sub>XIN</sub> | V <sub>DD</sub> =4.5~6.0V | 1 | 8 | N 41 1 | | | | V <sub>DD</sub> =2.2~6.0V | 1 | 4.2 | MHz | | Operating Temperature | T <sub>OPR</sub> | | -20 | 85 | °C | # 10.3 DC Electrical Characteristics - GMS81C1102, GMS81C1202 • $(V_{DD}=4.5\sim6.0V, V_{SS}=0V, f_{XIN}=1MHz\sim8MHz, T_{A}=-20^{\circ}C\sim+85^{\circ}C)$ | | | 4 | | Specification | | | | |--------------------------------------------------|--------------------------------------|------------------------|-----------------------------------------------|--------------------|------------------|--------------------|------| | Parameter | Symbol | Pin <sup>1</sup> | Test Condition | Min | Typ <sup>2</sup> | Max | Unit | | | V <sub>IH1</sub> | X <sub>IN,</sub> RESET | | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | | | Input High Voltage | V <sub>IH2</sub> | RB2, RB3 | V <sub>DD</sub> =4.5~6.0V | 0.8V <sub>DD</sub> | | $V_{DD}$ | V | | | V <sub>IH3</sub> | RA,RB0,RB1,RB4,RC | | 0.7V <sub>DD</sub> | | $V_{DD}$ | | | | V <sub>IL1</sub> | X <sub>IN,</sub> RESET | | 0 | | 0.2V <sub>DD</sub> | | | Input Low Voltage | V <sub>IL2</sub> | RB2, RB3 | V <sub>DD</sub> =4.5~6.0V | 0 | | 0.2V <sub>DD</sub> | V | | | V <sub>IL3</sub> | RA,RB0,RB1,RB4,RC | | 0 | | 0.3V <sub>DD</sub> | | | Output High Voltage | Voн | RA, RB, RC | $V_{DD} = 5V$ , $I_{OH} = -2mA$ | V <sub>DD</sub> -1 | | | V | | Output Low Voltage | V <sub>OL</sub> | RA, RB, RC | $V_{DD} = 5V$ , $I_{OL} = 10$ mA | | | 1 | V | | Input | I₁∟ | RESET,RA,RB,RC | $V_{IN} = V_{SS} \sim V_{DD}$ | | | ±5 | uA | | Leakage Current | I₁∟ | X <sub>IN</sub> | | | | ±20 | | | Input Pull-up Current | I <sub>PU</sub> | RB2, RB3 <sup>3</sup> | $V_{DD} = 5V$ , $V_{IN} = V_{SS}$ | -350 | -280 | -200 | uA | | Power Fail Detect Voltage | V <sub>PFD</sub> | $V_{DD}$ | | 2 | 3.5 | 4 | V | | Normal Operating Current | I <sub>DD</sub> | $V_{DD}$ | $V_{DD}$ =6.0V, $f_{XIN}$ =8MHz | | 4 | 6 | mA | | Wake-up Timer Mode<br>Current | I <sub>WKUP</sub> | V <sub>DD</sub> | V <sub>DD</sub> =6.0V, f <sub>XIN</sub> =8MHz | | 1 | 2 | mA | | RC-oscillated Watchdog<br>Timer Mode Current | I <sub>RCWDT</sub> | V <sub>DD</sub> | $V_{DD} = 6.0V$ , $f_{XIN} = 8MHz$ | | 0.6 | 0.8 | mA | | STOP Mode Current | ISTOP | V <sub>DD</sub> | $V_{DD} = 6.0V$ | | 0.5 | 2 | uA | | Hysteresis | V <sub>T+</sub><br>~ V <sub>T-</sub> | RESET, RB2, RB3 | | 0.5 | | | V | | Internal RC Oscillation<br>Period ( RC-WDT CLK ) | T <sub>RCWDT</sub> | X <sub>OUT</sub> | $V_{DD} = 5V$ , $f_{XIN} = 8MHz$ | 100 | | 200 | uS | | RC Oscillation Frequency<br>( System CLK ) | f <sub>RCOSC</sub> <sup>4</sup> | Хоит | R = 15KΩ, C=30pF | 400 | | 600 | kHz | <sup>1.</sup> RC0, RC1, RB1 and RB3 pins are applied for GMS81C1202 only. <sup>2.</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>3.</sup> This parameter is valid when the bit PUPSELx is selected and set the Input mode or Interrupt Input Function. <sup>4.</sup> This parameter is measured in $X_{OUT}$ pin, and measured frequency is must be 4times to be internal system clock because of this $X_{OUT}$ signal is divided by 4 of system clock. ## • (V<sub>DD</sub>=2.2~6.0V, V<sub>SS</sub>=0V, f<sub>XIN</sub> =1MHz~4.2MHz, T<sub>A</sub>=-20°C~+85°C) | _ | | ol Pin <sup>1</sup> | | Specification | | | | |--------------------------------------------------|--------------------------------------|-----------------------|----------------------------------------------------|--------------------|------------------|--------------------|------| | Parameter | Symbol | | Test Condition | Min | Typ <sup>2</sup> | Max | Unit | | | V <sub>IH1</sub> | X <sub>IN</sub> | | 0.8V <sub>DD</sub> | | $V_{DD}$ | V | | lanut High Voltage | V <sub>IH2</sub> | RESET | \/ 2.2 6.0\/ | 0.9V <sub>DD</sub> | | $V_{DD}$ | | | Input High Voltage | V <sub>IH3</sub> | RB2, RB3 | V <sub>DD</sub> =2.2~6.0V | 0.8V <sub>DD</sub> | | $V_{DD}$ | | | | V <sub>IH4</sub> | RA,RB0,RB1,RB4,RC | | 0.7V <sub>DD</sub> | | $V_{DD}$ | | | | V <sub>IL1</sub> | X <sub>IN</sub> | | 0 | | 0.2V <sub>DD</sub> | | | Input Low Voltage | V <sub>IL2</sub> | RESET | V <sub>DD</sub> =2.2~6.0V | 0 | | 0.1V <sub>DD</sub> | V | | input Low voltage | V <sub>IL3</sub> | RB2, RB3 | V DD-2.2~0.0 V | 0 | | 0.2V <sub>DD</sub> | v | | | V <sub>IL4</sub> | RA,RB0,RB1,RB4,RC | | 0 | | 0.3V <sub>DD</sub> | | | Output High Voltage | Voн | RA, RB, RC | $V_{DD} = 3V$ , $I_{OH} = -2mA$ | 2.5 | | | V | | Output Low Voltage | V <sub>OL</sub> | RA, RB, RC | $V_{DD} = 3V$ , $I_{OL} = 5mA$ | | | 0.7 | V | | Input | I₁∟ | RESET,RA,RB,RC | V <sub>IN</sub> = V <sub>SS</sub> ~V <sub>DD</sub> | | | ±5 | uA | | Leakage Current | I₁∟ | X <sub>IN</sub> | | | | ±15 | | | Input Pull-up Current | I <sub>PU</sub> | RB2, RB3 <sup>3</sup> | $V_{DD} = 3V$ , $V_{IN} = V_{SS}$ | -100 | -60 | -40 | uA | | Power Fail Detect Voltage | $V_{PFD}$ | $V_{DD}$ | | 2 | 3.5 | 4 | V | | Normal Operating Current | I <sub>DD</sub> | $V_{DD}$ | $V_{DD} = 3V$ , $f_{XIN} = 4MHz$ | | 2 | 3 | mA | | Wake-up Timer Mode<br>Current | I <sub>WKUP</sub> | V <sub>DD</sub> | $V_{DD} = 3V$ , $f_{XIN} = 4MHz$ | | 0.5 | 1 | mA | | RC-oscillated Watchdog Timer Mode Current | I <sub>RCWDT</sub> | V <sub>DD</sub> | $V_{DD} = 3V$ , $f_{XIN} = 4MHz$ | | 0.3 | 0.6 | mA | | STOP Mode Current | ISTOP | $V_{DD}$ | $V_{DD} = 3V$ | | 0.2 | 1 | uA | | Hysteresis | V <sub>T+</sub><br>~ V <sub>T-</sub> | RESET, RB2, RB3 | | 0.5 | | | V | | Internal RC Oscillation<br>Period ( RC-WDT CLK ) | T <sub>RCWDT</sub> | X <sub>OUT</sub> | $V_{DD} = 3V$ , $f_{XIN} = 4MHz$ | 200 | | 400 | uS | | RC Oscillation Frequency (System CLK) | f <sub>RCOSC</sub> <sup>4</sup> | Хоит | $V_{DD} = 3V$ ,<br>R = 47K $\Omega$ , C=7pF | 200 | | 300 | kHz | <sup>1.</sup> RC0, RC1, RB1 and RB3 pins are applied for GMS81C1202 only. <sup>2.</sup> Data in "Typ" column is at 3V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>3.</sup> This parameter is valid when the bit PUPSELx is selected and set the Input mode or Interrupt Input Function. <sup>4.</sup> This parameter is measured in $X_{OUT}$ pin, and measured frequency is must be 4times to be internal system clock because of this $X_{OUT}$ signal is divided by 4 of system clock. # 10.4 A/D Converter Characteristics - GMS81C1102, GMS81C1202 • ( $V_{SS}=0V$ , $V_{DD}=3.072V/@f_{XIN}=4MHz$ , $V_{DD}=5.12V/@f_{XIN}=8MHz$ , $T_{A}=-20^{\circ}C\sim+85^{\circ}C$ ) | Donomotor | Complete | Condition | <b>Specifications</b> | | | 1114 | | |-----------------------------------------|-------------------|------------------------|-----------------------|-------|-----------------|------|--| | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | | | Analan lanut Valtaria Danna | V/ | AVREFS=0 | V <sub>SS</sub> | - | V <sub>DD</sub> | | | | Analog Input Voltage Range | V <sub>AIN</sub> | AVREFS=1 | $V_{SS}$ | - | $V_{REF}$ | V | | | Analog Power Supply Input Voltage Range | $V_{REF}$ | AVREFS=1 | 3 | - | $V_{DD}$ | V | | | Overall Accuracy | N <sub>ACC</sub> | | - | ±1.0 | ±1.5 | LSB | | | Non-Linearity Error | N <sub>NLE</sub> | | - | ±0.8 | ±1.2 | LSB | | | Differential Non-Linearity Error | N <sub>DNLE</sub> | | - | ±1.0 | ±1.5 | LSB | | | Zero Offset Error | N <sub>ZOE</sub> | | - | ±1.0 | ±1.5 | LSB | | | Full Scale Error | N <sub>FSE</sub> | | - | ±0.25 | ±0.5 | LSB | | | Gain Error | N <sub>NLE</sub> | | - | ±1.0 | ±1.5 | LSB | | | O-marine Time | _ | f <sub>XIN</sub> =4MHz | - | - | 20 | 0 | | | Conversion Time | T <sub>CONV</sub> | f <sub>XIN</sub> =8MHz | - | - | 10 | μS | | | | | f <sub>XIN</sub> =4MHz | - | 0.4 | 0.6 | ^ | | | AV <sub>REF</sub> Input Current | IREF | f <sub>XIN</sub> =8MHz | - | 0.5 | 1.0 | mA | | # 10.5 AC Characteristics - GMS81C1102, GMS81C1202 $(T_A=-20\sim+85^{\circ}C,\ V_{DD}=5V\pm10\%,\ V_{SS}=0V)$ | Dovementer | Comple of | Symbol Pins | | Specifications | | | | |--------------------------------|------------------------------------|-----------------|------|----------------|------|------------------|--| | Parameter | Symbol | Pins | Min. | Тур. | Max. | Unit | | | Operating Frequency | f <sub>CP</sub> | X <sub>IN</sub> | 1 | - | 8 | MHz | | | External Clock Pulse Width | t <sub>CPW</sub> | X <sub>IN</sub> | 50 | - | - | nS | | | External Clock Transition Time | t <sub>RCP</sub> ,t <sub>FCP</sub> | X <sub>IN</sub> | - | - | 20 | nS | | | External Input Pulse Width | t <sub>EPW</sub> | INT0, INT1, EC0 | 2 | - | - | t <sub>SYS</sub> | | | RESET Input Width | t <sub>RST</sub> | RESET | 8 | - | - | tsys | | Figure 10-1 Timing Chart #### 10.6 Typical Characteristics - GMS81C1102, GMS81C1202 This graphs and tables provided in this section are for design guidance only and are not tested or guranteed. In some graphs or tables the data presented are outside specified operating range (e.g. outside specified $V_{DD}$ range). This is for imformation only and divices are guranteed to operate properly only within the specified range. The data presented in this section is a statistical summary of data collected on units from different lots over a period of time. "Typical" represents the mean of the distribution while "max" or "min" represents (mean $+3\sigma$ ) and (mean $-3\sigma$ ) respectively where $\sigma$ is standard deviation # Normal Operation #### Stop Mode Wake-up Timer Mode #### RC-WDT in Stop Mode | Cext | Rext | Ave | rage | |-------|------|----------|---------| | Cext | Next | Fosc @ | 5V,25°C | | | 20K | 2.02MHz | ±14.11% | | 24pF | 33K | 1.34MHz | ±11.50% | | 24μΓ | 47K | 0.952MHz | ±10.30% | | | 100K | 0.48MHz | ±9.07% | | | 20K | 1.536MHz | ±14.79% | | 20nE | 33K | 1.012MHz | ±11.67% | | 39pF | 47K | 0.72MHz | ±10.42% | | | 100K | 0.364MHz | ±9.75% | | | 20K | 0.78MHz | ±13.53% | | 100pE | 33K | 0.512MHz | ±10.35% | | 100pF | 47K | 0.364MHz | ±9.48% | | | 100K | 0.18MHz | ±7.34% | Table 10-1 RC Oscillator Frequencies # 11. ELECTRICAL CHARACTERISTICS - GMS87C1102, GMS87C1202 ## 11.1 Absolute Maximum Ratings - GMS87C1102, GMS87C1202 | Supply voltage | 0.3 to +6.5 V | |------------------------------------------------|---------------| | Storage Temperature | 40 to +125 °C | | Voltage on any pin with respect to Grour | | | Maximum current out of V <sub>SS</sub> pin | 200 mA | | $Maximum \ current \ into \ V_{DD} \ pin \$ | 150 mA | | Maximum current sunk by ( $I_{OL}$ per $I/O$ F | Pin)25 mA | | Maximum output current sourced by (IOI | • | | Maximum current (ΣI <sub>OL</sub> )1 | 50 mA | |---------------------------------------|-------| | Maximum current (ΣI <sub>OH</sub> )10 | 00 mA | Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## 11.2 Recommended Operating Conditions - GMS87C1102, GMS87C1202 | Davamatar | Comple of | Condition | Specific | cations | l lmit | |-----------------------|------------------|---------------------------|----------|---------|---------| | Parameter | Symbol | Condition | Min. | Max. | Unit | | Cumply Voltage | \/ | f <sub>XIN</sub> =8MHz | 4.5 | 5.5 | | | Supply Voltage | V <sub>DD</sub> | f <sub>XIN</sub> =4.2MHz | 2.7 | 5.5 | V | | 0 | 4 | V <sub>DD</sub> =4.5~5.5V | 1 | 8 | N.41.1- | | Operating Frequency | f <sub>XIN</sub> | V <sub>DD</sub> =2.7~5.5V | 1 | 4.2 | MHz | | Operating Temperature | T <sub>OPR</sub> | | -20 | 85 | °C | # 11.3 DC Electrical Characteristics - GMS87C1102, GMS87C1202 $(T_A=-20\sim85^{\circ}C, V_{DD}=2.7\sim5.5V, V_{SS}=0V)$ | Doromotor | Symbol | D:1 | Tost Condition | Specification | | | Unit | |---------------------------|--------------------------------------|------------------------|----------------------------------------------|--------------------|------------------|--------------------|-----------| | Parameter | Symbol | Pin <sup>1</sup> | Test Condition | Min | Typ <sup>2</sup> | Max | Unii | | | V <sub>IH1</sub> | X <sub>IN,</sub> RESET | | 0.8V <sub>DD</sub> | | $V_{DD}$ | | | Input High Voltage | V <sub>IH2</sub> | RB2, RB3 | | 0.8V <sub>DD</sub> | | $V_{DD}$ | V | | | V <sub>IH3</sub> | RA,RB0,RB1,RB4,RC | | $0.7V_{DD}$ | | $V_{DD}$ | | | | V <sub>IL1</sub> | X <sub>IN,</sub> RESET | | 0 | | 0.2V <sub>DD</sub> | | | Input Low Voltage | V <sub>IL2</sub> | RB2, RB3 | | 0 | | 0.2V <sub>DD</sub> | V | | | V <sub>IL3</sub> | RA,RB0,RB1,RB4,RC | | 0 | | 0.3V <sub>DD</sub> | | | Output High<br>Voltage | Voh | RA, RB, RC | $V_{DD} = 5V$ , $I_{OH} = -5mA$ | V <sub>DD</sub> -1 | | | V | | Output Low<br>Voltage | V <sub>OL</sub> | RA, RB, RC | $V_{DD} = 5V$ , $I_{OL} = 10$ mA | | | 1.0 | V | | Input High | I <sub>IH1</sub> | RESET,RA,RB,RC | \\ <b>5 5</b> \\ | | | 5 | | | Leakage Current | I <sub>IH2</sub> | X <sub>IN</sub> | $V_{DD} = 5.5V$ | | | 15 | uA | | Input Low | I <sub>IL1</sub> | RESET,RA,RB,RC | \/ F | -5 | | | | | Leakage Current | I <sub>IL2</sub> | X <sub>IN</sub> | $V_{DD} = 5.5V$ | -15 | | | uA | | Input Pull-up | I_ | DD0 DD03 | $V_{DD} = 5V$ | -350 | -280 | -200 | | | Current | lР | RB2, RB3 <sup>3</sup> | $V_{DD} = 3V$ | -100 | -60 | -40 | uA | | Power Fail Detect Voltage | $V_{PFD}$ | $V_{DD}$ | $V_{DD} = 5V$ | 2 | 3.5 | 4 | V | | Normal Operating Current | I <sub>DD</sub> | V | $V_{DD} = 5.5V$ , $f_{XIN} = 8MHz$ | | 4 | 6 | <b></b> Λ | | Tomai Operating Current | | V <sub>DD</sub> | $V_{DD} = 3V$ , $f_{XIN} = 4MHz$ | | 2 | 3 | mA | | Wake-up Timer Mode | ha.= | $V_{DD}$ | $V_{DD} = 5.5V$ , $f_{XIN} = 8MHz$ | | 1 | 1.8 | <b></b> Λ | | Current | I <sub>WKUP</sub> | עטט י | $V_{DD} = 3V$ , $f_{XIN} = 4MHz$ | | 0.5 | 1 | mA | | RC-oscillated Watchdog | Іромот | $V_{DD}$ | $V_{DD} = 5.5V$ , $f_{XIN} = 8MHz$ | | 0.6 | 0.8 | mA | | Timer Mode Current | I <sub>RCWDT</sub> | סטע | $V_{DD} = 3V$ , $f_{XIN} = 4MHz$ | | 0.3 | 0.6 | mA | | STOD Made Current | lazas | V | $V_{DD} = 5.5V$ , $f_{XIN} = 8MHz$ | | 0.5 | 2 | | | STOP Mode Current | ISTOP | V <sub>DD</sub> | $V_{DD} = 3V$ , $f_{XIN} = 4MHz$ | | 0.2 | 1 | uA | | Hysteresis | V <sub>T+</sub><br>~ V <sub>T-</sub> | RESET, RB2, RB3 | | 0.5 | | | V | | Internal RC Oscillation | T | V | V <sub>DD</sub> = 5V | 100 | | 250 | | | Period ( RC-WDT CLK ) | T <sub>RCWDT</sub> | X <sub>OUT</sub> | V <sub>DD</sub> = 3V | 200 | | 500 | uS | | RC Oscillation Frequency | f <sub>RCOSC</sub> <sup>4</sup> | V | $V_{DD} = 5V$ ,<br>R = 15K $\Omega$ , C=30pF | 400 | | 600 | 121.1 | | ( System CLK ) | -110000 | X <sub>OUT</sub> | $V_{DD} = 3V$ ,<br>R = 47K $\Omega$ , C=7pF | 200 | | 300 | KHz | <sup>1.</sup> RC0, RC1, RB1 and RB3 pins are applied for GMS87C1202 only. <sup>2.</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>3.</sup> This parameter is valid when the bit PUPSELx is selected and set the Input mode or Interrupt Input Function. <sup>4.</sup> This parameter is measured in X<sub>OUT</sub> pin, and measured frequency is must be 4times to be internal system clock because of this X<sub>OUT</sub> signal is divided by 4 of system clock. # 11.4 A/D Converter Characteristics - GMS87C1102, GMS87C1202 $(T_A = 25^{\circ}\text{C}, \ V_{SS} = 0\text{V}, \ V_{DD} = 5.12\text{V} \ @f_{\text{XIN}} = 8\text{MHz} \ , \ V_{DD} = 3.072\text{V} \ @f_{\text{XIN}} = 4\text{MHz} \ )$ | Parameter | Symbol | Symbol Condition | | <b>Specifications</b> | | | l lmi4 | |-----------------------------------------|-------------------|------------------------|-----------------|-----------------------|-------------------|------|--------| | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | | | Analog Innut Valtage Dagge | V | AVREFS=0 | V <sub>SS</sub> | - | V <sub>DD</sub> | V | | | Analog Input Voltage Range | V <sub>AIN</sub> | AVREFS=1 | $V_{SS}$ | - | $V_{REF}$ | V | | | Analog Power Supply Input Voltage Range | $V_{REF}$ | AVREFS=1 | 3 | - | $V_{DD}$ | ٧ | | | Overall Accuracy | N <sub>ACC</sub> | | - | ±1.0 | ±1.5 <sup>1</sup> | LSB | | | Non-Linearity Error | N <sub>NLE</sub> | | - | ±0.8 | ±1.2 | LSB | | | Differential Non-Linearity Error | N <sub>DNLE</sub> | | - | ±1.0 | ±1.5 | LSB | | | Zero Offset Error | N <sub>ZOE</sub> | | - | ±1.3 | ±2.0 | LSB | | | Full Scale Error | N <sub>FSE</sub> | | - | ±0.25 | ±0.5 | LSB | | | Gain Error | N <sub>NLE</sub> | | - | ±1.0 | ±1.5 | LSB | | | Conversion Time | T <sub>CONV</sub> | f <sub>XIN</sub> =8MHz | - | - | 10 | ). | | | | | f <sub>XIN</sub> =4MHz | - | - | 20 | μS | | | AV <sub>REF</sub> Input Current | I <sub>REF</sub> | AVREFS=1 | - | 0.5 | 1.0 | mA | | <sup>1.</sup> This parameter is valid in the range from 02H to FFH, and typical value $\pm 1.3$ LSB, maximum value $\pm 2.0$ LSB in the other range (from 00H to 01H). # 11.5 AC Characteristics - GMS87C1102, GMS87C1202 $(T_A=-20\sim+85^{\circ}C,\ V_{DD}=5V\pm10\%,\ V_{SS}=0V)$ | D | 0 | Cumbal | | Specifications | | | | |--------------------------------|------------------------------------|------------------------------------|------|----------------|------|------|--| | Parameter | Symbol | Pins | Min. | Тур. | Max. | Unit | | | Operating Frequency | f <sub>CP</sub> | X <sub>IN</sub> | 1 | - | 8 | MHz | | | External Clock Pulse Width | t <sub>CPW</sub> | X <sub>IN</sub> | 50 | - | - | nS | | | External Clock Transition Time | t <sub>RCP</sub> ,t <sub>FCP</sub> | X <sub>IN</sub> | - | - | 20 | nS | | | Oscillation Stabilizing Time | t <sub>ST</sub> | X <sub>IN</sub> , X <sub>OUT</sub> | - | - | 20 | mS | | | External Input Pulse Width | t <sub>EPW</sub> | INT0, INT1, EC0 | 2 | - | - | tsys | | | RESET Input Width | t <sub>RST</sub> | RESET | 8 | - | - | tsys | | Figure 11-1 Timing Chart ## 11.6 Typical Characteristics - GMS87C1102, GMS87C1202 This graphs and tables provided in this section are for design guidance only and are not tested or guranteed. In some graphs or tables the data presented are outside specified operating range (e.g. outside specified $V_{DD}$ range). This is for imformation only and divices are guranteed to operate properly only within the specified range. The data presented in this section is a statistical summary of data collected on units from different lots over a period of time. "Typical" represents the mean of the distribution while "max" or "min" represents (mean $+3\sigma$ ) and (mean $-3\sigma$ ) respectively where $\sigma$ is standard deviation 3 Vnn (V) 0 5 6 | Cext | Rext | Ave | rage | | |-------------------|------|----------------|---------|--| | Cext | Next | Fosc @ 5V,25°C | | | | | 20K | 2.02MHz | ±14.11% | | | 24pF | 33K | 1.34MHz | ±11.50% | | | 2 <del>4</del> pr | 47K | 0.952MHz | ±10.30% | | | | 100K | 0.48MHz | ±9.07% | | | | 20K | 1.536MHz | ±14.79% | | | 20pE | 33K | 1.012MHz | ±11.67% | | | 39pF | 47K | 0.72MHz | ±10.42% | | | | 100K | 0.364MHz | ±9.75% | | | | 20K | 0.78MHz | ±13.53% | | | 100nE | 33K | 0.512MHz | ±10.35% | | | 100pF | 47K | 0.364MHz | ±9.48% | | | | 100K | 0.18MHz | ±7.34% | | Table 11-1 RC Oscillator Frequencies #### 12. MEMORY ORGANIZATION The GMS81C1202 has separated address spaces for Program memory and Data Memory. Program memory can only be read, not written to. It can be up to 2K bytes of Pro- #### 12.1 Registers This device has six registers that are the Program Counter (PC), a Accumulator (A), two index registers (X, Y), the Stack Pointer (SP), and the Program Status Word (PSW). The Program Counter consists of 16-bit register. Figure 12-1 Configuration of Registers #### Accumulator The Accumulator is the 8-bit general purpose register, used for data operation such as transfer, temporary saving, and conditional judgement, etc. The Accumulator can be used as a 16-bit register with Y Register as shown below Figure 12-2 Configuration of YA 16-bit Register #### • X, Y Registers In the addressing mode which uses these index registers, the register contents are added to the specified address, which becomes the actual address. These modes are extremely effective for referencing subroutine tables and memory tables. The index registers also have increment, decrement, comparison and data transfer functions, and they can be used as simple accumulators. gram memory. Data memory can be read and written to up to 128 bytes including the stack area. #### Stack Pointer The Stack Pointer is an 8-bit register used for occurrence interrupts and calling out subroutines. Stack Pointer identifies the location in the stack to be accessed (save or restore). Generally, SP is automatically updated when a subroutine call is executed or an interrupt is accepted. However, if it is used in excess of the stack area permitted by the data memory allocating configuration, the user-processed data may be lost. The stack can be located at any position within $00_H$ to $7F_H$ of the internal data memory. The SP is not initialized by hardware, requiring to write the initial value (the location with which the use of the stack starts) by using the initialization routine. Normally, the initial value of " $7F_H$ " is used **Note:** The Stack Pointer must be initialized by software because its value is undefined after RESET. Example: To initialize the SP LDX #07FH TXSP ; $SP \leftarrow 7F_H$ #### Program Counter The Program Counter is a 16-bit wide which consists of two 8-bit registers, PCH and PCL. This counter indicates the address of the next instruction to be executed. In reset state, the program counter has reset routine address (PC<sub>H</sub>:0FF<sub>H</sub>, PC<sub>L</sub>:0FE<sub>H</sub>). #### • Program Status Word The Program Status Word (PSW) contains several bits that reflect the current state of the CPU. The PSW is described in Figure 12-3. It contains the Negative flag, the Overflow flag, the Break flag the Half Carry (for BCD operation), the Interrupt enable flag, the Zero flag, and the Carry flag. #### [Carry flag C] This flag stores any carry or borrow from the ALU of CPU after an arithmetic operation and is also changed by the Shift Instruction or Rotate Instruction. #### [Zero flag Z] This flag is set when the result of an arithmetic operation or data transfer is "0" and is cleared by any other result. Figure 12-3 PSW (Program Status Word) Register #### [Interrupt disable flag I] This flag enables/disables all interrupts except interrupt caused by Reset or software BRK instruction. All interrupts are disabled when cleared to "0". This flag immediately becomes "0" when an interrupt is served. It is set by the EI instruction and cleared by the DI instruction. #### [Half carry flag H] After operation, this is set when there is a carry from bit 3 of ALU or there is no borrow from bit 4 of ALU. This bit can not be set or cleared except CLRV instruction with Overflow flag (V). #### [Break flag B] This flag is set by software BRK instruction to distinguish BRK from TCALL instruction with the same vector ad- dress. #### [Overflow flag V] This flag is set to "1" when an overflow occurs as the result of an arithmetic operation involving signs. An overflow occurs when the result of an addition or subtraction exceeds $+127(7F_{\rm H})$ or $-128(80_{\rm H})$ . The CLRV instruction clears the overflow flag. There is no set instruction. When the BIT instruction is executed, bit 6 of memory is copied to this flag. #### [Negative flag N] This flag is set to match the sign bit (bit 7) status of the result of a data or arithmetic operation. When the BIT instruction is executed, bit 7 of memory is copied to this flag. #### 12.2 Program Memory A 16-bit program counter is capable of addressing up to 64K bytes, but this device has 2K bytes program memory space only the physically implemented. Accessing a location above $FFFF_H$ will cause a wrap-around to $0000_H$ . Figure 12-4 shows a map of the upper part of the Program Memory. After reset, the CPU begins execution from reset vector which is stored in address FFFE<sub>H</sub>, FFFF<sub>H</sub>. As shown in Figure 12-4, each area is assigned a fixed location in Program Memory. Program Memory area contains the user program, Page Call (PCALL) area contains subroutine program, to reduce program byte length because of using by 2 bytes PCALL instead of 3 bytes CALL instruction. If it is frequently called, more useful to save program byte length. Figure 12-4 Program Memory Map The Device Configuration Area can be programmed or left unprogrammed to select device configuration such as RC oscillation option. This area is not accessible during normal execution but is readable and writable during program / verify. More detail informations are explained in device configuration area section. Table Call (TCALL) causes the CPU to jump to each TCALL address, where it commences execution of the service routine. The Table Call service locations are spaced at 2-byte interval : $FFC0_H$ for TCALL15, $FFC2_H$ for TCALL14, etc. The interrupt causes the CPU to jump to specific location, where it commences execution of the service routine. The External interrupt 0, for example, is assigned to location FFFA $_{\rm H}$ . The interrupt service locations are spaced at 2-byte interval : FFF8 $_{\rm H}$ for External Interrupt 1, FFFA $_{\rm H}$ for External Interrupt 0, etc. | Address | TCALL Name | |---------|---------------------------| | FFC0H | TCALL15 | | FFC2H | TCALL14 | | FFC4H | TCALL13 | | FFC6H | TCALL12 | | FFC8H | TCALL11 | | FFCAH | TCALL10 | | FFCCH | TCALL9 | | FFCEH | TCALL8 | | FFD0H | TCALL7 | | FFD2H | TCALL6 | | FFD4H | TCALL5 | | FFD6H | TCALL4 | | FFD8H | TCALL3 | | FFDAH | TCALL2 | | FFDCH | TCALL1 | | FFDEH | TCALL0 / BRK <sup>1</sup> | **Table 12-1 TCALL Vectors** The BRK software interrupt is using same address with TCALLO. As for the area from $FF00_H$ to $FFFF_H$ , if any area of them is not going to be used, its service location is available as general purpose Program Memory. | Address | Vector Name | |---------|----------------------| | FFE0H | Not Used | | FFE2H | Not Used | | FFE4H | Not Used | | FFE6H | Basic Interval Timer | | FFE8H | Watchdog Timer | | FFEAH | A/D Converter | | FFECH | Not Used | | FFEEH | Not Used | | FFF0H | Not Used | | FFF2H | Not Used | | FFF4H | Timer / Counter 1 | | FFF6H | Timer / Counter 0 | | FFF8H | External Interrupt 1 | | FFFAH | External Interrupt 0 | | FFFCH | Not Used | | FFFEH | RESET | **Table 12-2 Interrupt Vectors** Page Call (PCALL) area contains subroutine program to reduce program byte length by using 2 bytes PCALL instead of 3 bytes CALL instruction. If it is frequently called, it is more useful to save program byte length. Table Call (TCALL) causes the CPU to jump to each TCALL address, where it commences the execution of the service routine. The Table Call service area spaces 2-byte for every TCALL: $0FFCO_H$ for TCALL15, $0FFCO_H$ for TCALL14, etc., as shown in Figure 12-5 . Figure 12-5 PCALL and TCALL Memory Area #### PCALL→ rel ; 4F35 PCALL 35H #### $TCALL \rightarrow n$ 4 A TCALL 4 Example: The usage software example of Vector address and the initialize part. ``` ORG OFFEOH DW NOT_USED ; (OFFEO) DW NOT_USED ; (OFFE2) NOT_USED DW ; (OFFE4) BIT_INT WDT_INT ; (OFFE6) Basic Interval Timer ; (OFFE8) Watchdog Timer DW DW DW AD_INT ; (OFFEA) A/D NOT_USED NOT_USED DW ; (OFFEC) ; (OFFEE) DW ; (OFFF0); (OFFF2) NOT_USED NOT_USED DW DW DW TMR1_INT ; (OFFF4) Timer-1 DW TMR0_INT ; (OFFF6) Timer-0 DW INT1 ; (0FFF8) Int.1 INT0 ; (OFFFA) Int.0 DW ; (OFFFC) NOT_USED DW DW RESET ; (OFFFE) Reset ORG 0F800H MAIN PROGRAM ;Disable All Interrupts RESET: DI #0 LDX RAM_CLR: LDA #0 ;RAM Clear(!0000H->!007FH) {X}+ STA CMPX #080H BNE RAM_CLR LDX #07FH ;Stack Pointer Initialize TXSP CALL INITIAL LDM RA, #0 ;Normal Port A RAIO,#1000_0010B LDM ;Normal Port Direction ;Normal Port B T.DM RB. #0 RBIO, #1000_0010B ; Normal Port Direction T.DM LDM PFDR,#0 ;Enable Power Fail Detector ``` #### 12.3 Data Memory Figure 12-6 shows the internal Data Memory space available. Data Memory is divided into two groups, a user RAM(including Stack) and control registers. Figure 12-6 Data Memory Map Internal Data Memory addresses are always one byte wide, which implies an address space of 128 bytes including the stack area. The stack pointer should be initialized within $00_H$ to $7F_H$ by software because its value is undefined after RESET. The Stack area is defined at the Data Memory area, so the stack should not be overlapped by manipulating RAM Data. For example, we assumed the Stack pointer is 6F. If this address is accessed by program, the stack value is changed. So the malfunction is occurred. The control registers are used by CPU and Peripheral functions for controlling the desired operation of the device. Therefore these registers contain control and status bits for the interrupt system, the timer/ counters, analog to digital converters, I/O ports. The control registers are in address $C0_H$ to $FF_H$ . Note that unoccupied addresses may not be implemented on the chip. Read accesses to these addresses will in general return random data, and write accesses will have an indeterminate effect. More detail informations of each register are explained in each peripheral sections. **Note:** Write only registers can not be accessed by bit manipulation instruction. Do not use read-modify-write instruction. Use byte manipulation instruction. Example; To write at CKCTLR LDM CKCTLR, #09H; Divide ratio ÷16 | Address | Symbol | R/W | RESET Value | |---------|--------|-----|-------------| | C0H | RA | R/W | Undefined | | C1H | RAIO | W | 0000_0000 | | C2H | RB | R/W | Undefined | | СЗН | RBIO | W | 0_0000 | | C4H | RC | R/W | Undefined | | C5H | RCIO | W | 00 | | CAH | RAFUNC | W | 0000_0000 | | CBH | RBFUNC | W | 0_0000 | | CCH | PUPSEL | W | 00 | | D0H | TM0 | R/W | 00_0000 | | D1H | T0 | R | 0000_0000 | | D1H | TDR0 | W | 1111_1111 | | D1H | CDR0 | R | 0000_0000 | | D2H | TM1 | R/W | 0000_0000 | | D3H | TDR1 | W | 1111_1111 | | D3H | T1PPR | W | 1111_1111 | | D4H | T1 | R | 0000_0000 | | D4H | CDR1 | R | 0000_0000 | | D4H | T1PDR | R/W | 0000_0000 | | D5H | PWMHR | W | 0000 | | DEH | BUR | W | 1111_1111 | | E2H | IENH | R/W | 0000 | | E3H | IENL | R/W | 000 | | E4H | IRQH | R/W | 0000 | | E5H | IRQL | R/W | 000 | | E6H | IEDS | R/W | 0000 | | EAH | ADCM | R/W | 00_0001 | | EBH | ADCR | R | Undefined | | ECH | BITR | R | 0000_0000 | | ECH | CKCTLR | W | -001_0111 | | EDH | WDTR | R/W | 0111_1111 | | EFH | PFDR | R/W | 100 | **Table 12-3 RESET Value of Control Registers** **Note:** Several names are given at same address. Refer to below table. | Addr. | , | When read | When write | | | | |-------|---------------|-----------------|-------------|---------------|-------------|--| | | Timer<br>Mode | Capture<br>Mode | PWM<br>Mode | Timer<br>Mode | PWM<br>Mode | | | D1H | T0 | CDR0 | - | TDR0 | - | | | D3H | | - | TDR1 T1PPR | | | | | D4H | T1 | CDR1 | T1PDR | - | T1PDR | | | ECH | BITR | | | CKCTLR | | | Table 12-4 Various Register Name in Same Adress #### Stack Area The stack provides the area where the return address is saved before a jump is performed during the processing routine at the execution of a subroutine call instruction or the acceptance of an interrupt. When returning from the processing routine, executing the subroutine return instruction [RET] restores the contents of the program counter from the stack; executing the interrupt return instruction [RETI] restores the contents of the program counter and flags. The save/restore locations in the stack are determined by the stack pointed (SP). The SP is automatically decreased after the saving, and increased before the restoring. This means the value of the SP indicates the stack location number for the next save. | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------------------|-------------------------------------------------------------------|----------|--------|--------|--------|--------|---------|---------| | C0H | RA | RA Port Data Register | | | | | | | | | C1H | RAIO | RA Port Direction Register | | | | | | | | | C2H | RB | RB Port Data Register | | | | | | | | | СЗН | RBIO | RB Port Direction Register | | | | | | | | | C4H | RC | RC Port Data Register | | | | | | | | | C5H | RCIO | RC Port Direction Register | | | | | | | | | CAH | RAFUNC | ANSEL7 | ANSEL6 | ANSEL5 | ANSEL4 | ANSEL3 | ANSEL2 | ANSEL1 | ANSEL0 | | СВН | RBFUNC | - | - | - | PWMO | INT1I | INT0I | BUZO | AVREFS | | CCH | PUPSEL | - | - | - | - | - | - | PUPSEL1 | PUPSEL0 | | D0H | TM0 | - | - | CAP0 | T0CK2 | T0CK1 | T0CK0 | T0CN | T0ST | | D1H | T0/TDR0/<br>CDR0 | Timer0 Register / Timer Data Register 0 / Capture Data Register 0 | | | | | | | | | D2H | TM1 | POL | 16BIT | PWME | CAP1 | T1CK1 | T1CK0 | T1CN | T1ST | | D3H | TDR1/<br>T1PPR | Timer Data Register 1/ PWM Period Register 1 | | | | | | | | | D4H | T1/CDR1/<br>T1PDR | Timer1 Register / Capture Data Register 1 / PWM Duty Register 1 | | | | | | | | | D5H | PWMHR | PWM High | Register | | | | | | | | DEH | BUR | BUCK1 | BUCK0 | BUR5 | BUR4 | BUR3 | BUR2 | BUR1 | BUR0 | | E2H | IENH | INT0E | INT1E | T0E | T1E | - | - | - | - | | E3H | IENL | ADE | WDTE | BITE | - | - | - | - | - | | E4H | IRQH | INT0IF | INT1IF | T0IF | T1IF | - | - | - | - | | E5H | IRQL | ADIF | WDTIF | BITIF | - | - | - | - | - | | E6H | IEDS | - | - | - | - | IED1H | IED1L | IED0H | IED0L | | EAH | ADCM | - | - | ADEN | ADS2 | ADS1 | ADS0 | ADST | ADSF | | EBH | ADCR | ADC Result Data Register | | | | | | | | | ECH | BITR <sup>1</sup> | Basic Interval Timer Data Register | | | | | | | | | ECH | CKCTLR<br>Note1 | - | WAKEUP | RCWDT | WDTON | BTCL | BTS2 | BTS1 | BTS0 | | EDH | WDTR | WDTCL 7-bit Watchdog Counter Register | | | | | | | | | EFH | PFDR <sup>2</sup> | - | - | - | - | - | PFDIS | PFDM | PFDS | #### Table 12-5 Control Registers of GMS81C1202 These registers of shaded area can not be accessed by bit manipulation instruction as "SET1, CLR1", so should be accessed by register operation instruction as "LDM dp,#imm". - 1. The register BITR and CKCTLR are located at same address. Address ECH is read as BITR, written to CKCTLR. - 2. The register PFDR only be implemented on devices, not on In-circuit Emulator. # 12.4 Addressing Mode The GMS87C1201 and GMS81C1202 use six addressing modes. - · Register addressing - · Immediate addressing - · Direct page addressing - Absolute addressing - · Indexed addressing - · Register-indirect addressing Below example is shown for GMS81C1202. ### (1) Register Addressing Register addressing accesses the A, X, Y, C and PSW. ## (2) Immediate Addressing → #imm In this mode, second byte (operand) is accessed as a data immediately. #### Example: 0435 ADC #35H E45535 LDM 35H, #55H ### (3) Direct Page Addressing → dp In this mode, a address is specified within direct page. #### Example; C535 LDA 35H ; A $\leftarrow$ RAM[35H] # (4) Absolute Addressing → !abs Absolute addressing sets corresponding memory data to Data , i.e. second byte(Operand I) of command becomes lower level address and third byte (Operand II) becomes upper level address. With 3 bytes command, it is possible to access to whole memory area. ADC, AND, CMP, CMPX, CMPY, EOR, LDA, LDX, LDY, OR, SBC, STA, STX, STY #### Example; 0735F0 ADC !0F035H ;A ←ROM[0F035H] The operation within data memory (RAM) ASL, BIT, DEC, INC, LSR, ROL, ROR Example; Addressing accesses the address 0035<sub>H</sub>. 983500 INC !0035H ;A ←RAM[035H] # (5) Indexed Addressing ## X indexed direct page (no offset) $\rightarrow$ {X} In this mode, a address is specified by the X register. ADC, AND, CMP, EOR, LDA, OR, SBC, STA, XMA Example; $X=15_{\rm H}$ D4 LDA $\{X\}$ ; ACC $\leftarrow$ RAM[X]. # X indexed direct page, auto increment $\rightarrow$ {X}+ In this mode, a address is specified within direct page by the X register and the content of X is increased by 1. LDA, STA Example; X=35<sub>H</sub> DB LDA $\{X\}$ + # X indexed direct page (8 bit offset) → dp+X This address value is the second byte (Operand) of command plus the data of X-register. And it assigns the memory in Direct page. ADC, AND, CMP, EOR, LDA, LDY, OR, SBC, STA STY, XMA, ASL, DEC, INC, LSR, ROL, ROR Example; X=015<sub>H</sub> C645 LDA 45H+X # Y indexed direct page (8 bit offset) → dp+Y This address value is the second byte (Operand) of command plus the data of Y-register, which assigns Memory in Direct page. This is same with above (2). Use Y register instead of X. ### Y indexed absolute → !abs+Y Sets the value of 16-bit absolute address plus Y-register data as Memory. This addressing mode can specify memory in whole area. Example; Y=55<sub>H</sub> D500FA LDA !OFA00H+Y ### (6) Indirect Addressing # Direct page indirect → [dp] Assigns data address to use for accomplishing command which sets memory data(or pair memory) by Operand. Also index can be used with Index register X,Y. JMP, CALL Example; 3F35 JMP [35H] # X indexed indirect $\rightarrow$ [dp+X] Processes memory data as Data, assigned by 16-bit pair memory which is determined by pair data [dp+X+1][dp+X] Operand plus X-register data in Direct page. ADC, AND, CMP, EOR, LDA, OR, SBC, STA Example; X=10<sub>H</sub> 1625 ADC [25H+X] # Y indexed indirect $\rightarrow$ [dp]+Y Processes momory data as Data, assigned by the data [dp+1][dp] of 16-bit pair memory paired by Operand in Direct page plus Y-register data. ADC, AND, CMP, EOR, LDA, OR, SBC, STA Example; Y=10<sub>H</sub> 1725 ADC [25H]+Y # Absolute indirect → [!abs] The program jumps to address specified by 16-bit absolute address. JMP Example; 1F25F9 JMP [!0F925H] ### 13. I/O PORTS The GMS81C1202 has three ports, RA, RB and RC. These ports pins may be multiplexed with an alternate function for the peripheral features on the device. In general, when a initial reset state, all ports are used as a general purpose input port. All pins have data direction registers which can set these ports as output or input. A "1" in the port direction register defines the corresponding port pin as output. Conversely, write "0" to the corresponding bit to specify as an input pin. For example, to use the even numbered bit of RA as output ports and the odd numbered bits as input ports, write " $55_{\rm H}$ " to address C1<sub>H</sub> (RA direction register) during initial setting as shown in Figure 13-1. ## 13.1 RA and RAIO registers RA is an 8-bit bidirectional I/O port (address $C0_H$ ). Each port can be set individually as input and output through the RAIO register (address $C1_H$ ). RA7~RA1 ports are multiplexed with Analog Input Port (AN7~AN1) and RA0 port is multiplexed with Event Counter Input Port (EC0). Figure 13-2 Registers of Port RA The control register RAFUNC (address CA<sub>H</sub>) controls to select alternate function. After reset, this value is "0", port Reading data register reads the status of the pins whereas writing to it will write to the port latch. Figure 13-1 Example of port I/O assignment may be used as general I/O ports. To select alternate function such as Analog Input or External Event Counter Input, write "1" to the corresponding bit of RAFUNC.Regardless of the direction register RAIO, RAFUNC is selected to use as alternate functions, port pin can be used as a corresponding alternate features ( RAO/EC0 is controlled by RB-FUNC ) | PORT | RAFUNC.7~0 | Description | | |----------------------|------------|-------------------------|--| | RA7/AN7 | 0 | RA7 ( Normal I/O Port ) | | | | 1 | AN7 ( ADS2~0=111 ) | | | DAC/ANG | 0 | RA6 ( Normal I/O Port ) | | | RA6/AN6 | 1 | AN6 ( ADS2~0=110 ) | | | DAE/ANE | 0 | RA5 ( Normal I/O Port ) | | | RA5/AN5 | 1 | AN5 ( ADS2~0=101 ) | | | D A 4/A N 4 | 0 | RA4 ( Normal I/O Port ) | | | RA4/AN4 | 1 | AN4 ( ADS2~0=100 ) | | | DAG/ANG | 0 | RA3 ( Normal I/O Port ) | | | RA3/AN3 | 1 | AN3 ( ADS2~0=011 ) | | | 0 | | RA2 ( Normal I/O Port ) | | | RA2/AN2 | 1 | AN2 ( ADS2~0=010 ) | | | D 0.4 / 0.N 14 | 0 | RA1 ( Normal I/O Port ) | | | RA1/AN1 | 1 | AN1 ( ADS2~0=001 ) | | | DA0/E001 | | RA0 ( Normal I/O Port ) | | | RA0/EC0 <sup>1</sup> | | EC0 ( T0CK2~0=111 ) | | <sup>1.</sup> This port is **not an Analog Input port**, but Event Counter clock source input port. ECO is controlled by setting TOCK2~0 = 111. The bit RAFUNC.0 (ANSEL0) controls the RB0/AN0/AVref port ( Refer to Port RB). # 13.2 RB and RBIO registers RB is a 5-bit bidirectional I/O port (address C2<sub>H</sub>). Each pin can be set individually as input and output through the RBIO register (address C3<sub>H</sub>). Figure 13-3 Registers of Port RB In addition, Port RB is multiplexed with various special features. The control register RBFUNC (address CB<sub>H</sub>) controls to select alternate function. After reset, this value is "0", port may be used as general I/O ports. To select alternate function such as External interrupt or Timer compare output, write "1" to the corresponding bit of RBFUNC. Regardless of the direction register RBIO, RBFUNC is selected to use as alternate functions, port pin can be used as a corresponding alternate features. | PORT | RBFUNC.4~0 | Description | | | |-------------------|------------|---------------------------------------------|--|--| | RB4/ | 0 | RB4 ( Normal I/O Port ) | | | | PWM0/<br>COMP0 | 1 | PWM0 Output /<br>Timer1 Compare Output | | | | DD2/INT4 | 0 | RB3 ( Normal I/O Port ) | | | | RB3/INT1 | 1 | External Interrupt Input 1 | | | | RB2/INT0 | 0 | RB2 ( Normal I/O Port ) | | | | RD2/INTU | 1 | External Interrupt Input 0 | | | | DD4/DL17 | 0 | RB1 ( Normal I/O Port ) | | | | RB1/BUZ | 1 | Buzzer Output | | | | RB0/AN0/<br>AVref | 01 | RB0 ( Normal I/O Port ) /<br>AN0 (ANSEL0=1) | | | | | 12 | External Analog Reference<br>Voltage | | | <sup>1.</sup> When ANSEL0 = "0", this port is defined for normal I/O port (RB0). When ANSEL0 = "1" and ADS2~0 = " 000", this port can be used Analog Input Port ( AN0 ). When this bit set to "1", this port defined for AVref, so it can not be used Analog Input Port ANO and Normal I/O Port RBO. # 13.3 RC and RCIO registers RC is an 4-bit bidirectional I/O port (address $C4_H$ ). Each pin can be set individually as input and output through the RCIO register (address $C5_H$ ). Figure 13-4 Registers of Port RC ### 14. CLOCK GENERATOR The clock generator produces the basic clock pulses which provide the system clock to be supplied to the CPU and peripheral hardware. The main system clock oscillator oscillates with a crystal resonator or a ceramic resonator connected to the Xin and Xout pins. External clocks can be input to the main system clock oscillator. In this case, input a clock signal to the Xin pin and open the Xout pin Figure 14-1 Block Diagram of Clock Pulse Generator #### 14.1 Oscillation Circuit $X_{IN}$ and $X_{OUT}$ are the input and output, respectively, a inverting amplifier which can be set for use as an on-chip oscillator, as shown in Figure 14-2. Figure 14-2 Oscillator Connections To drive the device from an external clock source, Xout should be left unconnected while Xin is driven as shown in Figure 14-3. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clocking circuitry is through a divide-by-two flip-flop, but minimum and maximum high and low times specified on the data sheet must be observed. Oscillation circuit is designed to be used either with a ceramic resonator or crystal oscillator. Since each crystal and ceramic resonator have their own characteristics, the user should consult the crystal manufacturer for appropriate values of external components In addition, the GMS81C1202 has an ability for the external RC oscillated operation. It offers additional cost sav- ings for **timing insensitive applications**. The RC oscillator frequency is a function of the supply voltage, the external resistor (Rext) and capacitor (Cext) values, and the operating temperature. The user needs to take into account variation due to tolerance of external R and C components used. Figure 14-4 shows how the RC combination is connected to the GMS81C1202. Figure 14-3 External Clock Connections **Note:** When using a system clock oscillator, carry out wiring in the broken line area in Figure 14-2 to prevent any effects from wiring capacities. - Minimize the wiring length. - Do not allow wiring to intersect with other signal conductors. - Do not allow wiring to come near changing high current. - Set the potential of the grounding position of the oscillator capacitor to that of Vss. Do not ground to any ground pattern where high current is present. - Do not fetch signals from the oscillator. Figure 14-4 RC Oscillator Connections The oscillator frequency, divided by 4, is output from the Xout pin, and can be used for test purpose or to synchroze other logic. To set the RC oscillation, it should be programmed RCOPT bit to "1" to CONFIG (0FF0\_H). ( Refer to DE-VICE CONFIGURATION AREA ) **Note:** When using a system clock oscillator, carry out wiring in the broken line area in Figure 14-2 to prevent any effects from wiring capacities. - Minimize the wiring length. - Do not allow wiring to intersect with other signal conductors. - Do not allow wiring to come near changing high current. - Set the potential of the grounding position of the oscillator capacitor to that of Vss. Do not ground to any ground pattern where high current is present. - Do not fetch signals from the oscillator. ### 15. Basic Interval Timer The GMS81C1202 has one 8-bit Basic Interval Timer that is free-run, can not stop. Block diagram is shown in Figure 15-1 .The 8-bit Basic interval timer register (BITR) is increased every internal count pulse which is divided by prescaler. Since prescaler has divided ratio by 8 to 1024, the count rate is 1/8 to 1/1024 of the oscillator frequency. As the count overflows from FF<sub>H</sub> to $00_H$ , this overflow causes to generate the Basic interval timer interrupt. The BITF is interrupt request flag of Basic interval timer. When write "1" to bit BTCL of CKCTLR, BITR register is cleared to "0" and restart to count-up. The bit BTCL becomes "0" after one machine cycle by hardware. If the STOP instruction executed after writing "1" to bit WAKEUP of CKCTLR, it goes into the wake-up timer mode. In this mode, all of the block is halted except the oscillator, prescaler (only fxin÷2048) and Timer0. If the STOP instruction executed after writing "1" to bit RCWDT of CKCTLR, it goes into the internal RC oscillated watchdog timer mode. In this mode, all of the block is halted except the internal RC oscillator, Basic Interval Timer and Watchdog Timer. More detail informations are explained in Power Saving Function. The bit WDTON decides Watchdog Timer or the normal 7-bit timer **Note:** All control bits of Basic interval timer are in CKCTLR register which is located at same address of BITR (address EC<sub>H</sub>). Address EC<sub>H</sub> is read as BITR, written to CKCTLR. Therefore, the CKCTLR can not be accessed by bit manipulation instruction. Figure 15-1 Block Diagram of Basic Interval Timer Figure 15-2 CKCTLR: Clock Control Register ### 16. TIMER / COUNTER The GMS81C1202 has two Timer/Counter registers. Each module can generate an interrupt to indicate that an event has occurred (i.e. timer match). Timer 0 and Timer 1 can be used either the two 8-bit Timer/Counter or one 16-bit Timer/Counter by combining them. In the "timer" function, the register is increased every internal clock input. Thus, one can think of it as counting internal clock input. Since a least clock consists of 2 and most clock consists of 2048 oscillator periods, the count rate is 1/2 to 1/2048 of the oscillator frequency in Timer0. And Timer1 can use the same clock source too. In addition, Timer1 has more fast clock source (1/1 to 1/8). In the "counter" function, the register is increased in re- sponse to a 0-to-1 (rising edge) transition at its corresponding external input pin, EC0. And in the "capture" function, the register is increased in response external interrupt same with timer function. When external interrupt edge input, the count register is captured into capture data register CDRx. Timer1 is shared with "PWM" function and "Compare output" function It has seven operating modes: "8-bit timer/counter", "16-bit timer/counter", "8-bit capture", "16-bit capture", "8-bit compare output", "16-bit compare output" and "10-bit PWM" which are selected by bit in Timer mode register TM0 and TM1 as shown in Figure 16-1 and Table 16-1. Figure 16-1 Timer 0 and Timer 1 Mode Register | 16BIT | CAP0 | CAP1 | PWME | T0CK[2:0] | T1CK[1:0] | PWMO <sup>1</sup> | TIMER 0 | TIMER1 | |-------|------|----------------|------|-----------|-----------|-------------------|-----------------------|----------------------| | 0 | 0 | 0 | 0 | XXX | XX | 0 | 8-bit Timer | 8-bit Timer | | 0 | 0 | 1 | 0 | 111 | XX | 0 | 8-bit Event Counter | 8-bit Capture | | 0 | 1 | 0 | 0 | XXX | XX | 1 | 8-bit Capture | 8-bit Compare output | | 0 | 0 | 0 | 1 | XXX | XX | 1 | 8-bit Timer/Counter | 10-bit PWM | | 1 | 0 | 0 | 0 | XXX | 11 | 0 | 16-bit Timer | | | 1 | 0 | 0 | 0 | 111 | 11 | 0 | 16-bit Event Counter | | | 1 | 1 | X <sup>2</sup> | 0 | XXX | 11 | 0 | 16-bit Capture | | | 1 | 0 | 0 | 0 | XXX | 11 | 1 | 16-bit Compare output | | Table 16-1 Operating Modes of Timer 0 and Timer 1 - 1. This bit is the bit4 of RB Function register(RBFUNC). - 2. X: The value is "0" or "1" corresponding your operation. #### 16.1 8-bit Timer/Counter Mode The GMS81C1202 has two 8-bit Timer/Counters, Timer 0 and Timer 1, as shown in Figure 16-2. The "timer" or "counter" function is selected by mode registers TM0, TM1 as shown in Figure 16-1 and Table 16-1 . To use as an 8-bit timer/counter mode, bit CAP0 of TM0 is cleared to "0" and bits 16BIT of TM1 should be cleared to "0"(Table 16-1). Figure 16-2 8-bit Timer / Counter Mode These timers have each 8-bit count register and data register. The count register is increased by every internal or external clock input. The internal clock has a prescaler divide ratio option of 2, 4, 8, 32,128, 512, 2048 (selected by control bits T0CK2, T0CK1 and T0CK0 of register TM0) and 1, 2, 8 (selected by control bits T1CK1 and T1CK0 of register TM1). In the Timer 0, timer register T0 increases from $00_{\rm H}$ until it matches TDR0 and then reset to $00_{\rm H}$ . The match output of Timer 0 generates Timer 0 interrupt (latched in T0F bit). As TDRx and Tx register are in same address, when reading it as a Tx, written to TDRx. In counter function, the counter is increased every 0-to 1 (rising edge) transition of EC0 pin. In order to use counter function, the bit RA0 of the RA Direction Register RAIO is set to "0". The Timer 0 can be used as a counter by pin EC0 input, but Timer 1 can not. Figure 16-3 Counting Example of Timer Data Registers **Figure 16-4 Timer Count Operation** ### 16.2 16-bit Timer/Counter Mode The Timer register is being run with 16 bits. A 16-bit timer/counter register T0, T1 are increased from $0000_H$ until it matches TDR0, TDR1 and then resets to $0000_H$ . The match output generates Timer 0 interrupt not Timer 1 interrupt. The clock source of the Timer 0 is selected either internal or external clock by bit T0CK2, T0CK1 and T0SL0. In 16-bit mode, the bits T1CK1,T1CK0 and 16BIT of TM1 should be set to "1" respectively. Figure 16-5 16-bit Timer / Counter Mode ### 16.3 8-bit Compare Output (16-bit) The GMS87C1201 and GMS81C1202 has a function of Timer Compare Output. To pulse out, the timer match can goes to port pin( COMP0 ) as shown in Figure 16-2 and Figure 16-5 . Thus, pulse out is generated by the timer match. These operation is implemented to pin, RB4/COMP0/PWM. This pin output the signal having a 50:50 duty square ## 16.4 8-bit Capture Mode The Timer 0 capture mode is set by bit CAP0 of timer mode register TM0 (bit CAP1 of timer mode register TM1 for Timer 1) as shown in Figure 16-6. As mentioned above, not only Timer 0 but Timer 1 can also be used as a capture mode. wave, and output frequency is same as below equation. $$f_{COMP} = \frac{\text{Oscillation Frequency}}{2 \times \text{Prescaler Value} \times (TDR + 1)}$$ In this mode, the bit PWMO of RB function register (RB-FUNC) should be set to "1", and the bit PWME of timer1 mode register (TM1) should be set to "0". In addition, 16-bit Compare output mode is also available. The Timer/Counter register is increased in response internal or external input. This counting function is same with normal timer mode, and Timer interrupt is generated when timer register T0 (T1) increases and matches TDR0 (TDR1). This timer interrupt in capture mode is very useful when the pulse width of captured signal is more wider than the maximum period of Timer. For example, in Figure 16-8, the pulse width of captured signal is wider than the timer data value (FF $_{\rm H}$ ) over 2 times. When external interrupt is occured, the captured value (13 $_{\rm H}$ ) is more little than wanted value. It can be obtained correct value by counting the number of timer overflow occurence. Timer/Counter still does the above, but with the added feature that a edge transition at external input INTx pin causes the current value in the Timer x register (T0,T1), to be captured into registers CDRx (CDR0, CDR1), respectively. After captured, Timer x register is cleared and restarts by hardware. It has three transition modes: "falling edge", "rising edge", "both edge" which are selected by interrupt edge selection register IEDS (Refer to External interrupt section). In addition, the transition at INTx pin generate an interrupt. **Note:** The CDRx, TDRx and Tx are in same address. In the capture mode, reading operation is read the CDRx, not Tx because path is opened to the CDRx, and TDRx is only for writing operation. Figure 16-6 8-bit Capture Mode Figure 16-7 Input Capture Operation Figure 16-8 Excess Timer Overflow in Capture Mode # 16.5 16-bit Capture Mode 16-bit capture mode is the same as 8-bit capture, except that the Timer register is being run will 16 bits. The clock source of the Timer 0 is selected either internal or external clock by bit T0CK2, T0CK1 and T0CK0. In 16-bit mode, the bits T1CK1,T1CK0 and 16BIT of TM1 should be set to "1" respectively. Figure 16-9 16-bit Capture Mode ## 16.6 PWM Mode The GMS81C1202 has a two high speed PWM (Pulse Width Modulation) functions which shared with Timer1. In PWM mode, pin RB4/COMP0/PWM0 outputs up to a 10-bit resolution PWM output. This pin should be defined as a PWM output by setting "1" bit PWMO in RBFUNC register. The period of the PWM output is determined by the T1PPR (PWM0 Period Register) and PWM0HR[3:2] (bit3,2 of PWM0 High Register) and the duty of the PWM output is determined by the T1PDR (PWM0 Duty Register) and PWM0HR[1:0] (bit1,0 of PWM0 High Register). The user writes the lower 8-bit period value to the T1PPR and the higher 2-bit period value to the PWM0HR[3:2]. And writes duty value to the T1PDR and the PWM0HR[1:0] same way. The T1PDR is configured as a double buffering for glitch-less PWM output. In Figure 16-10 , the duty data is transfered from the master to the slave when the period data matched to the counted value. (i.e. at the beginning of next duty cycle ) # PWM Period = [ PWM0HR[3:2]T1PPR ] X Source Clock PWM Duty = [ PWM0HR[1:0]T1PDR ] X Source Clock The relation of frequency and resolution is in inverse proportion. Table 16-2 shows the relation of PWM frequency vs. resolution. If it needed more higher frequency of PWM, it should be reduced resolution. | | Frequency | | | | | | |------------|--------------------------------------------------------------------|---------|---------|--|--|--| | Resolution | T1CK[1:0] T1CK[1:0] T1CK[1:0]<br>= 00(125nS) = 01(250nS) = 10(1uS) | | | | | | | 10-bit | 7.8KHz | 3.9KHz | 0.98KHZ | | | | | 9-bit | 15.6KHz | 7.8KHz | 1.95KHz | | | | | 8-bit | 31.2KHz | 15.6KHz | 3.90KHz | | | | | 7-bit | 62.5KHz | 31.2KHz | 7.81KHz | | | | Table 16-2 PWM Frequency vs. Resolution at 8MHz The bit POL of TM1 decides the polarity of duty cycle. If the duty value is set same to the period value, the PWM output is determined by the bit POL ( 1: High, 0: Low ). And if the duty value is set to $"00_H"$ , the PWM output is determined by the bit POL (1: Low, 0: High). It can be changed duty value when the PWM output. However the changed duty value is output after the current period is over. And it can be maintained the duty value at present output when changed only period value shown as Figure 16-12. As it were, the absolute duty time is not changed in varying frequency. But the changed period value must greater than the duty value **Note:** At PWM output start command, one first pulse would be output abnormally. Because if user writes register values while timer is in operaiton, these register could be set with certain values at first. To prevent this operation, user must stop PWM timer clock and then set the duty and the period register values. Figure 16-10 PWM Mode Figure 16-11 Example of PWM at 8MHz Figure 16-12 Example of Changing the Period in Absolute Duty Cycle (@8MHz) # 17. Buzzer Output Function The buzzer driver consists of 6-bit binary counter, the buzzer register BUR and the clock selector. It generates square-wave which is very wide range frequency (480 Hz~250 KHz at fxin = 4 MHz) by user programmable counter. Pin RB1 is assigned for output port of Buzzer driver by setting the bit BUZO of RBFUNC to "1". The 6-bit buzzer counter is cleared and start the counting by writing signal to the register BUR. It is increased from 00H until it matches 6-bit register BUR. Also, it is cleared by counter overflow and count up to output the square wave pulse of duty 50%. The bit 0 to 5 of BUR determines output frequency for buzzer driving. Frequency calculation is following as shown below. $$f_{BUZ}(Hz) = \frac{\text{Oscillator Frequency}}{2 \times \text{Prescaler Ratio} \times (BUR + 1)}$$ The bits BUCK1, BUCK0 of BUR selects the source clock from prescaler output. Figure 17-1 Buzzer Driver ### 18. ANALOG TO DIGITAL CONVERTER The analog-to-digital converter (A/D) allows conversion of an analog input signal to a corresponding 8-bit digital value. The A/D module has eight analog inputs, which are multiplexed into one sample and hold. The output of the sample and hold is the input into the converter, which generates the result via successive approximation. The analog reference voltage is selected to $V_{DD}$ or AVref by setting of the bit AVREFS in RBFUNC register. If external analog reference AVref is selected, the bit ANSELO should not be set to "1", because this pin is used to an analog reference of A/D converter. The A/D module has two registers which are the control register ADCM and A/D result register ADCR. The ADCM register, shown in Figure 18-2, controls the operation of the A/D converter module. The port pins can be configured as analog inputs or digital I/O. To use analog inputs, each port is assigned analog input port by setting the bit ANSEL[7:0] in RAFUNC register. And selected the corresponding channel to be converted by setting ADS[2:0]. The processing of conversion is start when the start bit ADST is set to "1". After one cycle, it is cleared by hardware. The register ADCR contains the results of the A/D conversion. When the conversion is completed, the result is loaded into the ADCR, the A/D conversion status bit ADSF is set to "1", and the A/D interrupt flag ADIF is set. The block diagram of the A/D module is shown in Figure 18-1. The A/D status bit ADSF is set automatically when A/D conversion is completed, cleared when A/D conversion is in process. The conversion time takes maximum 10 uS (at fxin=8 MHz). Figure 18-1 A/D Converter Block Diagram Figure 18-2 A/D Converter Registers Figure 18-3 A/D Converter Operation Flow #### A/D Converter Cautions ## (1) Input range of AN0 to AN7 The input voltages of AN0 to AN7 should be within the specification range. In particular, if a voltage above VDD (or AVref) or below Vss is input (even if within the absolute maximum rating range), the conversion value for that channel can not be indeterminate. The conversion values of the other channels may also be affected. #### (2) Noise countermeasures In order to maintain 8-bit resolution, attention must be paid to noise on pins AVref(or VDD)and AN0 to AN7. Since the effect increases in proportion to the output impedance of the analog input source, it is recommended that a capacitor be connected externally as shown in Figure 18-4 in order to reduce noise Figure 18-4 Analog Input Pin Connecting Capacitor ## (3) Pins ANO/RB0 and AN1/RA1 to AN7/RA7 The analog input pins AN0 to AN7 also function as input/output port (PORT RA and RB0) pins. When A/D conversion is performed with any of pins AN0 to AN7 selected, be sure not to execute a PORT input instruction while conversion is in progress, as this may reduce the conversion resolution. Also, if digital pulses are applied to a pin adjacent to the pin in the process of A/D conversion, the expected A/D conversion value may not be obtainable due to coupling noise. Therefore, avoid applying pulses to pins adjacent to the pin undergoing A/D conversion. ### (4) AV<sub>REF</sub> pin input impedance A series resistor string of approximately $10 K\Omega$ is connected between the $AV_{\text{REF}}pin$ and the $V_{\text{SS}}\,pin.$ Therefore, if the output impedance of the reference voltage source is high, this will result in parallel connection to the series resistor string between the $AV_{REF}$ pin and the $V_{SS}$ pin, and there will be a large reference voltage error. ### 19. INTERRUPTS The GMS81C1202 interrupt circuits consist of Interrupt enable register (IENH, IENL), Interrupt request flags of IROH, IROL, Interrupt Edge Selection Register (IEDS), priority circuit and Master enable flag("I" flag of PSW). The configuration of interrupt circuit is shown in Figure 19-1 and Interrupt priority is shown in Table 19-1. The External Interrupts INTO and INT1 can each be transition-activated (1-to-0, 0-to-1 and both transiton). The flags that actually generate these interrupts are bit INT0IFand INT1IF in Register IRQH. When an external interrupt is generated, the flag that generated it is cleared by the hardware when the service routine is vectored to only if the interrupt was transition-activated. The Timer 0 and Timer 1 Interrupts are generated by T0IF, T1IF, which are set by a match in their respective timer/ counter register. The AD converter Interrupt is generated by ADIF which is set by finishing the analog to digital conversion. The Watch dog timer Interrupt is generated by WDTIF which set by a match in Watch dog timer register ( when the bit WDTON is set to "0"). The Basic Interval Timer Interrupt is generated by BITIF which is set by a overflowing of the Basic Interval Timer Register(BITR). Internal bus line Interrupt Enable **IENH** Register (Higher byte) Figure 19-1 Block Diagram of Interrupt Function The interrupts are controlled by the interrupt master enable flag I-flag (bit 2 of PSW), the interrupt enable register (IENH, IENL) and the interrupt request flags (in IRQH, IRQL) except Power-on reset and software BRK interrupt. Interrupt enable registers are shown in Figure 19-2. These registers are composed of interrupt enable flags of each interrupt source, these flags determines whether an interrupt will be accepted or not. When enable flag is "0", a corresponding interrupt source is prohibited. Note that PSW contains also a master enable bit, I-flag, which disables all interrupts at once. | Reset/Interrupt | Symbol | Priority | Vector Addr. | |----------------------|---------|----------|-------------------| | Hardware Reset | RESET | - | FFFE <sub>H</sub> | | External Interrupt 0 | INT0 | 1 | FFFA <sub>H</sub> | | External Interrupt 1 | INT1 | 2 | FFF8 <sub>H</sub> | | Timer 0 | Timer 0 | 3 | FFF6 <sub>H</sub> | | Timer 1 | Timer 1 | 4 | FFF4 <sub>H</sub> | | A/D Converter | A/D C | 5 | FFEA <sub>H</sub> | | Watch Dog Timer | WDT | 6 | FFE8 <sub>H</sub> | | Basic Interval Timer | BIT | 7 | FFE6 <sub>H</sub> | Table 19-1 Interrupt Priority Figure 19-2 Interrupt Enable Registers and Interrupt Request Registers When an interrupt is occured, the I-flag is cleared and disable any further interrupt, the return address and PSW are pushed into the stack and the PC is vectored to. Once in the interrupt service routine the source(s) of the interrupt can be determined by polling the interrupt request flag bits. The interrupt request flag bit(s) must be cleared by software before re-enabling interrupts to avoid recursive interrupts. The Interrupt Request flags are able to be read and written. #### 19.1 Interrupt Sequence An interrupt request is held until the interrupt is accepted or the interrupt latch is cleared to "0" by a reset or an instruction. Interrupt acceptance sequence requires 8 $f_{OSC}$ (2 $\mu s$ at $f_{XIN}$ =4MHz) after the completion of the current instruction execution. The interrupt service task is terminated upon execution of an interrupt return instruction [RETI]. #### Interrupt acceptance The interrupt master enable flag (I-flag) is cleared to "0" to temporarily disable the acceptance of any following maskable interrupts. When a non-maskable interrupt is accepted, the acceptance of any following interrupts is temporarily disabled. - Interrupt request flag for the interrupt source accepted is cleared to "0". - 3. The contents of the program counter (return address) and the program status word are saved (pushed) onto the stack area. The stack pointer decreases 3 times. - 4. The entry address of the interrupt service program is read from the vector table address and the entry address is loaded to the program counter. - 5. The instruction stored at the entry address of the interrupt service program is executed. Figure 19-3 Timing chart of Interrupt Acceptance and Interrupt Return Instruction Correspondence between vector table address for BIT interrupt and the entry address of the interrupt service program. A interrupt request is not accepted until the I-flag is set to "1" even if a requested interrupt has higher priority than that of the current interrupt being serviced. When nested interrupt service is required, the I-flag should be set to "1" by "EI" instruction in the interrupt service program. In this case, acceptable interrupt sources are selectively enabled by the individual interrupt enable flags. ### Saving/Restoring General-purpose Register During interrupt acceptance processing, the program counter and the program status word are automatically saved on the stack, but accumulator and other registers are not saved itself. These registers are saved by the software if necessary. Also, when multiple interrupt services are nested, it is necessary to avoid using the same data memory area for saving registers. The following method is used to save/restore the general-purpose registers. Example: Register save using push and pop instructions | INTxx: | PUSH<br>PUSH<br>PUSH | A<br>X<br>Y | ;SAVE ACC.<br>;SAVE X REG.<br>;SAVE Y REG. | |--------|----------------------|-------------|--------------------------------------------| | | interrupt processing | | | | | POP | Y | ; RESTORE Y REG. | | | POP | X | ; RESTORE X REG. | | | POP | A | ; RESTORE ACC. | | | RETT | | ; RETIIRN | General-purpose register save/restore using push and pop instructions; # 19.2 BRK Interrupt Software interrupt can be invoked by BRK instruction, which has the lowest priority order. Interrupt vector address of BRK is shared with the vector of TCALL 0 (Refer to Program Memory Section). When BRK interrupt is generated, B-flag of PSW is set to distinguish BRK from TCALL 0. Each processing step is determined by B-flag as shown in Figure 19-4. Figure 19-4 Execution of BRK/TCALL0 # 19.3 Multi Interrupt If two requests of different priority levels are received simultaneously, the request of higher priority level is serviced. If requests of the interrupt are received at the same time simultaneously, an internal polling sequence determines by hardware which request is serviced. However, multiple processing through software for special features is possible. Generally when an interrupt is accepted, the I-flag is cleared to disable any further interrupt. But as user sets I-flag in interrupt routine, some further interrupt can be serviced even if certain interrupt is in progress. Example: Even though Timer1 interrupt is in progress, INT0 interrupt serviced without any suspend. Figure 19-5 Execution of Multi Interrupt # 19.4 External Interrupt The external interrupt on INT0 and INT1 pins are edge triggered depending on the edge selection register IEDS (address 0E6<sub>H</sub>) as shown in Figure 19-6. The edge detection of external interrupt has three transition activated mode: rising edge, falling edge, and both edge Figure 19-6 External Interrupt Block Diagram Example: To use as an INT0 and INT1 ``` : ;***** Set port as an input port RB2,RB3 LDM RBIO,#1111_0011B ; ; ;***** Set port as an interrupt port LDM RBFUNC,#0C0H ; ; ;***** Set Falling-edge Detection LDM IEDS,#0000_0101B : : ``` #### **Response Time** The INTO and INT1 edge are latched into INT0IF and INT1IF at every machine cycle. The values are not actually polled by the circuitry until the next machine cycle. If a request is active and conditions are right for it to be acknowledged, a hardware subroutine call to the requested service routine will be the next instruction to be executed. The DIV itself takes twelve cycles. Thus, a minimum of twelve complete machine cycles elapse between activation of an external interrupt request and the beginning of execution of the first instruction of the service routine. Below shows interrupt response timings. Figure 19-7 Interrupt Response Timing Diagram ### 20. WATCHDOG TIMER The purpose of the watchdog timer is to detect the malfunction (runaway) of program due to external noise or other causes and return the operation to the normal condition. The watchdog timer has two types of clock source. The first type is an on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the external oscillator of the Xin pin. It means that the watchdog timer will run, even if the clock on the Xin pin of the device has been stopped, for example, by entering the STOP mode. The other type is a prescaled system clock. The watchdog timer consists of 7-bit binary counter and the watchdog timer data register. The source clock of WDT is overflow of Basic Interval Timer. When the value of 7-bit binary counter is equal to the lower 7 bits of WDTR, the interrupt request flag is generated. This can be used as WDT interrupt or CPU reset signal in accordance with the bit WDTON. Note: Because the watchdog timer counter is enabled after clearing Basic Interval Timer, after the bit WD-TON set to "1", maximum error of timer is depend on prescaler ratio of Basic Interval Timer. The 7-bit binary counter is cleared by setting WDTCL(bit7 of WDTR) and the WDTCL is cleared automatically after 1 machine cycle. The RC oscillated watchdog timer is activated by setting the bit RCWDT of CKCTLR and executing the STOP instruction as shown below. ``` . CKCTLR,#3FH ; enable the RC-osc WDT LDM WDTR,#0FFH ; set the WDT period ; enter the STOP mode NOP NOP ; RC-osc WDT running : ``` The RC oscillation period is variable according to the temperature, V<sub>DD</sub> and process variations from part to part (approximately, 120~180uS). The following equation shows the RC oscillated watchdog timer time-out. $$T_{RCWDT}$$ =CLK<sub>RC</sub>×2<sup>8</sup>×[WDTR.6~0]+(CLK<sub>RC</sub>×2<sup>8</sup>)/2 where, CLK<sub>RC</sub> = 120~180uS In addition, this watchdog timer can be used as a simple 7-bit timer by interrupt WDTIF. The interval of watchdog timer interrupt is decided by Basic Interval Timer. Interval equation is as below. $T_{WDT} = [WDTR.6 \sim 0] \times Interval \ of \ BIT$ Figure 20-1 Block Diagram of Watchdog Timer # 21. Power Saving Mode For applications where power consumption is a critical factor, device provides three kinds of power saving functions, STOP mode, Wake-up Timer mode and internal RC-oscillated watchdog timer mode. The power saving function is activated by execution of STOP instruction after setting the corresponding bit (WAKEUP, RCWDT) of CKCTLR. Table 21-1 shows the status of each Power Saving Mode Note: Before executing STOP instruction, clear all interrupt request flag. Because if the interrupt request flag is set before STOP instruction, the MCU runs as if it doesn't perform STOP instruction, even though the STOP instruction is completed. So insert two lines to clear all interrupt request flags (IRQH, IRQL) before STOP instruction as shown each example. | Peripheral | STOP | Wake-up Timer | Internal RC-WDT | |-----------------------------------|-------------------|------------------------------|------------------------------| | RAM | Retain | Retain | Retain | | Control Registers | Retain | Retain | Retain | | I/O Ports | Retain | Retain | Retain | | CPU | Stop | Stop | Stop | | Timer0 | Stop | Operation | Stop | | Oscillation | Stop | Oscillation | Stop | | Prescaler | Stop | ÷ 2048 only | Stop | | Internal RC oscillator | Stop | Stop | Oscillation | | Entering Condition<br>CKCTLR[6,5] | 00 | 1X | 01 | | Power Saving Release<br>Source | RESET, INTO, INT1 | RESET, INT0, INT1,<br>Timer0 | RESET, INTO, INT1,<br>RC-WDT | Table 21-1 Power Saving Mode ### 21.1 Stop Mode In the Stop mode, the on-chip oscillator is stopped. With the clock frozen, all functions are stopped, but the on-chip RAM and Control registers are held. The port pins out the values held by their respective port data register, port direction registers. Oscillator stops and the systems internal operations are all held up. - The states of the RAM, registers, and latches valid immediately before the system is put in the STOP state are all held. - The program counter stop the address of the instruction to be executed after the instruction "STOP" which starts the STOP operating mode. The Stop mode is activated by execution of STOP instruction after setting the bit WAKEUP and RCWDT of CKCTLR to "00". (This register should be written by byte operation. If this register is set by bit manipulation instruction, for example "set1" or "clr1" instruction, it may be undesired operation) In the Stop mode of operation, $V_{DD}$ can be reduced to minimize power consumption. Care must be taken, however, to ensure that $V_{DD}$ is not reduced before the Stop mode is invoked, and that $V_{DD}$ is restored to its normal operating level, before the Stop mode is terminated. The reset should not be activated before $V_{DD}$ is restored to its normal operating level, and must be held active long enough to allow the oscillator to restart and stabilize. **Note:** After STOP instruction, at least two or more NOP instruction should be written ``` Ex) LDM CKCTLR,#0000_11110B LDM IRQH,#0 LDM IRQL,#0 STOP NOP NOP ``` In the STOP operation, the dissipation of the power associated with the oscillator and the internal hardware is lowered; however, the power dissipation associated with the pin interface (depending on the external circuitry and program) is not directly determined by the hardware operation of the STOP feature. This point should be little current flows when the input level is stable at the power voltage level ( $V_{DD}/V_{SS}$ ), however, when the input level gets higher than the power voltage level (by approximately 0.3 to 0.5V), a current begins to flow. Therefore, if cutting off the output transistor at an I/O port puts the pin signal into the high-impedance state, a current flow across the ports input transistor, requiring to fix the level by pull-up or other means. #### Release the STOP mode The exit from STOP mode is hardware reset or external interrupt. Reset re-defines all the Control registers but does not change the on-chip RAM. External interrupts allow both on-chip RAM and Control registers to retain their values. After releasing STOP mode, instruction execution is divided into two ways by I-flag(bit2 of PSW). If I-flag = 1, the normal interrupt response takes place. If I-flag = 0, the chip will resume execution starting with the instruction following the STOP instruction. It will not vector to interrupt service routine. (refer to Figure 21-1) When exit from Stop mode by external interrupt, enough oscillation stabilization time is required to normal operation. Figure 21-2 shows the timing diagram. When release the Stop mode, the Basic interval timer is activated on wake-up. It is increased from $00_H$ until FF $_H$ . The count overflow is set to start normal operation. Therefore, before STOP instruction, user must be set its relevant prescaler divide ratio to have long enough time (more than 20msec). This guarantees that oscillator has started and stabilized. By reset, exit from Stop mode is shown in Figure 21-3. #### **Minimizing Current Consumption in Stop Mode** The Stop mode is designed to reduce power consumption. To minimize the current consumption during Stop mode, the user should turn-off output drivers that are sourcing or sinking current, if it is practical. Weak pull-ups on port pins should be turned off, if possible. All inputs should be either as $V_{SS}$ or at $V_{DD}$ (or as close to rail as possible). An intermediate voltage on an input pin causes the input buffer to draw a significant amount of current. Figure 21-1 STOP Releasing Flow by Interrupts Figure 21-2 Timing of STOP Mode Release by External Interrupt Figure 21-3 Timing of STOP Mode Release by RESET ## 21.2 Wake-up Timer Mode In the Wake-up Timer mode, the on-chip oscillator is not stopped. Except the Prescaler (only 2048 divided ratio) and Timer0, all functions are stopped, but the on-chip RAM and Control registers are held. The port pins out the values held by their respective port data register, port direction registers. The Wake-up Timer mode is activated by execution of STOP instruction after setting the bit WAKEUP of CKCTLR to "1". (This register should be written by byte operation. If this register is set by bit manipulation instruction, for example "set1" or "clr1" instruction, it may be undesired operation) ``` Note: After STOP instruction, at least two or more NOP instruction should be written ``` ``` Ex) LDM TDRO, #0FFH LDM TMO, #0001_1011B LDM CKCTLR, #0100_1110B LDM IRQH, #0 LDM IRQL, #0 STOP NOP ``` In addition, the clock source of timer0 should be selected to 2048 divided ratio. Otherwise, the wake-up function can not work. And the timer0 can be operated as 16-bit timer with timer1 (refer to timer function). The period of wake-up function is varied by setting the timer data register 0, TDR0. #### Release the Wake-up Timer mode The exit from Wake-up Timer mode is hardware reset, Timer0 overflow or external interrupt. Reset re-defines all the Control registers but does not change the on-chip RAM. External interrupts and Timer0 overflow allow both on-chip RAM and Control registers to retain their values. If I-flag = 1, the normal interrupt response takes place. If I-flag = 0, the chip will resume execution starting with the instruction following the STOP instruction. It will not vector to interrupt service routine (refer to Figure 21-1). When exit from Wake-up Timer mode by external interrupt or timer0 overflow, the oscillation stabilization time is not required to normal operation. Because this mode do not stop the on-chip oscillator shown as Figure 21-4. Figure 21-4 Wake-up Timer Mode Releasing by External Interrupt or Timer0 Interrupt # 21.3 Internal RC-Oscillated Watchdog Timer Mode In the Internal RC-Oscillated Watchdog Timer mode, the on-chip oscillator is stopped. But internal RC oscillation circuit is oscillated in this mode. The on-chip RAM and Control registers are held. The port pins out the values held by their respective port data register, port direction registers. The Internal RC-Oscillated Watchdog Timer mode is activated by execution of STOP instruction after setting the bit WAKEUP and RCWDT of CKCTLR to "01". (This register should be written by byte operation. If this register is set by bit manipulation instruction, for example "set1" or "clr1" instruction, it may be undesired operation) **Note:** After STOP instruction, at least two or more NOP instruction should be written ``` Ex) LDM WDTR,#1111_1111B LDM CKCTLR,#0010_1110B LDM IRQH,#0 LDM IRQL,#0 STOP NOP NOP ``` Release the Internal RC-Oscillated Watchdog Timer mode The exit from Internal RC-Oscillated Watchdog Timer mode is hardware reset or external interrupt. Reset re-defines all the Control registers but does not change the onchip RAM. External interrupts allow both on-chip RAM and Control registers to retain their values. If I-flag = 1, the normal interrupt response takes place. In this case, if the bit WDTON of CKCTLR is set to "0" and the bit WDTE of IENH is set to "1", the device will execute the watchdog timer interrupt service routine.(Figure 21-5) However, if the bit WDTON of CKCTLR is set to "1", the device will generate the internal RESET signal and execute the reset processing. (Figure 21-6) If I-flag = 0, the chip will resume execution starting with the instruction following the STOP instruction. It will not vector to interrupt service routine (refer to Figure 21-1). When exit from Internal RC-Oscillated Watchdog Timer mode by external interrupt, the oscillation stabilization time is required for normal operation. Figure 21-5 shows the timing diagram. When release the Internal RC-Oscillated Watchdog Timer mode, the basic interval timer is activated on wake-up. It is increased from $00_H$ until FF $_H$ . The count overflow is set to start normal operation. Therefore, before STOP instruction, user must be set its relevant prescaler divide ratio to have long enough time (more than 20msec). This guarantees that oscillator has started and stabilized. By reset, exit from internal RC-Oscillated Watchdog Timer mode is shown in Figure 21-6. Figure 21-5 Internal RCWDT Mode Releasing by External Interrupt or WDT Interrupt Figure 21-6 Internal RCWDT Mode Releasing by RESET. Figure 21-7 Application Example of Unused Input Port Figure 21-8 Application Example of Unused output Port # **22. RESET** The reset input is the RESET pin, which is the input to a Schmitt Trigger. A reset in accomplished by holding the RESET pin low for at least 8 oscillator periods, while the oscillator running. After reset, 64ms (at 4 MHz) add with 7 oscillator periods are required to start execution as shown in Figure 22-1. Internal RAM is not affected by reset. When $V_{DD}$ is turned on, the RAM content is indeterminate. Therefore, this RAM should be initialized before reading or testing it. Initial state of each register is shown as Table 12-3. Figure 22-1 Timing Diagram after RESET # 23. POWER FAIL PROCESSOR The GMS81C1202 has an on-chip power fail detection circuitry to immunize against power noise. A configuration register, PFDR, can enable (if clear/programmed) or disable (if set) the Power-fail Detect circuitry. If V<sub>DD</sub> falls below 3.0~4.0V range for longer than 50 nS, the Power fail situation may reset MCU according to PFDM bit of PFDR. As below PFDR register is not implemented on the in-cir- cuit emulator, user can not experiment with it. Therefore, after final development of user program, this function may be experimented. **Note:** Power fail processor function is not available on 3V operation, because this function will detect power fail all the time. Figure 23-1 Power Fail Detector Register Figure 23-2 Example S/W of RESET by Power fail Figure 23-3 Power Fail Processor Situations #### 24. OTP PROGRAMMING The GMS87C1102/1202 is one-time PROM(OTP) microcontroller with 2K bytes electrically programmable read only memory for the GMS81C1102/1202 system evaluation, first production and fast mass production. To programming the OTP device, user must use the universal programmer which is support Hynix Semiconductor. #### 24.1 Program Memory MAP Program Memory consists of configuration area and user program memory area. The configuration memory area has two parts (User ID & System Configuration Bits), the areas are shown below in Figure 24-1. The Device Configuration Area can be programmed or left unprogrammed to select device configuration such as security bit. Ten memory locations ( $0F50_H \sim 0FE0_H$ ) are designated as Customer ID recording locations where the user can store checksum or other customer identification numbers. This area is not accessible during normal execution but is readable and writable during program / verify. Figure 24-1 Device Configuration Area The Security Definition Method is explained below. - 1) After writing "H" to code protect bit in Write & Verify Mode and getting out of Write & Verify Mode, user cannot read out the program code. But if not getting out of Write & Verify Mode (maintaining Programming Power VPP = 12.75V), user can verify Program code. - 2) Regardless of Code protect, user can read out configuration Memory (User ID and Configuration Bits) - 3) If user knows Security (Lock) state, user can read code protect bit in the System Configuration Bits. Figure 24-2 Pin Assignment | Din No | User Mode | | EPROM MOD | E | | | | | | | |---------|------------------|-----------------|-----------------------------------------|--------------|----|----|--|--|--|--| | Pin No. | Pin Name | Pin Name | Description | | | | | | | | | 1 | RA4 (AN4) | A_D4 | | A12 | A4 | D4 | | | | | | 2 | RA5 (AN5) | A_D5 | Address Input | A13 | A5 | D5 | | | | | | 3 | RA6 (AN6) | A_D6 | Data Input/Output | A14 | A6 | D6 | | | | | | 4 | RA7 (AN7) | A_D7 | A15 A7 D7 | | | | | | | | | 5 | $V_{DD}$ | V <sub>DD</sub> | Connect to V <sub>DD</sub> (6.0V) | | | | | | | | | 6 | RB0 (AVref/AN0) | CTL0 | | | | | | | | | | 7 | RB2 (INT0) | CTL1 | Read/Write Control Address/Data Control | | | | | | | | | 8 | RB4 (PWM/COMP) | CTL2 | - Address/Bata Control | | | | | | | | | 9 | X <sub>IN</sub> | EPROM Enable | High Active, Latch Address in | falling edge | | | | | | | | 10 | X <sub>OUT</sub> | NC | No connection | | | | | | | | | 11 | RESET | V <sub>PP</sub> | Programming Power (0V, 12.7 | 5V) | | | | | | | | 12 | V <sub>SS</sub> | V <sub>SS</sub> | Connect to V <sub>SS</sub> (0V) | | | | | | | | | 13 | RA0 (EC0) | A_D0 | | A8 | A0 | D0 | | | | | | 14 | RA1 (AN1) | A_D1 | Address Input | A9 | A1 | D1 | | | | | | 15 | RA2 (AN2) | A_D2 | Data Input/Output | A10 | A2 | D2 | | | | | | 16 | RA3 (AN3) | A_D3 | | A11 | А3 | D3 | | | | | Table 24-1 Pin Description in EPROM Mode Figure 24-3 Pin Assignment | Din No | User Mode | | EPROM MOD | E | | | | | | | |---------|------------------|-----------------|-----------------------------------------|--------------|----|----|--|--|--|--| | Pin No. | Pin Name | Pin Name | Description | | | | | | | | | 1 | RA4 (AN4) | A_D4 | | A12 | A4 | D4 | | | | | | 2 | RA5 (AN5) | A_D5 | Address Input | A13 | A5 | D5 | | | | | | 3 | RA6 (AN6) | A_D6 | Data Input/Output | A14 | A6 | D6 | | | | | | 4 | RA7 (AN7) | A_D7 | | A15 | A7 | D7 | | | | | | 5 | V <sub>DD</sub> | V <sub>DD</sub> | Connect to V <sub>DD</sub> (6.0V) | | | • | | | | | | 6 | RB0 (AVref/AN0) | CTL0 | | | | | | | | | | 7 | RB1 (BUZ) | CTL1 | Read/Write Control Address/Data Control | | | | | | | | | 8 | RB2 (INT0) | CTL2 | Address/Data Control | | | | | | | | | 9 | RB3 (INT1) | V <sub>DD</sub> | Connect to V <sub>DD</sub> (6.0V) | | | | | | | | | 10 | RB4 (PWM/COMP) | V <sub>DD</sub> | Connect to V <sub>DD</sub> (6.0V) | | | | | | | | | 11 | X <sub>IN</sub> | EPROM Enable | High Active, Latch Address in | falling edge | | | | | | | | 12 | X <sub>OUT</sub> | NC | No connection | | | | | | | | | 13 | RESET | V <sub>PP</sub> | Programming Power (0V, 12.7 | 5V) | | | | | | | | 14 | V <sub>SS</sub> | V <sub>SS</sub> | Connect to V <sub>SS</sub> (0V) | | | | | | | | | 15,16 | RC0, 1 | V <sub>DD</sub> | Connect to V <sub>DD</sub> (6.0V) | | | | | | | | | 17 | RA0 (EC0) | A_D0 | | A8 | A0 | D0 | | | | | | 18 | RA1 (AN1) | A_D1 | Address Input | A9 | A1 | D1 | | | | | | 19 | RA2 (AN2) | A_D2 | Data Input/Output | A10 | A2 | D2 | | | | | | 20 | RA3 (AN3) | A_D3 | | A11 | А3 | D3 | | | | | Table 24-2 Pin Description in EPROM Mode Figure 24-4 Timing Diagram in Program (Write & Verify) Mode Figure 24-5 Timing Diagram in READ Mode | Parameter | Symbol | MIN | TYP | MAX | Unit | |------------------------------------------------------------|-------------------|--------------------|------|--------------------|------| | Programming Supply Current | I <sub>VPP</sub> | - | - | 50 | mA | | Supply Current in EPROM Mode | I <sub>VDDP</sub> | - | - | 20 | mA | | V <sub>PP</sub> Level during Programming | V <sub>IHP</sub> | 12.0 | 12.5 | 13.0 | V | | V <sub>DD</sub> Level in Program Mode | $V_{DD1H}$ | 5 | 6 | 6.5 | V | | V <sub>DD</sub> Level in Read Mode | $V_{DD2H}$ | - | 2.7 | - | V | | CTL2~0 High Level in EPROM Mode | V <sub>IHC</sub> | $0.8V_{DD}$ | - | - | V | | CTL2~0 Low Level in EPROM Mode | V <sub>ILC</sub> | 1 | - | 0.2V <sub>DD</sub> | V | | A_D7~A_D0 High Level in EPROM Mode | V <sub>IHAD</sub> | 0.9V <sub>DD</sub> | - | - | V | | A_D7~A_D0 Low Level in EPROM Mode | $V_{ILAD}$ | - | - | 0.1V <sub>DD</sub> | V | | V <sub>DD</sub> Saturation Time | T <sub>VDDS</sub> | 1 | - | - | mS | | V <sub>PP</sub> Setup Time | T <sub>VPPR</sub> | - | - | 1 | mS | | V <sub>PP</sub> Saturation Time | T <sub>VPPS</sub> | 1 | - | - | mS | | EPROM Enable Setup Time after Data Input | T <sub>SET1</sub> | | 200 | | nS | | EPROM Enable Hold Time after T <sub>SET1</sub> | T <sub>HLD1</sub> | | 500 | | nS | | EPROM Enable Delay Time after T <sub>HLD1</sub> | T <sub>DLY1</sub> | | 200 | | nS | | EPROM Enable Hold Time in Write Mode | T <sub>HLD2</sub> | | 100 | | nS | | EPROM Enable Delay Time after T <sub>HLD2</sub> | T <sub>DLY2</sub> | | 200 | | nS | | CTL2,1 Setup Time after Low Address input and Data input | T <sub>CD1</sub> | | 100 | | nS | | CTL1 Setup Time before Data output in Read and Verify Mode | T <sub>CD2</sub> | | 100 | | nS | Table 24-3 AC/DC Requirements for Program/Read Mode Figure 24-6 Programming Flow Chart Figure 24-7 Reading Flow Chart # **APPENDIX** ## **APPENDIX** ## A. INSTRUCTION MAP | LOW<br>HIGH | 00000 | 00001<br>01 | 00010<br>02 | 00011<br>03 | 00100<br>04 | 00101<br>05 | 00110<br>06 | 00111<br>07 | 01000<br>08 | 01001<br>09 | 01010<br>0A | 01011<br>0B | 01100<br>0C | 01101<br>0D | 01110<br>0E | 01111<br>0F | |-------------|-------|----------------|------------------|-------------------|----------------|-------------|-------------|-------------|-------------|-------------|-------------|---------------|-------------|--------------|-------------|----------------| | 000 | - | SET1<br>dp.bit | BBS<br>A.bit,rel | BBS<br>dp.bit,rel | ADC<br>#imm | ADC<br>dp | ADC<br>dp+X | ADC<br>!abs | ASL<br>A | ASL<br>dp | TCALL<br>0 | SETA1<br>.bit | BIT<br>dp | POP<br>A | PUSH<br>A | BRK | | 001 | CLRC | | | | SBC<br>#imm | SBC<br>dp | SBC<br>dp+X | SBC<br>!abs | ROL<br>A | ROL<br>dp | TCALL<br>2 | CLRA1<br>.bit | COM<br>dp | POP<br>X | PUSH<br>X | BRA<br>rel | | 010 | CLRG | | | | CMP<br>#imm | CMP<br>dp | CMP<br>dp+X | CMP<br>!abs | LSR<br>A | LSR<br>dp | TCALL<br>4 | NOT1<br>M.bit | TST<br>dp | POP<br>Y | PUSH<br>Y | PCALL<br>Upage | | 011 | DI | | | | OR<br>#imm | OR<br>dp | OR<br>dp+X | OR<br>!abs | ROR<br>A | ROR<br>dp | TCALL<br>6 | OR1<br>OR1B | CMPX<br>dp | POP<br>PSW | PUSH<br>PSW | RET | | 100 | CLRV | | | | AND<br>#imm | AND<br>dp | AND<br>dp+X | AND<br>!abs | INC<br>A | INC<br>dp | TCALL<br>8 | AND1<br>AND1B | CMPY<br>dp | CBNE<br>dp+X | TXSP | INC<br>X | | 101 | SETC | | | | EOR<br>#imm | EOR<br>dp | EOR<br>dp+X | EOR<br>!abs | DEC<br>A | DEC<br>dp | TCALL<br>10 | EOR1<br>EOR1B | DBNE<br>dp | XMA<br>dp+X | TSPX | DEC<br>X | | 110 | SETG | | | | LDA<br>#imm | LDA<br>dp | LDA<br>dp+X | LDA<br>!abs | TXA | LDY<br>dp | TCALL<br>12 | LDC<br>LDCB | LDX<br>dp | LDX<br>dp+Y | XCN | DAS | | 111 | EI | | | | LDM<br>dp,#imm | STA<br>dp | STA<br>dp+X | STA<br>!abs | TAX | STY<br>dp | TCALL<br>14 | STC<br>M.bit | STX<br>dp | STX<br>dp+Y | XAX | STOP | | LOW<br>HIGH | 10000<br>10 | 10001<br>11 | 10010<br>12 | 10011<br>13 | 10100<br>14 | 10101<br>15 | 10110<br>16 | 10111<br>17 | 11000<br>18 | 11001<br>19 | 11010<br>1A | 11011<br>1B | 11100<br>1C | 11101<br>1D | 11110<br>1E | 11111<br>1F | |-------------|-------------|----------------|------------------|-------------------|-------------|---------------|---------------|---------------|-------------|-------------|-------------|--------------|---------------|-------------|--------------|---------------| | 000 | BPL<br>rel | CLR1<br>dp.bit | BBC<br>A.bit,rel | BBC<br>dp.bit,rel | ADC<br>{X} | ADC<br>!abs+Y | ADC<br>[dp+X] | ADC<br>[dp]+Y | ASL<br>!abs | ASL<br>dp+X | TCALL<br>1 | JMP<br>!abs | BIT<br>!abs | ADDW<br>dp | LDX<br>#imm | JMP<br>[!abs] | | 001 | BVC<br>rel | | | | SBC<br>{X} | SBC<br>!abs+Y | SBC<br>[dp+X] | SBC<br>[dp]+Y | ROL<br>!abs | ROL<br>dp+X | TCALL<br>3 | CALL<br>!abs | TEST<br>!abs | SUBW<br>dp | LDY<br>#imm | JMP<br>[dp] | | 010 | BCC<br>rel | | | | CMP<br>{X} | CMP<br>!abs+Y | CMP<br>[dp+X] | CMP<br>[dp]+Y | LSR<br>!abs | LSR<br>dp+X | TCALL<br>5 | MUL | TCLR1<br>!abs | CMPW<br>dp | CMPX<br>#imm | CALL<br>[dp] | | 011 | BNE<br>rel | | | | OR<br>{X} | OR<br>!abs+Y | OR<br>[dp+X] | OR<br>[dp]+Y | ROR<br>!abs | ROR<br>dp+X | TCALL<br>7 | DBNE<br>Y | CMPX<br>!abs | LDYA<br>dp | CMPY<br>#imm | RETI | | 100 | BMI<br>rel | | | | AND<br>{X} | AND<br>!abs+Y | AND<br>[dp+X] | AND<br>[dp]+Y | INC<br>!abs | INC<br>dp+X | TCALL<br>9 | DIV | CMPY<br>!abs | INCW<br>dp | INC<br>Y | TAY | | 101 | BVS<br>rel | | | | EOR<br>{X} | EOR<br>!abs+Y | EOR<br>[dp+X] | EOR<br>[dp]+Y | DEC<br>!abs | DEC<br>dp+X | TCALL<br>11 | XMA<br>{X} | XMA<br>dp | DECW<br>dp | DEC<br>Y | TYA | | 110 | BCS<br>rel | | | | LDA<br>{X} | LDA<br>!abs+Y | LDA<br>[dp+X] | LDA<br>[dp]+Y | LDY<br>!abs | LDY<br>dp+X | TCALL<br>13 | LDA<br>{X}+ | LDX<br>!abs | STYA<br>dp | XAY | DAA | | 111 | BEQ<br>rel | | | | STA<br>{X} | STA<br>!abs+Y | STA<br>[dp+X] | STA<br>[dp]+Y | STY<br>!abs | STY<br>dp+X | TCALL<br>15 | STA<br>{X}+ | STX<br>!abs | CBNE<br>dp | XYX | NOP | ## **B. INSTRUCTION SET** ## 1. ARITHMETIC/LOGIC OPERATION | NO. | MNEMONIC | OP<br>CODE | BYTE<br>NO | CYCLE<br>NO | OPERATION | FLAG<br>NVGBHIZC | |-----|--------------|------------|------------|-------------|---------------------------------------------------|------------------| | 1 | ADC #imm | 04 | 2 | 2 | Add with carry. | | | 2 | ADC dp | 05 | 2 | 3 | $A \leftarrow (A) + (M) + C$ | | | 3 | ADC dp + X | 06 | 2 | 4 | | | | 4 | ADC !abs | 07 | 3 | 4 | | NVH-ZC | | 5 | ADC !abs + Y | 15 | 3 | 5 | | | | 6 | ADC [dp + X] | 16 | 2 | 6 | | | | 7 | ADC [dp]+Y | 17 | 2 | 6 | | | | 8 | ADC {X} | 14 | 1 | 3 | | | | 9 | AND #imm | 84 | 2 | 2 | Logical AND | | | 10 | AND dp | 85 | 2 | 3 | $A \leftarrow (A) \land (M)$ | | | 11 | AND dp + X | 86 | 2 | 4 | | | | 12 | AND !abs | 87 | 3 | 4 | | NZ- | | 13 | AND !abs + Y | 95 | 3 | 5 | | | | 14 | AND [dp + X] | 96 | 2 | 6 | | | | 15 | AND [dp]+Y | 97 | 2 | 6 | | | | 16 | AND {X} | 94 | 1 | 3 | | | | 17 | ASL A | 08 | 1 | 2 | Arithmetic shift left | | | 18 | ASL dp | 09 | 2 | 4 | C 7 6 5 4 3 2 1 0 | NZC | | 19 | ASL dp + X | 19 | 2 | 5 | | | | 20 | ASL !abs | 18 | 3 | 5 | | | | 21 | CMP #imm | 44 | 2 | 2 | Compare accumulator contents with memory contents | | | 22 | CMP dp | 45 | 2 | 3 | (A) -(M) | | | 23 | CMP dp + X | 46 | 2 | 4 | | | | 24 | CMP !abs | 47 | 3 | 4 | | NZC | | 25 | CMP !abs + Y | 55 | 3 | 5 | | | | 26 | CMP [dp + X] | 56 | 2 | 6 | | | | 27 | CMP [dp]+Y | 57 | 2 | 6 | | | | 28 | CMP {X} | 54 | 1 | 3 | | | | 29 | CMPX #imm | 5E | 2 | 2 | Compare X contents with memory contents | | | 30 | CMPX dp | 6C | 2 | 3 | (X)-(M) | NZC | | 31 | CMPX !abs | 7C | 3 | 4 | | | | 32 | CMPY #imm | 7E | 2 | 2 | Compare Y contents with memory contents | | | 33 | CMPY dp | 8C | 2 | 3 | (Y)-(M) | NZC | | 34 | CMPY !abs | 9C | 3 | 4 | | | | 35 | COM dp | 2C | 2 | 4 | 1'S Complement : ( dp ) ← ~( dp ) | NZ- | | 36 | DAA | DF | 1 | 3 | Decimal adjust for addition | NZC | | 37 | DAS | CF | 1 | 3 | Decimal adjust for subtraction | NZC | | 38 | DEC A | A8 | 1 | 2 | Decrement | NZ- | | 39 | DEC dp | A9 | 2 | 4 | M ← (M)-1 | | | 40 | DEC dp + X | B9 | 2 | 5 | | NZ- | | 41 | DEC !abs | B8 | 3 | 5 | | | | 42 | DEC X | AF | 1 | 2 | | | | 43 | DEC Y | BE | 1 | 2 | | | | 44 | DIV | 9B | 1 | 12 | Divide: YA / X Q: A, R: Y | NVH-Z- | ii Jan. 2002 Ver 2.0 | NO. | MNEMONIC | OP<br>CODE | | CYCLE<br>NO | OPERATION | FLAG<br>NVGBHIZC | |-----|--------------|------------|---|-------------|------------------------------------------------------------------------------------------------------------------------|------------------| | 45 | EOR #imm | A4 | 2 | 2 | Exclusive OR | NVGBIIIZC | | 46 | EOR dp | A5 | 2 | 3 | $A \leftarrow (A) \oplus (M)$ | | | 47 | EOR dp + X | A6 | 2 | 4 | /// (/// @ ( ) | | | 48 | EOR !abs | A7 | 3 | 4 | | NZ- | | 49 | EOR !abs + Y | B5 | 3 | 5 | | | | 50 | EOR [dp + X] | B6 | 2 | 6 | | | | 51 | EOR [dp]+Y | B7 | 2 | 6 | | | | 52 | EOR {X} | B4 | 1 | 3 | | | | 53 | INC A | 88 | 1 | 2 | Increment | NZ- | | 54 | INC dp | 89 | 2 | 4 | M ← ( M ) + 1 | IN 2 | | 55 | INC dp + X | 99 | 2 | 5 | IVI ← ( IVI ) + I | NZ- | | 56 | INC !abs | 98 | 3 | 5 | | 112- | | 57 | INC X | 8F | 1 | 2 | | | | 58 | INC Y | 9E | 1 | 2 | | | | 59 | LSR A | 48 | 1 | 2 | Lonical abits winds | | | 60 | LSR dp | 49 | 2 | 4 | Logical shift right | N 70 | | 61 | LSR dp + X | 59 | 2 | 5 | 7 6 5 4 3 2 1 0 C | NZC | | 62 | LSR up + X | 58 | 3 | 5 | "0" —> > > > > > | | | 63 | MUL | 5B | 1 | 9 | | | | 64 | OR #imm | ļ | | | Multiply: $YA \leftarrow Y \times A$ | NZ- | | | | 64 | 2 | 2 | Logical OR | | | 65 | OR dp | 65 | 2 | 3 | $A \leftarrow (A) \lor (M)$ | | | 66 | OR dp + X | 66 | 2 | 4 | | | | 67 | OR !abs | 67 | 3 | 4 | | NZ- | | 68 | OR !abs + Y | 75 | 3 | 5 | | | | 69 | OR [dp + X] | 76 | 2 | 6 | | | | 70 | OR [dp]+Y | 77 | 2 | 6 | | | | 71 | OR {X} | 74 | 1 | 3 | | | | 72 | ROL A | 28 | 1 | 2 | Rotate left through carry | | | 73 | ROL dp | 29 | 2 | 4 | C 7 6 5 4 3 2 1 0 | NZC | | 74 | ROL dp + X | 39 | 2 | 5 | | | | 75 | ROL !abs | 38 | 3 | 5 | | | | 76 | ROR A | 68 | 1 | 2 | Rotate right through carry | | | 77 | ROR dp | 69 | 2 | 4 | 7 6 5 4 3 2 1 0 C | NZC | | 78 | ROR dp + X | 79 | 2 | 5 | <del> </del> | | | 79 | ROR !abs | 78 | 3 | 5 | | | | 80 | SBC #imm | 24 | 2 | 2 | Subtract with carry | | | 81 | SBC dp | 25 | 2 | 3 | $A \leftarrow (A) - (M) - \sim (C)$ | | | 82 | SBC dp + X | 26 | 2 | 4 | | | | 83 | SBC !abs | 27 | 3 | 4 | | NVHZC | | 84 | SBC !abs + Y | 35 | 3 | 5 | | | | 85 | SBC [dp + X] | 36 | 2 | 6 | | | | 86 | SBC [dp]+Y | 37 | 2 | 6 | | | | 87 | SBC {X} | 34 | 1 | 3 | | | | 88 | TST dp | 4C | 2 | 3 | Test memory contents for negative or zero ( dp ) - 00 <sub>H</sub> | NZ- | | 89 | XCN | CE | 1 | 5 | Exchange nibbles within the accumulator $A_7 \!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | NZ- | ## 2. REGISTER / MEMORY OPERATION | NO. | MNEMONIC | OP<br>CODE | BYTE<br>NO | CYCLE<br>NO | OPERATION | FLAG<br>NVGBHIZC | |-----|--------------|------------|------------|-------------|--------------------------------------------------------------------------|------------------| | 1 | LDA #imm | C4 | 2 | 2 | Load accumulator | | | 2 | LDA dp | C5 | 2 | 3 | A ← ( M ) | | | 3 | LDA dp + X | C6 | 2 | 4 | | | | 4 | LDA !abs | C7 | 3 | 4 | | | | 5 | LDA !abs + Y | D5 | 3 | 5 | | NZ- | | 6 | LDA [dp + X] | D6 | 2 | 6 | | | | 7 | LDA [dp]+Y | D7 | 2 | 6 | | | | 8 | LDA {X} | D4 | 1 | 3 | | | | 9 | LDA { X }+ | DB | 1 | 4 | X- register auto-increment : A $\leftarrow$ ( M ) , X $\leftarrow$ X + 1 | | | 10 | LDM dp,#imm | E4 | 3 | 5 | Load memory with immediate data : ( M ) ← imm | | | 11 | LDX #imm | 1E | 2 | 2 | Load X-register | | | 12 | LDX dp | CC | 2 | 3 | $X \leftarrow (M)$ | NZ- | | 13 | LDX dp + Y | CD | 2 | 4 | | | | 14 | LDX !abs | DC | 3 | 4 | | | | 15 | LDY #imm | 3E | 2 | 2 | Load Y-register | | | 16 | LDY dp | C9 | 2 | 3 | Y ← ( M ) | NZ- | | 17 | LDY dp + X | D9 | 2 | 4 | | | | 18 | LDY !abs | D8 | 3 | 4 | | | | 19 | STA dp | E5 | 2 | 4 | Store accumulator contents in memory | | | 20 | STA dp + X | E6 | 2 | 5 | ( M ) ← A | | | 21 | STA !abs | E7 | 3 | 5 | | | | 22 | STA !abs + Y | F5 | 3 | 6 | | | | 23 | STA [dp + X] | F6 | 2 | 7 | | | | 24 | STA [dp]+Y | F7 | 2 | 7 | | | | 25 | STA {X} | F4 | 1 | 4 | | | | 26 | STA { X }+ | FB | 1 | 4 | X- register auto-increment : ( M ) $\leftarrow$ A, X $\leftarrow$ X + 1 | | | 27 | STX dp | EC | 2 | 4 | Store X-register contents in memory | | | 28 | STX dp + Y | ED | 2 | 5 | ( M ) ← X | | | 29 | STX !abs | FC | 3 | 5 | | | | 30 | STY dp | E9 | 2 | 4 | Store Y-register contents in memory | | | 31 | STY dp + X | F9 | 2 | 5 | (M) ← Y | | | 32 | STY !abs | F8 | 3 | 5 | | | | 33 | TAX | E8 | 1 | 2 | Transfer accumulator contents to X-register : $X \leftarrow A$ | NZ- | | 34 | TAY | 9F | 1 | 2 | Transfer accumulator contents to Y-register : Y ← A | NZ- | | 35 | TSPX | AE | 1 | 2 | Transfer stack-pointer contents to X-register : X ← sp | NZ- | | 36 | TXA | C8 | 1 | 2 | Transfer X-register contents to accumulator: A ← X | NZ- | | 37 | TXSP | 8E | 1 | 2 | Transfer X-register contents to stack-pointer: sp ← X | NZ- | | 38 | TYA | BF | 1 | 2 | Transfer Y-register contents to accumulator: A ← Y | NZ- | | 39 | XAX | EE | 1 | 4 | Exchange X-register contents with accumulator :X ↔ A | | | 40 | XAY | DE | 1 | 4 | Exchange Y-register contents with accumulator :Y ↔ A | | | 41 | XMA dp | ВС | 2 | 5 | Exchange memory contents with accumulator | | | 42 | XMA dp+X | AD | 2 | 6 | $(M) \leftrightarrow A$ | NZ- | | 43 | XMA {X} | BB | 1 | 5 | | | | 44 | XYX | FE | 1 | 4 | Exchange X-register contents with Y-register : X ↔ Y | | | | | 1 | | 1 | ====================================== | | iv Jan. 2002 Ver 2.0 ## 3. 16-BIT OPERATION | NO. | MNEMONIC | OP<br>CODE | BYTE<br>NO | CYCLE<br>NO | OPERATION | FLAG<br>NVGBHIZC | |-----|----------|------------|------------|-------------|-------------------------------------------------------------------|------------------| | 1 | ADDW dp | 1D | 2 | 5 | 16-Bits add without carry<br>YA ← ( YA ) + ( dp +1 ) ( dp ) | NVH-ZC | | 2 | CMPW dp | 5D | 2 | 4 | Compare YA contents with memory pair contents : (YA) – (dp+1)(dp) | NZC | | 3 | DECW dp | BD | 2 | 6 | Decrement memory pair $(dp+1)(dp) \leftarrow (dp+1)(dp) - 1$ | NZ- | | 4 | INCW dp | 9D | 2 | 6 | Increment memory pair ( dp+1) ( dp) ← ( dp+1) ( dp ) + 1 | NZ- | | 5 | LDYA dp | 7D | 2 | 5 | Load YA<br>YA ← ( dp +1 ) ( dp ) | NZ- | | 6 | STYA dp | DD | 2 | 5 | Store YA $(dp +1)(dp) \leftarrow YA$ | | | 7 | SUBW dp | 3D | 2 | 5 | 16-Bits substact without carry YA ← (YA) - (dp +1) (dp) | NVH-ZC | #### 4. BIT MANIPULATION | NO. | MNEMONIC | OP<br>CODE | BYTE<br>NO | CYCLE<br>NO | OPERATION | FLAG<br>NVGBHIZC | |-----|-------------|------------|------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 1 | AND1 M.bit | 8B | 3 | 4 | Bit AND C-flag : $C \leftarrow (C) \land (M.bit)$ | C | | 2 | AND1B M.bit | 8B | 3 | 4 | Bit AND C-flag and NOT : C $\leftarrow$ ( C ) $\land$ $\sim$ ( M .bit ) | C | | 3 | BIT dp | 0C | 2 | 4 | Bit test A with memory : | MMZ- | | 4 | BIT !abs | 1C | 3 | 5 | $Z \leftarrow \text{ ( A )} \land \text{ ( M )} \text{ , } \text{ N} \leftarrow \text{ ( } \text{M}_{7} \text{ )} \text{ , } \text{ V} \leftarrow \text{ ( } \text{M}_{6} \text{ )}$ | | | 5 | CLR1 dp.bit | y1 | 2 | 4 | Clear bit : ( M.bit ) ← "0" | | | 6 | CLRA1 A.bit | 2B | 2 | 2 | Clear A bit : ( A.bit )← "0" | | | 7 | CLRC | 20 | 1 | 2 | Clear C-flag : C ← "0" | 0 | | 8 | CLRG | 40 | 1 | 2 | Clear G-flag : G ← "0" | 0 | | 9 | CLRV | 80 | 1 | 2 | Clear V-flag : V ← "0" | -00 | | 10 | EOR1 M.bit | AB | 3 | 5 | Bit exclusive-OR C-flag $: C \leftarrow (C) \oplus (M.bit)$ | C | | 11 | EOR1B M.bit | AB | 3 | 5 | Bit exclusive-OR C-flag and NOT : C $\leftarrow$ ( C ) $\oplus$ ~(M .bit) | C | | 12 | LDC M.bit | СВ | 3 | 4 | Load C-flag : C ← ( M .bit ) | C | | 13 | LDCB M.bit | СВ | 3 | 4 | Load C-flag with NOT : $C \leftarrow \sim (M \cdot bit)$ | C | | 14 | NOT1 M.bit | 4B | 3 | 5 | Bit complement : $(M.bit) \leftarrow \sim (M.bit)$ | | | 15 | OR1 M.bit | 6B | 3 | 5 | Bit OR C-flag : $C \leftarrow (C) \lor (M.bit)$ | C | | 16 | OR1B M.bit | 6B | 3 | 5 | Bit OR C-flag and NOT : $C \leftarrow (C) \lor \sim (M .bit)$ | C | | 17 | SET1 dp.bit | x1 | 2 | 4 | Set bit : ( M.bit ) ← "1" | | | 18 | SETA1 A.bit | 0B | 2 | 2 | Set A bit : ( A.bit ) ← "1" | | | 19 | SETC | A0 | 1 | 2 | Set C-flag : C ← "1" | 1 | | 20 | SETG | C0 | 1 | 2 | Set G-flag : G ← "1" | 1 | | 21 | STC M.bit | EB | 3 | 6 | Store C-flag : $(M.bit) \leftarrow C$ | | | 22 | TCLR1 !abs | 5C | 3 | 6 | Test and clear bits with A : A - ( M ) , ( M ) $\leftarrow$ ( M ) $\wedge$ ~( A ) | NZ- | | 23 | TSET1 !abs | 3C | 3 | 6 | Test and set bits with A:<br>A-(M), (M) $\leftarrow$ (M) $\vee$ (A) | NZ- | ## 5. BRANCH / JUMP OPERATION | NO. | MNEMONIC | OP<br>CODE | BYTE<br>NO | CYCLE<br>NO | OPERATION | FLAG<br>NVGBHIZC | |-----|----------------|------------|------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 1 | BBC A.bit,rel | y2 | 2 | 4/6 | Branch if bit clear : | | | 2 | BBC dp.bit,rel | уЗ | 3 | 5/7 | if (bit) = 0, then $pc \leftarrow (pc) + rel$ | | | 3 | BBS A.bit,rel | x2 | 2 | 4/6 | Branch if bit set : | | | 4 | BBS dp.bit,rel | х3 | 3 | 5/7 | if (bit) = 1, then $pc \leftarrow (pc) + rel$ | | | 5 | BCC rel | 50 | 2 | 2/4 | Branch if carry bit clear if ( C ) = 0 , then $pc \leftarrow (pc) + rel$ | | | 6 | BCS rel | D0 | 2 | 2/4 | Branch if carry bit set if (C) = 1, then $pc \leftarrow (pc) + rel$ | | | 7 | BEQ rel | F0 | 2 | 2/4 | Branch if equal if $(Z) = 1$ , then $pc \leftarrow (pc) + rel$ | | | 8 | BMI rel | 90 | 2 | 2/4 | Branch if minus if (N) = 1, then $pc \leftarrow (pc) + rel$ | | | 9 | BNE rel | 70 | 2 | 2/4 | Branch if not equal if ( Z ) = 0 , then $pc \leftarrow (pc) + rel$ | | | 10 | BPL rel | 10 | 2 | 2/4 | Branch if minus if ( N ) = 0 , then $pc \leftarrow (pc) + rel$ | | | 11 | BRA rel | 2F | 2 | 4 | Branch always<br>pc ← ( pc ) + rel | | | 12 | BVC rel | 30 | 2 | 2/4 | Branch if overflow bit clear if $(V) = 0$ , then $pc \leftarrow (pc) + rel$ | | | 13 | BVS rel | В0 | 2 | 2/4 | Branch if overflow bit set if $(V) = 1$ , then $pc \leftarrow (pc) + rel$ | | | 14 | CALL !abs | 3B | 3 | 8 | Subroutine call | | | 15 | CALL [dp] | 5F | 2 | 8 | $M(sp)\leftarrow (pc_H)$ , $sp\leftarrow sp - 1$ , $M(sp)\leftarrow (pc_L)$ , $sp\leftarrow sp - 1$ , if !abs, $pc\leftarrow abs$ ; if [dp], $pc_L\leftarrow (dp)$ , $pc_H\leftarrow (dp+1)$ | | | 16 | CBNE dp,rel | FD | 3 | 5/7 | Compare and branch if not equal : | | | 17 | CBNE dp+X,rel | 8D | 3 | 6/8 | if (A) $\neq$ (M), then pc $\leftarrow$ (pc) + rel. | | | 18 | DBNE dp,rel | AC | 3 | 5/7 | Decrement and branch if not equal : | | | 19 | DBNE Y,rel | 7B | 2 | 4/6 | if $(M) \neq 0$ , then $pc \leftarrow (pc) + rel$ . | | | 20 | JMP !abs | 1B | 3 | 3 | Unconditional jump | | | 21 | JMP [!abs] | 1F | 3 | 5 | pc ← jump address | | | 22 | JMP [dp] | 3F | 2 | 4 | | | | 23 | PCALL upage | 4F | 2 | 6 | U-page call $ \begin{split} \text{M(sp)} \leftarrow & \text{( pc}_{\text{H}} \text{ ), sp} \leftarrow \text{sp - 1, M(sp)} \leftarrow & \text{( pc}_{\text{L}} \text{ ),} \\ \text{sp} \leftarrow & \text{sp - 1, pc}_{\text{L}} \leftarrow & \text{( upage ), pc}_{\text{H}} \leftarrow \text{"0FF}_{\text{H}} \text{"}. \end{split} $ | | | 24 | TCALL n | nA | 1 | 8 | Table call : (sp) $\leftarrow$ ( pc <sub>H</sub> ), sp $\leftarrow$ sp - 1,<br>M(sp) $\leftarrow$ ( pc <sub>L</sub> ),sp $\leftarrow$ sp - 1,<br>pc <sub>L</sub> $\leftarrow$ (Table vector L), pc <sub>H</sub> $\leftarrow$ (Table vector H) | | vi Jan. 2002 Ver 2.0 ## 6. CONTROL OPERATION & etc. | NO. | MNEMONIC | OP<br>CODE | BYTE<br>NO | CYCLE<br>NO | OPERATION | FLAG<br>NVGBHIZC | |-----|----------|------------|------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 1 | BRK | 0F | 1 | 8 | $\begin{split} & \text{Software interrupt}: B \leftarrow \text{"1", M(sp)} \leftarrow (pc_H), \ sp \leftarrow sp\text{-1,} \\ & \text{M(s)} \leftarrow (pc_L), sp \leftarrow sp \text{-1, M(sp)} \leftarrow (PSW), sp \leftarrow sp \text{-1,} \\ & pc_L \leftarrow (\ 0\text{FFDE}_H\ )\ , \ pc_H \leftarrow (\ 0\text{FFDF}_H)\ . \end{split}$ | 1-0 | | 2 | DI | 60 | 1 | 3 | Disable interrupts : I ← "0" | 0 | | 3 | El | E0 | 1 | 3 | Enable interrupts : I ← "1" | 1 | | 4 | NOP | FF | 1 | 2 | No operation | | | 5 | POP A | 0D | 1 | 4 | $sp \leftarrow sp + 1, A \leftarrow M(sp)$ | | | 6 | POP X | 2D | 1 | 4 | $sp \leftarrow sp + 1, X \leftarrow M(sp)$ | | | 7 | POP Y | 4D | 1 | 4 | $sp \leftarrow sp + 1, Y \leftarrow M(sp)$ | | | 8 | POP PSW | 6D | 1 | 4 | $sp \leftarrow sp + 1$ , $PSW \leftarrow M(sp)$ | restored | | 9 | PUSH A | 0E | 1 | 4 | $M(sp) \leftarrow A, sp \leftarrow sp - 1$ | | | 10 | PUSH X | 2E | 1 | 4 | $M(sp) \leftarrow X$ , $sp \leftarrow sp - 1$ | | | 11 | PUSH Y | 4E | 1 | 4 | $M(sp) \leftarrow Y, sp \leftarrow sp - 1$ | | | 12 | PUSH PSW | 6E | 1 | 4 | $M(sp) \leftarrow PSW$ , $sp \leftarrow sp - 1$ | | | 13 | RET | 6F | 1 | 5 | Return from subroutine $sp \leftarrow sp +1, pc_L \leftarrow M(sp), sp \leftarrow sp +1, pc_H \leftarrow M(sp)$ | | | 14 | RETI | 7F | 1 | 6 | Return from interrupt $sp \leftarrow sp + 1$ , $PSW \leftarrow M(sp)$ , $sp \leftarrow sp + 1$ , $pc_L \leftarrow M(sp)$ , $sp \leftarrow sp + 1$ , $pc_H \leftarrow M(sp)$ | restored | | 15 | STOP | EF | 1 | 3 | Stop mode ( halt CPU, stop oscillator ) | | Jan. 2002 Ver 2.0 vii