# SPECIAL ENVIRONMENT 80960CF-30, -25, -16 32-BIT HIGH-PERFORMANCE SUPERSCALAR PROCESSOR - Socket and Object Code Compatible with 80960CA - Two Instructions/Clock Sustained Execution - Four 59 Mbytes/s DMA Channels with Data Chaining - Demultiplexed 32-bit Burst Bus with Pipelining - 32-bit Parallel Architecture - Two Instructions/clock Execution - Load/Store Architecture - Sixteen 32-bit Global Registers - Sixteen 32-bit Local Registers - Manipulate 64-bit Bit Fields - 11 Addressing Modes - Full Parallel Fault Model - Supervisor Protection Model - Fast Procedure Call/Return Model - Full Procedure Call in 4 clocks - On-Chip Register Cache - Caches Registers on Call/Ret - Minimum of 6 Frames provided - Up to 15 Programmable Frames - On-Chip Instruction Cache - 4 Kbyte Two-Way Set Associative - 128-bit Path to Instruction Sequencer - Cache-Lock Modes - Cache-Off Mode - On-Chip Data Cache - 1 Kbyte Direct-Mapped, Write Through - 128 bits per Clock Access on Cache Hit - Product Grades Available - **—** SE3: $-40^{\circ}$ C to $+110^{\circ}$ C - High Bandwidth On-Chip Data RAM - 1 Kbytes On-Chip RAM for Data - Sustain 128 bits per clock access - **Four On-Chip DMA Channels** - 59 Mbytes/s Fly-by Transfers - 32 Mbytes/s Two-Cycle Transfers - Data Chaining - Data Packing/Unpacking - Programmable Priority Method - 32-Bit Demultiplexed Burst Bus - 128-bit Internal Data Paths to and from Registers - Burst Bus for DRAM Interfacing - Address Pipelining Option - Fully Programmable Wait States - Supports 8, 16 or 32-bit Bus Widths - Supports Unaligned Accesses - Supervisor Protection Pin - Selectable Big or Little Endian Byte Ordering - **■** High-Speed Interrupt Controller - Up to 248 External Interrupts - 32 Fully Programmable Priorities - Multi-mode 8-bit Interrupt Port - Four Internal DMA Interrupts - Separate, Non-maskable Interrupt Pin - Context Switch in 750 ns Typical Figure 1. 80960CF Die Photo 271328-1 # Special Environment 80960CF-30, -25, -16 32-Bit High Performance Superscalar Processor | CONTENTS | PAGE | CONTEN | <b>NTS</b> PAG | Ε | |-----------------------------------------------------------------------------------------|------|----------------|--------------------------------------------------|-----| | 1.0 PURPOSE | 5 | <b>FIGURES</b> | | | | 2.0 i960 CF PROCESSOR | | Figure 1 | 80960CF Die Photo | 2 | | OVERVIEW | 5 | Figure 2 | 80960CF Block Diagram | 5 | | 2.1 The C-Series Core | | Figure 3 | Example Pin Description Entry | 8 | | 2.3 Flexible DMA Controller | 6 | Figure 4a | 80960CF PGA Pinout (View from Top Side) | 6 | | <ul><li>2.4 Priority Interrupt Controller</li><li>2.5 Instruction Set Summary</li></ul> | | Figure 4b | 80960CF PGA Pinout (View from Bottom Side) | 7 | | 3.0 PACKAGE INFORMATION | | Figure 5 | 168-Lead Ceramic PGA Package Dimensions | 8 | | 3.1 Package Introduction | | Figure 6 | 80960CF PGA Package<br>Thermal Characteristics 2 | 20 | | 3.3 80960CF Pinout | | Figure 7 | Measuring 80960CF PGA Case Temperature | 21 | | 3.5 Package Thermal Specifications | | Figure 8 | Register G02 | 21 | | 3.6 Stepping Register Information . | | Figure 9 | AC Test Load | 30 | | 3.7 Suggested Sources for 80960CF<br>Accessories | = | Figure 10a | Input and Output Clocks Waveform | 30 | | | | Figure 10b | CLKIN Waveform 3 | 30 | | <b>4.0 ELECTRICAL SPECIFICATIONS</b> 4.1 Absolute Maximum Ratings | | Figure 11 | Output Delay and Float Waveform | 31 | | 4.2 Operating Conditions | | Figure 12a | Input Setup and Hold Waveform | 0 1 | | 4.3 Recommended Connections | | Figure 12b | NMI, XINT7:0 Input Setup | , , | | 4.4 DC Specifications | | rigure 125 | and Hold Waveform | 31 | | 4.5 AC Specifications | 24 | Figure 13 | Hold Acknowledge Timings | 32 | | 5.0 RESET, BACKOFF AND HOLD ACKNOWLEDGE | 35 | Figure 14 | Bus Back-Off (BOFF) Timings | | | 6.0 BUS WAVEFORMS | 36 | | 9 | _ | | <b>CONTENTS</b> PAGE | | PAGE | CONTEN | <b>ITS</b> PA | AGE | |----------------------|-----------------------------------------------------------------------|---------|-----------|------------------------------------------------------------------------------|------| | Figure 15 | Relative Timings<br>Waveforms | 33 | Figure 31 | Burst, Non-Pipelined Read<br>Request with Wait States,<br>8-Bit Bus | 40 | | Figure 16 | Output Delay or Hold vs Loa<br>Capacitance | | Figure 32 | Non-Burst, Pipelined Read | . 48 | | Figure 17 | Rise and Fall Time Derating Highest Operating | at | | Request without Wait States, 32-Bit Bus | . 49 | | Fig 40 | Temperature and Minimum V <sub>CC</sub> | 34 | Figure 33 | Non-Burst, Pipelined Read<br>Request with Wait States,<br>32-Bit Bus | . 50 | | Figure 18 | I <sub>CC</sub> vs Frequency and Temperature | 34 | Figure 34 | Burst, Pipelined Read | | | Figure 19 | Cold Reset Waveform | | | Request without Wait States, 32-Bit Bus | . 51 | | Figure 20 | Warm Reset Waveform | | Figure 35 | Burst, Pipelined Read | | | Figure 21 | Entering the ONCE State | | | Requests with Wait States, 32-Bit Bus | 52 | | Figure 22a | Clock Synchronization in the 2x Clock Mode | | Figure 36 | Burst, Pipelined Read | . 52 | | Figure 22b | Clock Synchronization in the 1x Clock Mode | e<br>39 | 9 | Requests with Wait States, 16-Bit Bus | . 53 | | Figure 23 | Non-Burst, Non-Pipelined<br>Requests without Wait<br>States | 40 | Figure 37 | Burst, Pipelined Read<br>Requests with Wait States,<br>8-Bit Bus | . 54 | | Figure 24 | Non-Burst, Non-Pipelined | | Figure 38 | Using External READY | . 55 | | | Read Request with Wait States | 41 | Figure 39 | Terminating a Burst with BTERM | | | Figure 25 | Non-Burst, Non-Pipelined Write Request with Wait | | Figure 40 | BOFF Functional Timing | | | | States | 42 | Figure 41 | HOLD Functional Timing | . 57 | | Figure 26 | Burst, Non-Pipelined Read<br>Request without Wait States | S, | Figure 42 | DREQ and DACK Functional Timing | | | | 32-Bit Bus | 43 | Figure 43 | EOP Functional Timing | . 58 | | Figure 27 | Burst, Non-Pipelined Read<br>Request with Wait States, | 4.4 | Figure 44 | Terminal Count Functional Timing | . 59 | | Figure 28 | 32-Bit Bus | 44 | Figure 45 | FAIL Functional Timing | . 59 | | i igui e 20 | Request without Wait States 32-Bit Bus | | Figure 46 | A Summary of Aligned and Unaligned Transfers for Little Endian Regions | . 60 | | Figure 29 | Burst, Non-Pipelined Write<br>Request with Wait States,<br>32-Bit Bus | 46 | Figure 47 | A Summary of Aligned and<br>Unaligned Transfers for Little<br>Endian Regions | | | Figure 30 | Burst, Non-Pipelined Read<br>Request with Wait States,<br>16-Bit Bus | 47 | Figure 48 | (Continued) Idle Bus Operation | | #### 1.0 PURPOSE This document previews electrical characterizations of Intel's i960 CF embedded microprocessor (available in 33, 25 and 16 MHz). For a detailed description of any i960 CF processor functional topic—other than parametric performance—refer to the latest i960 CA Microprocessor Reference Manual (Order No. 270710) and the *i960 CF Reference Manual Addendum* (Order No. 272188). #### 2.0 i960 CF PROCESSOR OVERVIEW Intel's i960 CF microprocessor is the performance follow-on product to the i960 CA processor. The i960 CF product is socket- and object code-compatible with the CA; this makes CA-to-CF design upgrades straightforward. The i960 CF processor's instruction cache is 4 Kbytes (CA device has 1 Kbyte); CF data cache is 1 Kbyte (CA device has no data cache). This extra cache on the CF product adds a significant performance boost over the CA. The 80960CF is object code compatible with the 32-bit 80960 Core Architecture while including Special Function Register extensions to control on-chip peripherals, and instruction set extensions to shift 64bit operands and configure on-chip hardware. Multiple 128-bit internal busses, on-chip instruction caching and a sophisticated instruction scheduler allow the processor to sustain execution of two instructions every clock, and peak at execution of three instructions per clock. A 32-bit demultiplexed and pipelined burst bus provides a 132 Mbyte/s bandwidth to a system's high-speed external memory sub-system. In addition, the 80960CF's on-chip caching of instructions, procedure context and critical program data substantially decouples system performance from the wait states associated with accesses to the system's slower, cost sensitive, main memory sub-system. The 80960CF bus controller also integrates full wait state and bus width control for highest system performance with minimal system design complexity. Unaligned access and Big Endian byte order support reduces the cost of porting existing applications to the 80960CF. The processor also integrates four complete datachaining DMA channels and a high-speed interrupt controller on-chip. The DMA channels perform: single-cycle or two-cycle transfers, data packing and unpacking, and data chaining. Block transfers, in addition to source or destination synchronized transfers, are provided. The interrupt controller provides full programmability of 248 interrupt sources into 32 priority levels with a typical interrupt task switch ("latency") time of 750 ns. Figure 2. 80960CF Block Diagram #### 2.1. The C-Series Core The C-Series core is a very high performance microarchitectural implementation of the 80960 Core Architecture. The C-Series core can sustain execution of two instructions per clock (66 MIPs at 33 MHz). To achieve this level of performance, Intel has incorporated state-of-the-art silicon technology and innovative microarchitectural constructs into the implementation of the C-Series core. Factors that contribute to the core's performance include: - Parallel instruction decoding allows issue of up to three instructions per clock. - Most instructions execute in a single clock. - Parallel instruction decode allows sustained, simultaneous execution of two single-clock instructions every clock cycle. - Efficient instruction pipeline minimizes pipeline break losses. - Register and resource scoreboarding allow simultaneous multi-clock instruction execution. - Branch look-ahead and prediction allows many branches to execute with no pipeline break. - Local Register Cache integrated on-chip caches Call/Return context. - Two-way set associative, 4 Kbyte integrated instruction cache. - Direct mapped, 1 Kbyte data cache, write through, write allocate. - 1 Kbyte integrated Data RAM sustains a fourword (128-bit) access every clock cycle. ### 2.2. Pipelined, Burst Bus A 32-bit high performance bus controller interfaces the 80960CF to external memory and peripherals. The Bus Control Unit features a maximum transfer rate of 132 Mbytes per second (at 33 MHz). Internally programmable wait states and 16 separately configurable memory regions allow the processor to interface with a variety of memory subsystems with a minimum of system complexity and a maximum of performance. The Bus Controller's main features include: - Demultiplexed, Burst Bus to exploit most efficient DRAM access modes. - Address Pipelining to reduce memory cost while maintaining performance. - 32-, 16- and 8-bit modes for I/O interfacing ease. - Full internal wait state generation to reduce system cost. - Little and Big Endian support to ease application development. - Unaligned access support for code portability. - Three-deep request queue to decouple the bus from the core. #### 2.3. Flexible DMA Controller A four channel DMA controller provides high speed DMA control for data transfers involving peripherals and memory. The DMA provides advanced features such as data chaining, byte assembly and disassembly, and a high performance fly-by mode capable of transfer speed of up to 59 Mbytes per second at 33 MHz. The DMA controller features a performance and flexibility which is only possible by integrating the DMA controller and the 80960CF core. #### 2.4. Priority Interrupt Controller A programmable-priority interrupt controller manages up to 248 external sources through the 8-bit external interrupt port. The Interrupt Unit also handles the four internal sources from the DMA controller, and a single non-maskable interrupt input. The 8-bit interrupt port can also be configured to provide individual interrupt sources that are level or edge triggered. Interrupts in the 80960CF are prioritized and signaled within 270 ns of the request. If the interrupt is of higher priority than the processor priority, the context switch to the interrupt routine typically is complete in another 480 ns. The interrupt unit provides the mechanism for the low latency and high throughput interrupt service which is essential for embedded applications. # 2.5. Instruction Set Summary The following table summarizes the 80960CF instruction set by logical groupings. See the *i960 CA Microprocessor Reference Manual* for a complete description of the instruction set. | Data<br>Movement | Arithmetic | Logical | Bit, Bit Field<br>and Byte | |-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------| | Load<br>Store<br>Move<br>Load Address | Add Subtract Multiply Divide Remainder Modulo Shift *Extended Shift Extended Multiply Extended Divide Add with Carry Subtract with Carry Rotate | And Not And And Not Or Exclusive Or Not Or Or Not Nor Exclusive Nor Not Not | Set Bit Clear Bit Not Bit Alter Bit Scan for Bit Span over Bit Extract Modify Scan Byte for Equal | | Comparison | Branch | Call and Return | Fault | | Compare Conditional Compare Compare and Increment Compare and Decrement Test Condition Code Check Bit | Unconditional Branch Conditional Branch Compare and Branch | Call Call Extended Call System Return Branch and Link | Conditional<br>Fault<br>Synchronize<br>Faults | | Debug | Processor<br>Management | Atomic | | | Modify Trace<br>Controls<br>Mark<br>Force Mark | Modify Process Controls Modify Arithmetic Controls *System Control *DMA Control Flush Local Registers | Atomic Add<br>Atomic Modify | | **NOTE:** Instructions marked by (\*) are 80960CF extensions to the 80960 instruction set. #### 3.0 PACKAGE INFORMATION ### 3.1. Package Introduction This section describes the pins, pinouts and thermal characteristics for the 80960CF in the 168-pin Ceramic Pin Grid Array (PGA) package. For complete package specifications and information, see the Intel Packaging Outlines and Dimensions Guide (Order No. 231369). # 3.2. Pin Descriptions The 80960CF pins are described in this section. Table 1 presents the legend for interpreting the pin descriptions in the following tables. Pins associated with the 32-bit demultiplexed processor bus are described in Table 2. Pins associated with basic processor configuration and control are described in Table 3. Pins associated with the 80960CF DMA Controller and Interrupt Unit are described in Table 4. Figure 3 provides an example pin description table entry. "I/O" signifies that data pins are input-output. "S" indicates pins are synchronous to PCLK2:1. "H(Z)" indicates that these pins float while the processor bus is in a Hold Acknowledge state. "R(Z)" indicates that the pins also float while $\overline{\text{RESET}}$ is low. All pins float while the processor is in the ONCE mode. **Table 1. Pin Description Nomenclature** | Symbol | Description | | | | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | I | Input only pin | | | | | 0 | Output only pin | | | | | 1/0 | Pin can be either an input or output | | | | | - | Pins "must be" connected as described | | | | | S() | Synchronous. Inputs must meet setup and hold times relative to PCLK2:1 for proper operation. All outputs are synchronous to PCLK2:1. S(E) Edge sensitive input S(L) Level sensitive input | | | | | A() | Asynchronous. Inputs may be asynchronous to PCLK2:1. A(E) Edge sensitive input A(L) Level sensitive input | | | | | H() | While the processor's bus is in the Hold Acknowledge or Bus Backoff state, the pin: H(1) is driven to V <sub>CC</sub> H(0) is driven to V <sub>SS</sub> H(Z) floats H(Q) continues to be a valid output | | | | | R() | While the processor's RESET pin is low, the pin R(1) is driven to V <sub>CC</sub> R(0) is driven to V <sub>SS</sub> R(Z) floats R(Q) continues to be a valid output | | | | | Name | Туре | Description | |-------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D31:0 | I/O<br>S(L)<br>H(Z)<br>R(Z) | <b>DATA BUS</b> carries 32-, 16- or 8-bit data quantities depending on bus width configuration. The least significant bit of the data is carried on D0 and the most significant on D31. When the bus is configured for 8-bit data, the lower 8 data lines, D7:0 are used. For 16-bit bus widths, D15:0 are used. For 32-bit bus widths the full data bus is used. | Figure 3. Example Pin Description Entry Table 2. 80960CF Pin Description—External Bus Signals | No | Table 2. 80960CF Pin Description—External Bus Signals | | | | | | |--------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Name | Туре | Description | | | | | | A31:2 | <b>O</b><br>S<br>H(Z)<br>R(Z) | ADDRESS BUS carries the physical address upper 30 bits. A31 is the most significant address bit and A2 is the least significant. During a bus access, A31:2 identify all external addresses to word (4-byte) boundaries. The byte enable signals indicate the selected byte in each word. During burst accesses, A3 and A2 increment to indicate successive data cycles. | | | | | | D31:0 | I / O<br>S(L)<br>H(Z)<br>R(Z) | DATA BUS carries 32-, 16- or 8-bit data quantities depending on bus width configuration. The least significant bit of the data is carried on D0 and the most significant on D31. When the bus is configured for 8-bit data, the lower 8 data lines, D7:0 are used. For 16-bit bus widths, D15:0 are used. For 32-bit bus widths the full data bus is used. | | | | | | BE3<br>BE2<br>BE1<br>BE0 | <b>O</b><br>S<br>H(Z)<br>R(1) | BYTE ENABLES select which of the four bytes addressed by A31:2 are active during an access to a memory region configured for a 32-bit data-bus width. BE3 applies to D31:24; BE2 applies to D23:16; BE1 applies to D15:8; and BE0 applies to D7:0. 32-bit bus: BE3 -Byte Enable 3 -enable D31:24 -enable D23:16 BE1 -Byte Enable 1 -enable D15:8 -enable D15:8 BE0 -Byte Enable 0 -enable D7:0 | | | | | | | | For accesses to a memory region configured for a 16-bit data-bus width, the processor directly encodes BE3, BE1 and BE0 to provided BHE, A1 and BLE respectively. | | | | | | | | 16-bit bus: BE3 — Byte High Enable (BHE) — enable D15:8 BE2 — Not used (is driven high or low) BE1 — Address Bit 1 (A1) BE0 — Byte Low Enable (BLE) — enable D7:0 | | | | | | | | For accesses to a memory region configured for an 8-bit data bus width, the processor directly encodes $\overline{BE1}$ and $\overline{BE0}$ to provide A1 and A0 respectively. | | | | | | | | 8-bit bus: BE3 | | | | | | W/R | <b>O</b><br>S<br>H(Z)<br>R(0) | <b>WRITE/READ</b> is asserted for read requests and deasserted for write requests. The $W/\overline{R}$ signal changes in the same clock cycle as $\overline{ADS}$ . It remains valid for the entire access in non-pipelined regions. In pipelined regions, $W/\overline{R}$ is not guaranteed valid in the last cycle of a read access. | | | | | | ADS | <b>O</b><br>S<br>H(Z)<br>R(1) | ADDRESS STROBE indicates valid address and the start of a new bus access. ADS is asserted for the first clock of a bus access. | | | | | | READY | I<br>S(L)<br>H(Z)<br>R(Z) | READY is an input which signals the termination of a data transfer. READY is used to indicate that read data on the bus is valid, or that a write-data transfer has completed. The READY signal works in conjunction with the internally programmed wait-state generator. If READY is enabled in a region, the pin is sampled after the programmed number of wait-states has expired. If the READY pin is deasserted, wait states continue to be inserted until READY becomes asserted. This is true for the N <sub>RAD</sub> , N <sub>RDD</sub> , N <sub>WAD</sub> , and N <sub>WDD</sub> wait states. The N <sub>XDA</sub> wait states cannot be extended. | | | | | Table 2. 80960CF Pin Description—External Bus Signals (Continued) | Name | Туре | Description | |-------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BTERM | I<br>S(L)<br>H(Z)<br>R(Z) | BURST TERMINATE—The burst terminate signal breaks up a burst access and causes another address cycle to occur. The BTERM signal works in conjunction with the internally programmed wait-state generator. If READY and BTERM are enabled in a region, the BTERM pin is sampled after the programmed number of wait states has expired. When BTERM is asserted, a new ADS signal is generated and the access is completed. The READY input is ignored when BTERM is asserted. BTERM must be externally synchronized to satisfy the BTERM setup and hold times. | | WAIT | <b>O</b><br>S<br>H(Z)<br>R(1) | WAIT indicates internal wait state generator status. WAIT is asserted when wait states are being caused by the internal wait state generator and not by the READY or BTERM inputs. WAIT can be used to derive a write-data strobe. WAIT can also be thought of as a READY output that the processor provides when it is inserting wait states. | | BLAST | <b>O</b><br>S<br>H(Z)<br>R(0) | BURST LAST indicates the last transfer in a bus access. BLAST is asserted in the last data transfer of burst and non-burst accesses after the wait state counter reaches zero. BLAST remains asserted until the clock following the last cycle of the last data transfer of a bus access. If the READY or BTERM input is used to extend wait states, the BLAST signal remains asserted until READY or BTERM terminates the access. | | DT/R | <b>O</b><br>S<br>H(Z)<br>R(0) | <b>DATA TRANSMIT/RECEIVE</b> indicates direction for data transceivers. DT/ $\overline{R}$ is used in conjunction with $\overline{DEN}$ to provide control for data transceivers attached to the external bus. When DT/ $\overline{R}$ is asserted, the signal indicates that the processor receives data. Conversely, when deasserted, the processor sends data. DT/ $\overline{R}$ changes only while $\overline{DEN}$ is high. | | DEN | <b>O</b><br>S<br>H(Z)<br>R(1) | DATA ENABLE indicates data cycles in a bus request. DEN is asserted at the start of the bus request first data cycle and is deasserted at the end of the last data cycle. DEN is used in conjunction with DT/R to provide control for data transceivers attached to the external bus. DEN remains asserted for sequential reads from pipelined memory regions. DEN is deasserted when DT/R changes. | | LOCK | <b>O</b><br>S<br>H(Z)<br>R(1) | BUS LOCK indicates that an atomic read-modify-write operation is in progress. LOCK may be used to prevent external agents from accessing memory which is currently involved in an atomic operation. LOCK is asserted in the first clock of an atomic operation, and deasserted in the clock cycle following the last bus access for the atomic operation. To allow the most flexibility for a memory system enforcement of locked accesses, the processor acknowledges a bus hold request when LOCK is asserted. The processor performs DMA transfers while LOCK is active. | | HOLD | <br> S(L)<br> H(Z)<br> R(Z) | HOLD REQUEST signals that an external agent requests access to the external bus. The processor asserts HOLDA after completing the current bus request. HOLD, HOLDA and BREQ are used together to arbitrate access to the processor's external bus by external bus agents. | | BOFF | <br> S(L)<br> H(Z)<br> R(Z) | <b>BUS BACKOFF</b> —The backoff pin, when asserted, suspends the current access and causes the bus pins to float. When deasserted, the ADS signal is asserted on the next clock cycle and the access is resumed. | Table 2. 80960CF Pin Description—External Bus Signals (Continued) | Name | Туре | Description | | |-------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | HOLDA | <b>O</b><br>S<br>H(1)<br>R(Q) | HOLD ACKNOWLEDGE indicates to a bus requestor that the processor has relinquished control of the external bus. When HOLDA is asserted, the external address bus, data bus and bus control signals are floated. HOLD, BOFF, HOLDA and BREQ are used together to arbitrate access to the processor's external bus by external bus agents. Since the processor grants HOLD requests and enters the Hold Acknowledge state even while RESET is asserted, HOLDA pin state is independent of the RESET pin. | | | BREQ | <b>O</b><br>S<br>H(Q)<br>R(0) | BUS REQUEST is asserted when the bus controller has a request pending. BREQ can be used by external bus arbitration logic in conjunction with HOLD and HOLDA to determine when to return mastership of the external bus to the processor. | | | D/C | <b>O</b><br>S<br>H(Z)<br>R(Z) | <b>DATA OR CODE</b> is asserted for a data request and deasserted for instruction requests. D/ $\overline{C}$ has the same timing as W/ $\overline{R}$ . | | | DMA | <b>O</b><br>S<br>H(Z)<br>R(Z) | DMA ACCESS indicates whether the bus request was initiated by the DMA controller. DMA is asserted for any DMA request. DMA is deasserted for all other requests. | | | SUP | <b>O</b><br>S<br>H(Z)<br>R(Z) | SUPERVISOR ACCESS indicates whether the bus request is issued while in supervisor mode. SUP is asserted when the request has supervisor privileges, and is deasserted otherwise. SUP can be used to isolate supervisor code and data structures from non-supervisor requests. | | # Table 3. 80960CF Pin Description—Processor Control Signals | Name | Туре | Description | |-------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RESET | I<br>A(L)<br>H(Z)<br>R(Z)<br>N(Z) | RESET causes the chip to reset. When RESET is asserted, all external signals return to the reset state. When RESET is deasserted, initialization begins. When the 2-x clock mode is selected, RESET must remain asserted for 16 PCLK2:1 cycles before being deasserted in order to guarantee correct processor initialization. When the 1-x clock mode is selected, RESET must remain asserted for 10,000 PCLK2:1 cycles before being deasserted in order to guarantee correct initialization. The CLKMODE pin selects 1-x or 2-x input clock division of the CLKIN pin. | | | | The processor's Hold Acknowledge bus state functions while the chip is reset. If the processor's bus is in the Hold Acknowledge state when RESET is asserted, the processor will internally reset, but maintains the Hold Acknowledge state on external pins until the Hold request is removed. If a hold request is made while the processor is in the reset state, the processor bus grants HOLDA and enters the Hold Acknowledge state. | | FAIL | <b>O</b><br>S<br>H(Q)<br>R(0) | FAIL indicates failure of the processor's self-test performed at initialization. When RESET is deasserted and the processor begins initialization, the FAIL pin is asserted. An internal self-test is performed as part of the initialization process. If this self-test passes, the FAIL pin is deasserted otherwise it remains asserted. The FAIL pin is reasserted while the processor performs an external bus self-confidence test. If this self-test passes, the processor deasserts the FAIL pin and branches to the user's initialization routine; otherwise the FAIL pin remains asserted. Internal self-test and the use of the FAIL pin can be disabled with the STEST pin. | Table 3. 80960CF Pin Description—Processor Control Signals (Continued) | Table 3. 80960CF Pin Description—Processor Control Signals (Continued) | | | | | |------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Name | Type | Description | | | | STEST | I<br>S(L)<br>H(Z)<br>R(Z) | SELF TEST causes the processor's internal self-test feature to be enabled or disabled at initialization. STEST is read on the rising edge of RESET. When asserted, the processor's internal self-test and external bus confidence tests are performed during processor initialization. When deasserted, only the external bus confidence tests are performed during initialization. | | | | ONCE | I<br>A(L)<br>H(Z)<br>R(Z) | ON CIRCUIT EMULATION causes all outputs to be floated when asserted. ONCE is continuously sampled while RESET is low, and is latched on the rising edge of RESET. To place the processor in the ONCE state: (1) assert RESET and ONCE (order does not matter) (2) wait for at least 16 CLKIN periods in 2-x mode, or 10,000 CLKIN periods in 1-x mode, after V <sub>CC</sub> and CLKIN are within operating specifications (3) deassert RESET (4) wait at least 32 CLKIN periods (The processor is now latched in the ONCE state as long as RESET is high.) To exit the ONCE state, bring V <sub>CC</sub> and CLKIN to operating conditions, then assert RESET and bring ONCE high prior to deasserting RESET. CLKIN must operate within the specified operating conditions of the processor until step 4 above is completed. The CLKIN may then be changed to DC to achieve the lowest possible ONCE mode leakage current. ONCE can be used by emulator products or for board testers to effectively make an installed processor transparent in the board. | | | | CLKIN | I<br>A(E)<br>H(Z)<br>R(Z) | <b>CLOCK INPUT</b> is an input for the external clock needed to run the processor. The external clock is internally divided as prescribed by the CLKMODE pin to produce PCLK2:1. | | | | CLKMODE | I<br>A(L)<br>H(Z)<br>R(Z) | CLOCK MODE selects the division factor applied to the external clock input (CLKIN). When CLKMODE is high, CLKIN is divided by one to create PCLK2:1 and the processor's internal clock. When CLKMODE is low, CLKIN is divided by two to create PCLK2:1 and the processor's internal clock. CLKMODE should be tied high or low in a system, as the clock mode is not latched by the processor. If left unconnected, the processor internally pulls the CLKMODE pin low, enabling the 2-x clock mode. | | | | PCLK2<br>PCLK1 | <b>O</b><br>S<br>H(Q)<br>R(Q) | PROCESSOR OUTPUT CLOCKS provide a timing reference for all inputs and outputs of the processor. All inputs and output timings are specified in relation to PCLK2 and PCLK1. PCLK2 and PCLK1 are identical signals. Two output pins are provided to allow flexibility in the system's allocation of capacitive loading on the clock. PCLK2:1 may also be connected at the processor to form a single clock signal. | | | | V <sub>SS</sub> | _ | $ \begin{array}{c} \textbf{GROUND} \text{ connections consist of 24 pins which must be connected externally to a} \\ V_{SS} \text{ board plane}. \end{array} $ | | | | v <sub>cc</sub> | _ | <b>POWER</b> connections consist of 24 pins which must be connected externally to a V <sub>CC</sub> board plane. | | | | VCCPLL | _ | $ m f V_{CCPLL}$ is a separate $ m V_{CC}$ supply pin for the phase lock loop used in 1x clock mode. Connecting a simple low pass filter to $ m V_{CCPLL}$ may help reduce clock jitter ( $ m T_{CP}$ ) in noisy environments. Otherwise, $ m V_{CCPLL}$ should be connected to $ m V_{CC}$ . | | | | N/C | <b>—</b> | NO CONNECT pins must not be connected in a system. | | | Table 4. 80960CF Pin Description—DMA and Interrupt Unit Control Signals | Name | Туре | Description | | |----------------------------------------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | DREQ3<br>DREQ2<br>DREQ1<br>DREQ0 | l<br>A(L)<br>H(Z)<br>R(Z) | DMA REQUEST causes a DMA transfer to be requested. Each of the four signals request a transfer on a single channel. DREQ0 requests channel 0, DREQ1 requests channel 1, etc. When two or more channels are requested simultaneously, the channel with the highest priority is serviced first. Channel priority mode is programmable. | | | DACK3 DACK2 DACK1 DACK0 | <b>O</b><br>S<br>H(1)<br>R(1) | <b>DMA ACKNOWLEDGE</b> indicates that a DMA transfer is being executed. Each of the four signals acknowledge a transfer for a single channel. DACKO acknowledges channel 0, DACK1 acknowledges channel 1, etc. DACK3:0 are asserted when the requesting device of a DMA is accessed. | | | EOP3/TC3<br>EOP2/TC2<br>EOP1/TC1<br>EOP0/TC0 | I/O<br>A(L)<br>H(Z/Q)<br>R(Z) | END OF PROCESS/TERMINAL COUNT can be programmed as either an input (EOP3:0) or as an output (TC3:0), but not both. Each pin is individually programmable. When programmed as an input, EOPx causes the termination of a current DMA transfer for the channel corresponding to the EOPx pin. EOP0 corresponds to channel 0, EOP1 corresponds to channel 1, etc. When a channel is configured for source and destination chaining, the EOP pin for that channel causes termination of only the current buffer transferred and causes the next buffer to be transferred. EOP3:0 are asynchronous inputs. When programmed as an output, the channel's TCx pin indicates that the channel byte count has reached 0 and a DMA has terminated. TCx is driven with the same | | | | | timing as DACKx during the last DMA transfer for a buffer. If the last bus request is executed as multiple bus accesses, TCx remains asserted for the entire bus request. | | | XINT7<br>XINT6<br>XINT5<br>XINT4<br>XINT3<br>XINT2<br>XINT1<br>XINT0 | I<br>A(E/L)<br>H(Z)<br>R(Z) | EXTERNAL INTERRUPT PINS cause interrupts to be requested. These pins can be configured in three modes. In Dedicated Mode, each pin is a dedicated external interrupt source. Dedicated inputs can be individually programmed to be level (low) or edge (falling) activated. In Expanded Mode, the 8 pins act together as an 8-bit vectored interrupt source. The interrupt pins in this mode are level activated. Since the interrupt pins are active low, the vector number requested is the one's complement of the positive logic value place on the port. This eliminates glue logic to interface to combinational priority encoders which output negative logic. In Mixed Mode, XINT7:5 are dedicated sources and XINT4:0 act as the 5 most significant bits of an expanded mode vector. The least significant bits are set to 010 internally. | | | NMI | I<br>A(E)<br>H(Z)<br>R(Z) | NON-MASKABLE INTERRUPT causes a non-maskable interrupt event to occur. NMI is the highest priority interrupt recognized. NMI is an edge (falling) activated source. | | # 3.3. 80960CF Pinout ### 3.3.1 80960CF PGA PINOUT Tables 5 and 6 list the 80960CF pin names with package location. Figure 4-a depicts the complete 80960CF pinout as viewed from the top side of the component (i.e., pins facing down). Figure 4b shows the complete 80960CF pinout as viewed from the pin-side of the package (i.e., pins facing up). See **Section 4.0, Electrical Specifications** for specifications and recommended connections. Table 5. PGA Pin Name with Package Location (Signal Order) | Address Bus | Data Bus | Bus Control | Processor Control | 1/0 | |--------------|--------------|-----------------|---------------------------------------------------|--------------| | NameLocation | NameLocation | NameLocation | NameLocation | NameLocation | | A31S15 | D31 R03 | BE3S05 | RESETA16 | DREQ3 A07 | | A30 Q13 | D30 Q05 | BE2S06 | | DREQ2 B06 | | A29 R14 | D29S02 | BE1S07 | FAIL | DREQ1A06 | | A28 Q14 | D28 Q04 | BE0R09 | | DREQ0 B05 | | A27S16 | D27 R02 | | STESTB02 | | | A26 R15 | D26 Q03 | W/RS10 | | DACK3A10 | | A25S17 | D25 S01 | | ONCE | DACK2A09 | | A24 Q15 | D24 R01 | ĀDSR06 | | DACK1A08 | | A23R16 | D23 Q02 | | CKLINC13 | DACK0B08 | | A22 R17 | D22 P03 | READYS03 | CLKMODEC14 | | | A21 Q16 | D21 Q01 | BTERMR04 | PCLK1 B14 | EOP/TC0A11 | | A20P15 | D20P02 | | PCLK2B13 | EOP/TC1 A12 | | A19P16 | D19P01 | WAIT S12 | | EOP/TC2A13 | | A18 Q17 | D18 N02 | BLASTS08 | V <sub>SS</sub> | EOP/TC3A14 | | A17P17 | D17 N01 | | Location | | | A16 N16 | D16M01 | DT/RS11 | C07, C08, C09, | XINT7C17 | | A15 N17 | D15L01 | DENS09 | C10, C11, C12,<br>F15, G03, G15, | XINT6C16 | | A14M17 | D14L02 | | H03, H15, J03, | XINT5 B17 | | A13L16 | D13 K01 | <u>LOCK</u> S14 | J15, K03, K15,<br>L03, L15, M03, | XINT4C15 | | A12L17 | D12J01 | | M15, Q07, Q08, | XINT3B16 | | A11K17 | D11 H01 | HOLDR05 | Q09, Q10, Q11 | XINT2A17 | | A10J17 | D10 H02 | HOLDAS04 | V <sub>CC</sub> | XINT1A15 | | A9H17 | D9 | BREQ R13 | Location | XINT0B15 | | A8G17 | D8F01 | | B07, B09, | | | A7G16 | D7E01 | D/CS13 | B11, B12, C06,<br>E15, F03, F16, | NMI D15 | | A6F17 | D6F02 | DMAR12 | G02, H16, J02, | | | A5E17 | D5 D01 | SUPQ12 | J16, K02, K16, M02,<br>M16, N03, N15, | | | A4E16 | D4E02 | | Q06, R07, R08, | | | | | | R10, R11<br>V <sub>CCPLL</sub> B10 | | | A3D17 | D3 | BOFFB01 | No Connect | | | A2D16 | D2 | | Location | | | | D1C02 | | A01, A03, A04, A05,<br>B03, B04, C04, C05,<br>D03 | | | | D0E03 | | | | Table 6. PGA Pin Name with Package Location (Pin Order) | Address Bus | Data Bus | Bus Control | Processor Control | 1/0 | |-----------------------|---------------------|---------------------|---------------------|---------------------| | LocationName | LocationName | LocationName | Location Name | LocationName | | A01 NC | C01 D3 | G01 D9 | M01D16 | R01 D24 | | A02FAIL | C02 D1 | G02V <sub>CC</sub> | M02V <sub>CC</sub> | R02 D27 | | A03 NC | C03 ONCE | G03 V <sub>SS</sub> | M03V <sub>SS</sub> | R03 D31 | | A04 NC | C04 NC | G15 V <sub>SS</sub> | M15V <sub>SS</sub> | R04BTERM | | A05 NC | C05 NC | G16 A7 | M16V <sub>CC</sub> | R05 HOLD | | A06 DREQ1 | C06 V <sub>CC</sub> | G17 A8 | M17A14 | R06ĀDS | | A07 DREQ3 | C07V <sub>SS</sub> | | | R07 V <sub>CC</sub> | | A08 DACK1 | C08V <sub>SS</sub> | H01 D11 | N01D17 | R08 V <sub>CC</sub> | | A09 DACK2 | C09V <sub>SS</sub> | H02 D10 | N02D18 | R09B <u>E0</u> | | A10 DACK3 | C10V <sub>SS</sub> | H03 V <sub>SS</sub> | N03 V <sub>CC</sub> | R10 V <sub>CC</sub> | | A11EOP/TC0 | C11V <sub>SS</sub> | H15 V <sub>SS</sub> | N15V <sub>CC</sub> | R11 V <sub>CC</sub> | | A12EOP/TC1 | C12V <sub>SS</sub> | H16 V <sub>CC</sub> | N16A16 | R12 DMA | | A13EOP/TC2 | C13CLKIN | H17A9 | N17 | R13 BREQ | | A14EOP/TC3 | C14CLKMODE | | | R14 A29 | | A15 XINT1 | C15 XINT4 | J01D12 | P01 D19 | R15 A26 | | A16RESET | C16 XINT6 | J02V <sub>CC</sub> | P02 D20 | R16 A23 | | A17 XINT2 | C17 XINT7 | J03V <sub>SS</sub> | P03 D22 | R17 A22 | | | | J15V <sub>SS</sub> | P15 A20 | | | B01BOFF | D01 D5 | J16V <sub>CC</sub> | P16 A19 | S01 D25 | | B02STEST | D02 D2 | J17A10 | P17 A17 | S02 D29 | | B03 NC | D03 NC | | | S03 READY | | B04 NC | D15 | K01 D13 | Q01D21 | S04 HOLDA | | B05 DREQ0 | D16 A2 | K02 V <sub>CC</sub> | Q02D23 | S05 BE3 | | B06 DREQ2 | D17A3 | K03V <sub>SS</sub> | Q03D26 | S06 BE2 | | B07V <sub>CC</sub> | | K15V <sub>SS</sub> | Q04D28 | S07 BE1 | | B08 DACK0 | E01D7 | K16 V <sub>CC</sub> | Q05D30 | S08BLAST | | B09 V <sub>CC</sub> | E02 D4 | K17 A11 | Q06V <sub>CC</sub> | S09DEN | | B10V <sub>CCPLL</sub> | E03D0 | | Q07 V <sub>SS</sub> | S10W/R | | B11 V <sub>CC</sub> | E15 V <sub>CC</sub> | L01D15 | Q08 V <sub>SS</sub> | S11DT/R | | B12 V <sub>CC</sub> | E16A4 | L02D14 | Q09V <sub>SS</sub> | S12WAIT | | B13PCLK2 | E17A5 | L03V <sub>SS</sub> | Q10V <sub>SS</sub> | S13 D/C | | B14PCLK1 | | L15V <sub>SS</sub> | Q11V <sub>SS</sub> | S14 LOCK | | B15 XINTO | F01D8 | L16A13 | Q12SUP | S15 A31 | | B16 XINT3 | F02D6 | L17A12 | Q13A30 | S16 | | B17 XINT5 | F03V <sub>CC</sub> | | Q14A28 | S17A25 | | | F15V <sub>SS</sub> | | Q15A24 | | | | F16 V <sub>CC</sub> | | Q16A21 | | | | F17A6 | | Q17A18 | | Figure 4a. 80960CF PGA Pinout (View from Top Side) Figure 4b. 80960CF PGA Pinout (View from Bottom Side) ### 3.4. Mechanical Data ### 3.4.1 CERAMIC PGA PACKAGE | Family: Ceramic Pin Grid Array Package | | | | | | | | |----------------------------------------|-------------|----------|-----------|--------|-------|-----------|--| | Symbol | Millimeters | | | Inches | | | | | Symbol | Min | Max | Notes | Min | Max | Notes | | | Α | 3.56 | 4.57 | | 0.140 | 0.180 | | | | A <sub>1</sub> | 0.64 | 1.14 | SOLID LID | 0.025 | 0.045 | SOLID LID | | | A <sub>2</sub> | 23 | 0.30 | SOLID LID | 0.110 | 0.140 | SOLID LID | | | A <sub>3</sub> | 1.14 | 1.40 | | 0.045 | 0.055 | | | | В | 0.43 | 0.51 | | 0.017 | 0.020 | | | | D | 44.07 | 44.83 | | 1.735 | 1.765 | | | | D <sub>1</sub> | 40.51 | 40.77 | | 1.595 | 1.605 | | | | e <sub>1</sub> | 2.29 | 2.79 | | 0.090 | 0.110 | | | | L | 2.54 | 3.30 | | 0.100 | 0.130 | | | | N | 168 | | | 168 | | | | | S <sub>1</sub> | 1.52 | 2.54 | | 0.060 | 0.100 | | | | ISSUE | IWS F | REV X 7/ | 15/88 | | | | | Figure 5. 168-Lead Ceramic PGA Package Dimensions Table 7. Ceramic PGA Package Dimension Symbols | Letter or<br>Symbol | Description of Dimensions | |---------------------|-----------------------------------------------------------------| | Α | Distance from seating plane to highest point of body | | A <sub>1</sub> | Distance between seating plane and base plane (lid) | | A <sub>2</sub> | Distance from base plane to highest point of body | | A <sub>3</sub> | Distance from seating plane to bottom of body | | В | Diameter of terminal lead pin | | D | Largest overall package dimension of length | | D <sub>1</sub> | A body length dimension, outer lead center to outer lead center | | e <sub>1</sub> | Linear spacing between true lead position centerlines | | L | Distance from seating plane to end of lead | | S <sub>1</sub> | Other body dimension, outer lead center to edge of body | # NOTES: - NOTES: 1. Controlling dimension: millimeter. 2. Dimension "e<sub>1</sub>" ("e") is non-cumulative. 3. Seating plane (standoff) is defined by P.C. board hole size: 0.0415–0.0430 inch. 4. Dimensions "B", "B<sub>1</sub>" and "C" are nominal. 5. Details of Pin 1 identifier are optional. ### 3.5. Package Thermal Specifications The 80960CF is specified for operation when $T_{\rm C}$ (the case temperature) is within the range of -40°C-+110°C. T<sub>C</sub> may be measured in any environment to determine whether the 80960CF is within specified operating range. The case temperature is measured at the center of the top surface, opposite the pins. Refer to Figure 7. T<sub>A</sub> (the ambient temperature) can be calculated from $\theta_{CA}$ (thermal resistance from case to ambient) with the following equation: exceeding T<sub>C</sub>) at various airflows and operating frequencies (f<sub>PCLK</sub>). Note that $T_A$ is greatly improved by attaching fins or Table 8 shows the maximum T<sub>A</sub> allowable (without a heat sink to the package. P (the maximum power consumption) is calculated by using the typical $I_{\rm CC}$ as tabulated in Section 4.4, **DC Specifications**, and V<sub>CC</sub> of 5V. $T_A = T_C - P^*\theta_{CA}$ Table 8. Maximum T<sub>A</sub> at Various Airflows In °C (PGA Package Only) | | | Airflow-ft/min (m/sec) | | | | | | | |----------------|-------------------|------------------------|--------|--------|--------|--------|--------|--| | | f <sub>PCLK</sub> | 0 | 200 | 400 | 600 | 800 | 1000 | | | | (MHz) | (0) | (1.01) | (2.03) | (3.04) | (4.06) | (5.07) | | | T <sub>A</sub> | 33 | 38 | 57 | 74 | 76 | 81 | 84 | | | with | 25 | 50 | 65 | 79 | 81 | 85 | 87 | | | Heat Sink* | 16 | 63 | 74 | 84 | 86 | 89 | 90 | | | T <sub>A</sub> | 33 | 18 | 33 | 47 | 57 | 66 | 67 | | | without | 25 | 34 | 46 | 57 | 65 | 72 | 74 | | | Heat Sink | 16 | 51 | 60 | 68 | 74 | 80 | 81 | | <sup>\*0.285&</sup>quot; high unidirectional heat sink (Al alloy 6061, 50 mil fin width, 150 mil center-to-center fin spacing). # NOTES: - 1. This table applies to 80960CF PGA plugged into socket or soldered directly into board. - into board. 2. $\theta_{JA} = \theta_{JC} + \theta_{CA}$ . 3. $\theta_{J-CAP} = 4^{\circ}C/W$ (approx.) $\theta_{J-PIN} = 4^{\circ}C/W$ (inner pins) (approx.) $\theta_{J-PIN} = 8^{\circ}C/W$ (outer pins) (approx.) \* 0.285" high unidirectional heat sink (Al alloy 6061, 50 mil fin width, 150 mil center-to-center fin spacing). Figure 6. 80960CF PGA Package Thermal Characteristics Figure 7. Measuring 80960CF PGA Case Temperature # 3.6 Stepping Register Information Upon Reset, Register G0 contains die stepping information. The following figure shows how G0 is configured. The most significant byte contains an ASCII 0. The upper middle byte contains an ASCII F. The lower middle byte contains an ASCII F. The least significant byte contains the stepping number in ASCII. G0 retains this information until it is written over by the user program. Table 9 contains a cross reference of the number in the least significant byte of register G0 to the die stepping number. | ASCII | 00 | 43 | 46 | Stepping Number | |---------|----|----|----|-----------------| | DECIMAL | 0 | С | F | Stepping Number | | MSB | | | | LSB | Figure 8. Register G0 Table 9. Die Stepping Cross Reference | G0 Least<br>Significant Byte | Die Stepping | |------------------------------|--------------| | 01 | Α | | 02 | В | | 03 | С | | 04 | D | | 05 | E | # 3.7 Suggested Sources for 80960CF Accessories The following are some suggested sources of accessories for the 80960CF. They are neither an endorsement of any kind, nor a warranty of the performance of any of the listed products and/or companies. #### **Sockets** - 3M Textool Test and Interconnection Products Department P.O. Box 2963 Austin, TX 78769-2963 - Augat, Inc. Interconnection Products Group 33 Perry Avenue P.O. Box 779 Attleboro, MA 02703 (508) 222-2202 - Concept Manufacturing Inc. (Decoupling Sockets) 43024 Christy Street Fremont, CA 94538 (415) 651-3804 #### **Heat Sinks/Fins** - Thermalloy, Inc. 2021 West Valley View Lane Dallas, TX 75381-0839 (214) 243-4321 - E G & G Division 60 Audubon Road Wakefield, MA 01880 (617) 245-5900 #### 4.0 ELECTRICAL SPECIFICATIONS #### 4.1 Absolute Maximum Ratings | Parameter | Maximum Rating | |-------------------------------------------|------------------------------| | Storage Temperature | -65 °C to +150 °C | | Case Temperature Under Bias(2) | -40 °C to +125 °C | | Supply Voltage wrt. V <sub>SS</sub> | -0.5V to $+6.5V$ | | Voltage on Other pins wrt V <sub>SS</sub> | $-0.5$ V to $V_{CC} + 0.5$ V | NOTICE: This data sheet contains information on products in the sampling and initial production phases of development. It is valid for the devices indicated in the revision history. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### 4.2. Operating Conditions #### Operating Conditions (80960CF-33, -25, -16) | Symbol | Parameter | | Min | Max | Units | Notes | |--------------------|-----------------------------------------------------|----------------------------------------|----------------------|----------------------|-------------------|-------| | Vcc | Supply Voltage | 80960CF-30<br>80960CF-25<br>80960CF-16 | 4.75<br>4.50<br>4.50 | 5.25<br>5.50<br>5.50 | V | | | f <sub>CLK2x</sub> | Input Clock Frequency (2-x Mode) | 80960CF-30<br>80960CF-25<br>80960CF-16 | 0<br>0<br>0 | 60.6<br>50<br>32 | MHz<br>MHz<br>MHz | | | f <sub>CLK1x</sub> | Input Clock Frequency (1-x Mode) | 80960CF-30<br>80960CF-25<br>80960CF-16 | 8<br>8<br>8 | 30.3<br>25<br>16 | MHz<br>MHz<br>MHz | (1) | | T <sub>C</sub> | Case Temperature Under Bias<br>80960CF-30, -25, -16 | PGA Package | -40 | +110 | °C | | #### NOTES: (1) When in the 1-x input clock mode, CLKIN is an input to an internal phase-locked loop and must maintain a minimum frequency of 8 MHz for proper processor operation. However, in the 1-x Mode, CLKIN may still be stopped when the processor either is in a reset condition or is reset. If CLKIN is stopped, the specified RESET low time must be provided once CLKIN restarts and has stabilized. (2) Case temperatures are "Instant On". #### 4.3 Recommended Connections Power and ground connections must be made to multiple $V_{CC}$ and $V_{SS}$ (GND) pins. Every 80960CF-based circuit board should include power ( $V_{CC}$ ) and ground ( $V_{SS}$ ) planes for power distribution. Every $V_{CC}$ pin must be connected to the power plane, and every $V_{SS}$ pin must be connected to the ground plane. Pins identified as "N.C." **must not** be connected in the system. Liberal decoupling capacitance should be placed near the 80960CF. The processor can cause transient power surges when its numerous output buffers transition, particularly when connected to large capacitive loads. Low inductance capacitors and interconnects are recommended for best high frequency electrical performance. Inductance can be reduced by shortening board traces between the processor and decoupling capacitors as much as possible. Capacitors specifically designed for PGA packages will offer the lowest possible inductance. For reliable operation, always connect unused inputs to an appropriate signal level. In particular, any unused interrupt $(\overline{\text{XINT}}, \overline{\text{NMI}})$ or DMA ( $\overline{\text{DREQ}})$ input should be connected to $V_{CC}$ through a pull-up resistor, as should $\overline{\text{BTERM}}$ if not used. Pull-up resistors should be in the range of 20 K $\Omega$ for each pin tied high. If $\overline{\text{READY}}$ or HOLD are not used, the unused input should be connected to ground. N.C. pins must always remain unconnected. Refer to the i360 CA Microprocessor Reference Manual for more information. # 4.4. DC Specifications # **DC Characteristics** (80960CF-30, -25, -16 under the conditions described in Section 4.2, Operating Conditions.) | Symbol | Parameter | Min | Max | Units | Notes | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------|-------|-----------------------------------------| | V <sub>IL</sub> | Input Low Voltage for all pins except RESET | -0.3 | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage for all pins except RESET | 2.0 | V <sub>CC</sub> + 0.3 | ٧ | | | V <sub>OL</sub> | Output Low Voltage | | 0.45 | ٧ | $I_{OL} = 5 \text{ mA}$ | | V <sub>OH</sub> | Output High Voltage $I_{OH} = -1 mA$ $I_{OH} = -200 \mu A$ | 2.4<br>V <sub>CC</sub> - 0.5 | | V | | | V <sub>ILR</sub> | Input Low Voltage for RESET | - 0.3 | 1.5 | V | | | $V_{IHR}$ | Input High Voltage for RESET | 3.5 | V <sub>CC</sub> + 0.3 | V | | | I <sub>LI1</sub> | Input Leakage Current for each pin <i>except</i> :<br>BTERM, ONCE, DREQ3:0, STEST,<br>EOP3:0/TC3:0, NMI, XINT7:0,<br>READY, HOLD, BOFF, CLKMODE | | ± 15 | μΑ | 0V≤V <sub>IN</sub> ≤V <sub>CC</sub> (1) | | I <sub>LI2</sub> | Input Leakage Current for: BTERM, ONCE, DREQ3:0, STEST, EOP3:0/TC3:0, NMI, XINT7:0, BOFF | 0 | -325 | μΑ | V <sub>IN</sub> = 0.45V (2) | | I <sub>LI3</sub> | Input Leakage Current for: READY, HOLD, CLKMODE | 0 | 500 | μΑ | $V_{IN} = 2.4V(3)$ | | I <sub>LO</sub> | Output Leakage Current | | ±15 | μΑ | $0.45V \le V_{OUT} \le V_{CC}$ | | Icc | Supply Current (80960CF-30) I <sub>CC</sub> Max I <sub>CC</sub> Typ | | 1150<br>960 | mA | (4)<br>(5) | | Icc | Supply Current (80960CF-25) I <sub>CC</sub> Max I <sub>CC</sub> Typ | | 950<br>775 | mA | (4)<br>(5) | | Icc | Supply Current (80960CF-16) I <sub>CC</sub> Max I <sub>CC</sub> Typ | | 750<br>575 | mA | (4)<br>(5) | | IONCE | ONCE-mode Supply Current | | 150 | mA | | | C <sub>IN</sub> | Input Capacitance for:<br>CLKIN, RESET, ONCE,<br>READY, HOLD, DREQ3:0, BOFF<br>XINT7:0, NMI, BTERM, CLKMODE | 0 | 12 | pF | F <sub>C</sub> = 1 MHz | | C <sub>OUT</sub> | Output Capacitance of each output pin | | 12 | pF | F <sub>C</sub> = 1 MHz, (6) | | C <sub>I/O</sub> | I/O Pin Capacitance | | 12 | pF | F <sub>C</sub> = 1 MHz | - NOTES: (1) No Pull-up or pull-down. (2) These pins have internal pullup resistors. - (2) These pins have internal pullup resistors. (3) These pins have internal pullulown resistors. (4) Measured at worst case frequency, V<sub>CC</sub> and temperature, with device operating and outputs loaded to the test conditions described in Section 4.5.1, AC Test Conditions. (5) I<sub>CC</sub> Typical is not tested. (6) Output Capacitance is the capacitive load of a floating output. (7) CLKMODE pin has a pulldown resistor only when ONCE pin is deasserted. # 4.5 AC Specifications AC Characteristics — 80960CF-30 (80960CF-30 only, under the conditions described in Section 4.2, Operating Conditions and Section 4.5.1, AC Test Conditions.) See notes which follow this table. | Symbol | Parame | eter | Min | Max | Units | Notes | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------| | INPUT CL | | | | | | | | T <sub>F</sub> | CLKIN Frequency | | 0 | 60.6 | MHz | (1) | | T <sub>C</sub> | CLKIN Period | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | 33<br>16.5 | 125<br>∞ | ns<br>ns | (1,12) | | T <sub>CS</sub> | CLKIN Period Stability | In 1-x Mode (f <sub>CLK1x</sub> ) | | ±0.1% | Δ | (1,13) | | T <sub>CH</sub> | CLKIN High Time | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | 6<br>6 | 62.5<br>∞ | ns<br>ns | (1,12) | | T <sub>CL</sub> | CLKIN Low Time | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | 6<br>6 | 62.5<br>∞ | ns<br>ns | (1,12)<br>(1) | | T <sub>CR</sub> | CLKIN Rise Time | | 0 | 6 | ns | (1) | | T <sub>CF</sub> | CLKIN Fall Time | | 0 | 6 | ns | (1) | | | CLOCKS <sup>(9)</sup> | | | | | | | T <sub>CP</sub> | CLKIN to PCLK2:1 Delay | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | -2<br>2 | 2<br>25 | ns<br>ns | (1,3,13,14)<br>(1,3) | | Т | PCLK2:1 Period | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | | с<br>Гс | ns<br>ns | (1,13)<br>(1,3) | | T <sub>PH</sub> | PCLK2:1 High Time | | (T/2) - 2 | T/2 | ns | (1,13) | | T <sub>PL</sub> | PCLK2:1 Low Time | | (T/2) - 2 | T/2 | ns | (1,13) | | T <sub>PR</sub> | PCLK2:1 Rise Time | | 1 | 4 | ns | (1,3) | | T <sub>PF</sub> | PCLK2:1 Fall Time | | 1 | 4 | ns | (1,3) | | SYNCHRO | ONOUS OUTPUTS(10) | | | | | | | Точ | Output Valid Delay, Output Tov1, ToH1 Tov2, ToH2 Tov3, ToH3 Tov4, ToH4 Tov5, ToH5 Tov6, ToH6 Tov7, ToH7 Tov8, ToH8 Tov9, ToH9 Tov10, ToH10 Tov11, ToH11 Tov12, ToH12 Tov13, ToH13 Tov14, ToH14 | A31:2 BE3:0 ADS W/R D/C, SUP, DMA BLAST, WAIT DEN HOLDA, BREQ LOCK DACK3:0 D31:0 DT/R FAIL EOP/TC3:0 | 3<br>6<br>3<br>4<br>5<br>3<br>4<br>4<br>4<br>4<br>3<br>T/2 + 3<br>2<br>3 | 14<br>16<br>18<br>18<br>16<br>16<br>16<br>16<br>16<br>18<br>16<br>7/2 + 14<br>14<br>18 | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns | (6, 11) | | T <sub>OF</sub> | Output Float for all outputs | 8 | 3 | 22 | ns | (6) | | | ONOUS INPUTS(10) | | | | I | | | T <sub>IS</sub> | Input Setup T <sub>IS1</sub> T <sub>IS2</sub> T <sub>IS3</sub> T <sub>IS4</sub> | D31:0<br>BOFF<br>BTERM/READY<br>HOLD | 3<br>17<br>7<br>7 | | ns<br>ns<br>ns<br>ns | (1,11)<br>(1,11)<br>(1,11)<br>(1,11) | | T <sub>IH</sub> | Input Hold<br>T <sub>IH1</sub><br>T <sub>IH2</sub><br>T <sub>IH3</sub><br>T <sub>IH4</sub> | D31:0<br>BOFF<br>BTERM/READY<br>HOLD | 5<br>5<br>2<br>3 | | ns<br>ns<br>ns<br>ns | (1,11)<br>(1,11)<br>(1,11)<br>(1,11) | # AC Characteristics — 80960CF-30 (80960CF-30 only, under the conditions described in Section 4.2, Operating Conditions and Section 4.5.1, AC Test Conditions.) See notes which follow this table. (Continued) | Symbol | Parameter | Min | Max | Units | Notes | |--------------------|----------------------------------------------------------|-----------------|-----------------|-------|-------| | RELATIVE | OUTPUT TIMINGS <sup>(9,7)</sup> | | | | | | T <sub>AVSH1</sub> | A31:2 Valid to ADS Rising | T – 4 | T + 4 | ns | | | T <sub>AVSH2</sub> | BE3:0, W/R, SUP, D/C, DMA, DACK3:0 Valid to ADS Rising | T - 6 | T + 6 | ns | | | T <sub>AVEL1</sub> | A31:2 Valid to DEN Falling | T – 4 | T + 4 | ns | | | T <sub>AVEL2</sub> | BE3:0, W/R, SUP, INST, DMA, DACK3:0 Valid to DEN Falling | T - 6 | T + 6 | ns | | | T <sub>NLQV</sub> | WAIT Falling to Output Data Valid | <u>+</u> | 6 | ns | | | T <sub>DVNH</sub> | Output Data Valid to WAIT Rising | N*T - 6 | N*T + 6 | ns | (4) | | T <sub>NLNH</sub> | WAIT Falling to WAIT Rising | N*T ± 4 | | ns | (4) | | T <sub>NHQX</sub> | Output Data Hold after WAIT Rising | (N + 1) * T - 6 | (N + 1) * T + 6 | ns | (5) | | T <sub>EHTV</sub> | DT/R Hold after DEN High | T/2 - 6 | 8 | ns | (6) | | T <sub>TVEL</sub> | DT/R Valid to DEN Falling | T/2 - 4 | T/2 + 4 | ns | (7) | | RELATIVE | E INPUT TIMINGS(7) | | | | | | T <sub>IS5</sub> | RESET Input Setup (2x Clock Mode) | 6 | | ns | (14) | | T <sub>IH5</sub> | RESET Input Hold (2x Clock Mode) | 5 | | ns | (14) | | T <sub>IS6</sub> | DREQ3:0 Input Setup | 12 | | ns | (8) | | T <sub>IH6</sub> | DREQ3:0 Input Hold | 7 | | ns | (8) | | T <sub>IS7</sub> | XINT7:0, NMI Input Setup | 7 | | ns | (8) | | T <sub>IH7</sub> | XINT7:0, NMI Input Hold | 3 | | ns | (8) | | T <sub>IS8</sub> | RESET Input Setup (1x Clock Mode) | 3 | | ns | (15) | | T <sub>IH8</sub> | RESET Input Hold (1x Clock Mode) | T/4 + 1 | | ns | (15) | #### NOTES: - 1. See Section 4.5.2, AC Timing Waveforms for waveforms and definitions. - See Figure 22 for capacitive derating information for output delays and hold times. See Figure 23 for capacitive derating information for rise and fall times. - Where N is the number of N<sub>RAD</sub>, N<sub>RDD</sub>, N<sub>WAD</sub>, or N<sub>WDD</sub> wait states that are programmed in the Bus Controller Region Table. When there are no wait states in an access, WAIT never goes active. N = Number of wait states inserted with READY. - Output Data and/or DT/R may be driven indefinitely following a cycle if there is no subsequent bus activity. - See Notes 1, 2 and 3. - Since asynchronous inputs are synchronized internally by the 80960CF they have no required setup or hold times in order to be recognized and for proper operation. However, to guarantee recognition of the input at a particular edge of PCLK2:1 the setup times shown must be met. Asynchronous inputs must be active for at least two consecutive PCLK2:1 rising edges to be seen by the processor. - 9. These specifications are guaranteed by the processor. - 10. These specifications must be met by the system for proper operation of the processor. 11. This timing is dependent upon the loading of PCLK2:1. Use the derating curves of Section 4.5.3 to adjust the timing for PCLK2:1 loading. - 12. In the 1-x input clock mode, the maximum input clock period is limited to 125 ns while the processor is operating. When - the processor is in reset, the input clock may stop even in 1-x mode. 13. When in the 1-x input clock mode, these specifications assume a stable input clock with a period variation of less than $\pm 0.1\%$ between adjacent cycles. - 14. In 2x clock mode, RESET is an asynchronous input which has no required setup and hold time for proper operation. However, to guarantee the device exits reset synchronized to a particular clock edge, the RESET pin must meet setup and hold times to the falling edge of the CLKIN. (See Figure 28a.) 15. In 1x clock mode, RESET is an asynchronous input which has no required setup and hold time for proper operation. - However, to guarantee the device exits reset synchronized to a particular clock edge, the RESET pin must be deasserted while CLKIN is high and meet setup and hold times to the rising edge of the CLKIN. (See Figure 28b.) AC Characteristics — 80960CF-25 (80960CF-25 only, under the conditions described in Section 4.2, Operating Conditions and Section 4.5.1, AC Test Conditions.) | Symbol | Parame | eter | Min | Max | Units | Notes | |------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------| | - | | INPUT CLOCK | (10) | 1 | | | | T <sub>F</sub> | CLKIN Frequency | | 0 | 50 | MHz | (1) | | T <sub>C</sub> | CLKIN Period | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | 40<br>20 | 125<br>∞ | ns<br>ns | (1,12)<br>(1) | | T <sub>CS</sub> | CLKIN Period Stability | In 1-x Mode (f <sub>CLK1x</sub> ) | | ±0.1% | Δ | (1,13) | | T <sub>CH</sub> | CLKIN High Time | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | 8<br>8 | 62.5<br>∞ | ns<br>ns | (1,12)<br>(1) | | T <sub>CL</sub> | CLKIN Low Time | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | 8<br>8 | 62.5<br>∞ | ns<br>ns | (1,12)<br>(1) | | T <sub>CR</sub> | CLKIN Rise Time | | 0 | 6 | ns | (1) | | T <sub>CF</sub> | CLKIN Fall Time | | 0 | 6 | ns | (1) | | <u> </u> | | OUTPUT CLOC | KS(9) | | I | | | T <sub>CP</sub> | CLKIN to PCLK2:1 Delay | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | -2<br>2 | 2<br>25 | ns<br>ns | (1,3,13,14)<br>(1,3) | | Т | PCLK2:1 Period | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | | С<br>Г <sub>С</sub> | ns<br>ns | (1,13)<br>(1,3) | | $T_{PH}$ | PCLK2:1 High Time | | (T/2) - 3 | T/2 | ns | (1,13) | | T <sub>PL</sub> | PCLK2:1 Low Time | | (T/2) - 3 | T/2 | ns | (1,13) | | T <sub>PR</sub> | PCLK2:1 Rise Time | | 1 | 4 | ns | (1,3) | | T <sub>PF</sub> | PCLK2:1 Fall Time | | 1 | 4 | ns | (1,3) | | | | SYNCHRONOUS OU | TPUTS(10) | | ı | | | T <sub>OV</sub><br>T <sub>OH</sub> | Output Valid Delay, Output Tov1, ToH1 Tov2, ToH2 Tov3, ToH3 Tov4, ToH4 Tov5, ToH5 Tov6, ToH6 Tov7, ToH7 Tov8, ToH8 Tov9, ToH9 Tov10, ToH10 Tov11, ToH11 Tov12, ToH12 Tov13, ToH14 | A31:2 BE3:0 ADS W/R D/C,SUP,DMA BLAST, WAIT DEN HOLDA, BREQ LOCK DACK3:0 D31:0 DT/R FAIL EOP3:0/TC3:0 | 3<br>3<br>6<br>3<br>4<br>5<br>3<br>4<br>4<br>4<br>4<br>3<br>T/2 + 3<br>2<br>3 | 16<br>18<br>20<br>20<br>18<br>18<br>18<br>18<br>18<br>20<br>18<br>T/2 + 16<br>16 | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>n | (6, 11) | | T <sub>OF</sub> | Output Float for all outputs | | 3 | 22 | ns | (6) | | | T | SYNCHRONOUS IN | PUTS <sup>(10)</sup> | | | | | T <sub>IS</sub> | Input Setup TIS1 TIS2 TIS3 TIS4 | D31:0<br>BOFF<br>BTERM/READY<br>HOLD | 5<br>19<br>9 | | ns<br>ns<br>ns | (1,11)<br>(1,11)<br>(1,11)<br>(1,11) | | T <sub>IH</sub> | Input Hold TIH1 TIH2 TIH3 TIH4 | D31:0<br>BOFF<br>BTERM/READY<br>HOLD | 5<br>7<br>2<br>5 | | ns<br>ns<br>ns | (1,11)<br>(1,11)<br>(1,11)<br>(1,11) | # AC Characteristics — 80960CF-25 (80960CF-25 only, under the conditions described in Section 4.2, Operating Conditions and Section 4.5.1, AC Test Conditions.) (Continued) | Symbol | Parameter | Min | Max | Units | Notes | |---------------------------|----------------------------------------------------------|-----------------|-----------------|-------|-------| | | RELATIVE OUTPUT TIMINGS(9,7) | | | | | | T <sub>AVSH1</sub> | A31:2 Valid to ADS Rising | T - 4 | T + 4 | ns | | | T <sub>AVSH2</sub> | BE3:0, W/R, SUP, D/C, DMA, DACK3:0 Valid to ADS Rising | T – 6 | T + 6 | ns | | | T <sub>AVEL1</sub> | A31:2 Valid to DEN Falling | T – 4 | T + 4 | ns | | | T <sub>AVEL2</sub> | BE3:0, W/R, SUP, INST, DMA, DACK3:0 Valid to DEN Falling | T - 6 | T + 6 | ns | | | T <sub>NLQV</sub> | WAIT Falling to Output Data Valid | <u>+</u> | 6 | ns | | | T <sub>DVNH</sub> | Output Data Valid to WAIT Rising | N*T - 6 | N*T + 6 | ns | (4) | | T <sub>NLNH</sub> | WAIT Falling to WAIT Rising | N*T ± 4 | | ns | (4) | | T <sub>NHQX</sub> | Output Data Hold after WAIT Rising | (N + 1) * T - 6 | (N + 1) * T + 6 | ns | (5) | | T <sub>EHTV</sub> | DT/R Hold after DEN High | T/2 - 6 | 8 | ns | (6) | | T <sub>TVEL</sub> | DT/R Valid to DEN Falling | T/2 - 4 | T/2 + 4 | ns | (7) | | RELATIVE INPUT TIMINGS(7) | | | | | | | T <sub>IS5</sub> | RESET Input Setup (2x Clock Mode | 8 | | ns | (14) | | T <sub>IH5</sub> | RESET Input Hold (2x Clock Mode) | 7 | | ns | (14) | | T <sub>IS6</sub> | DREQ3:0 Input Setup | 14 | | ns | (8) | | T <sub>IH6</sub> | DREQ3:0 Input Hold | 9 | | ns | (8) | | T <sub>IS7</sub> | XINT7:0, NMI Input Setup | 9 | | ns | (8) | | T <sub>IH7</sub> | XINT7:0, NMI Input Hold | 5 | | ns | (8) | | T <sub>IS8</sub> | RESET Input Setup (1x Clock Mode) | 3 | | ns | (15) | | T <sub>IH8</sub> | RESET Input Hold (1x Clock Mode) | T/4 + 1 | | ns | (15) | - (1) See Section 4.5.2, AC Timing Waveforms for waveforms and definitions. - (2) See Figure 22 for capacitive derating information for output delays and hold times. - (3) See Figure 23 for capacitive derating information for rise and fall times. - (4) Where N is the number of N<sub>RAD</sub>, N<sub>RDD</sub>, N<sub>WAD</sub>, or N<sub>WDD</sub> wait states that are programmed in the Bus Controller Region Table. When there are no wait states in an access, WAIT never goes active. - (5) $N = Number of wait states inserted with <math>\overline{READY}$ . - (6) Output Data and/or DT/R may be driven indefinitely following a cycle if there is no subsequent bus activity. - (7) See Notes 1, 2 and 3. - (8) Since asynchronous inputs are synchronized internally by the 80960CF they have no required setup or hold times in order to be recognized and for proper operation. However, to guarantee recognition of the input at a particular edge of PCLK2:1 the setup times shown must be met. Asynchronous inputs must be active for at least two consecutive PCLK2:1 rising edges to be seen by the processor. - (9) These specifications are guaranteed by the processor. (10) These specifications must be met by the system for proper operation of the processor. (11) This timing is dependent upon the loading of PCLK2:1. Use the derating curves of Section 4.5.3 to adjust the timing for PCLK2:1 loading. - (12) In the 1-x input clock mode, the maximum input clock period is limited to 125 ns while the processor is operating. When the processor is in reset, the input clock may stop even in 1-x mode. - (13) When in the 1-x input clock mode, these specifications assume a stable input clock with a period variation of less than ±0.1% between adjacent cycles. (14) In 2x clock mode, RESET is an asynchronous input which has no required setup and hold time for proper operation. - However, to guarantee the device exits reset synchronized to a particular clock edge, the RESET pin must meet setup and hold times to the falling edge of the CLKIN. (See Figure 28a.) (15) In 1x clock mode, RESET is an asynchronous input which has no required setup and hold time for proper operation. - However, to guarantee the device exits reset synchronized to a particular clock edge, the RESET pin must be deasserted while CLKIN is high and meet setup and hold times to the rising edge of the CLKIN. (See Figure 28b.) AC Characteristics — 80960CF-16 (80960CF-16 only, under the conditions described in Section 4.2, Operating Conditions and Section 4.5.1, AC Test Conditions.) (Continued) | Symbol | Parame | eter | Min | Max | Units | Notes | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------| | | INPUT CLOCK(10) | | | | | | | T <sub>F</sub> | CLKIN Frequency | | 0 | 32 | MHz | (1) | | T <sub>C</sub> | CLKIN Period | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | 62.5<br>31.25 | 125<br>∞ | ns<br>ns | (1,12)<br>(1) | | T <sub>CS</sub> | CLKIN Period Stability | In 1-x Mode (f <sub>CLK1x</sub> ) | | ±0.1% | Δ | (1,13) | | T <sub>CH</sub> | CLKIN High Time | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | 10<br>10 | 62.5<br>∞ | ns<br>ns | (1,12)<br>(1) | | T <sub>CL</sub> | CLKIN Low Time | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | 10<br>10 | 62.5<br>∞ | ns<br>ns | (1,12)<br>(1) | | T <sub>CR</sub> | CLKIN Rise Time | | 0 | 6 | ns | (1) | | T <sub>CF</sub> | CLKIN Fall Time | | 0 | 6 | ns | (1) | | | | OUTPUT CLOC | KS <sup>(9)</sup> | • | • | • | | T <sub>CP</sub> | CLKIN to PCLK2:1 Delay | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | -2<br>2 | 2<br>25 | ns<br>ns | (1,3,13,14)<br>(1,3) | | Т | PCLK2:1 Period | In 1-x Mode (f <sub>CLK1x</sub> )<br>In 2-x Mode (f <sub>CLK2x</sub> ) | | C<br>Γ <sub>C</sub> | ns<br>ns | (1,13)<br>(1,3) | | $T_{PH}$ | PCLK2:1 High Time | | (T/2) - 4 | T/2 | ns | (1,13) | | T <sub>PL</sub> | PCLK2:1 Low Time | | (T/2) - 4 | T/2 | ns | (1,13) | | T <sub>PR</sub> | PCLK2:1 Rise Time | | 1 | 4 | ns | (1,3) | | T <sub>PF</sub> | PCLK2:1 Fall Time | | 1 | 4 | ns | (1,3) | | | | SYNCHRONOUS OU | TPUTS(10) | • | • | • | | Точ | Output Valid Delay, Output ToV1, ToH1 ToV2, ToH2 ToV3, ToH3 ToV4, ToH4 ToV5, ToH5 ToV6, ToH6 ToV7, ToH7 ToV8, ToH8 TOV9, ToH9 TOV10, ToH10 TOV11, ToH11 TOV12, TOH12 TOV13, TOH14 Output Float for all output | A31:2 BE3:0 ADS W/R D/C, SUP, DMA BLAST, WAIT DEN HOLDA, BREQ LOCK DACK3:0 D31:0 DT/R FAIL EOP3:0/TC3:0 | 3<br>3<br>6<br>3<br>4<br>5<br>3<br>4<br>4<br>4<br>4<br>3<br>7/2 + 3<br>2<br>3<br>3 | 18<br>20<br>22<br>22<br>20<br>20<br>20<br>20<br>20<br>22<br>20<br>7/2 + 18<br>18<br>22 | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns | (6, 11)<br>(6, 11)<br>(6) | | T <sub>IS</sub> | Input Setup | 2 | | | | | | 'IS | Tis1<br>Tis2<br>Tis3<br>Tis4 | D31:0<br>BOFF<br>BTERM/READY<br>HOLD | 5<br>21<br>9<br>9 | | ns<br>ns<br>ns | (1,11)<br>(1,11)<br>(1,11)<br>(1,11) | | T <sub>IH</sub> | Input Hold<br>T <sub>IH1</sub><br>T <sub>IH2</sub><br>T <sub>IH3</sub><br>T <sub>IH4</sub> | D31:0<br>BOFF<br>BTERM/READY<br>HOLD | 5<br>7<br>2<br>5 | | ns<br>ns<br>ns<br>ns | (1,11)<br>(1,11)<br>(1,11)<br>(1,11) | # AC Characteristics — 80960CF-16 (80960CF-16 only, under the conditions described in Section 4.2, Operating Conditions and Section 4.5.1, AC Test Conditions.) (Continued) | Symbol | Parameter | Min | Max | Units | Notes | |------------------------------------------|----------------------------------------------------------|-----------------|-----------------|-------|-------| | RELATIVE OUTPUT TIMINGS <sup>(9,7)</sup> | | | | | • | | T <sub>AVSH1</sub> | A31:2 Valid to ADS Rising | T – 4 | T + 4 | ns | | | T <sub>AVSH2</sub> | BE3:0, W/R, SUP, D/C, DMA, DACK3:0 Valid to ADS Rising | T - 6 | T + 6 | ns | | | T <sub>AVEL1</sub> | A31:2 Valid to DEN Falling | T - 6 | T + 6 | ns | | | T <sub>AVEL2</sub> | BE3:0, W/R, SUP, INST, DMA, DACK3:0 Valid to DEN Falling | T - 6 | T + 6 | ns | | | T <sub>NLQV</sub> | WAIT Falling to Output Data Valid | ±6 | | ns | | | T <sub>DVNH</sub> | Output Data Valid to WAIT Rising | N*T - 6 | N*T + 6 | ns | (4) | | T <sub>NLNH</sub> | WAIT Falling to WAIT Rising | N*T ± 4 | | ns | (4) | | T <sub>NHQX</sub> | Output Data Hold after WAIT Rising | (N + 1) * T - 6 | (N + 1) * T + 6 | ns | (5) | | T <sub>EHTV</sub> | DT/R Hold after DEN High | T/2 - 6 | 8 | ns | (6) | | T <sub>TVEL</sub> | DT/R Valid to DEN Falling | T/2 - 4 | T/2 + 4 | ns | (7) | | RELATIVE INPUT TIMINGS(7) | | | | | | | T <sub>IS5</sub> | RESET Input Setup (2x Clock Mode) | 10 | | ns | (14) | | T <sub>IH5</sub> | RESET Input Hold (2x Clock Mode) | 9 | | ns | (14) | | T <sub>IS6</sub> | DREQ3:0 Input Setup | 16 | | ns | (8) | | T <sub>IH6</sub> | DREQ3:0 Input Hold | 11 | | ns | (8) | | T <sub>IS7</sub> | XINT7:0, NMI Input Setup | 9 | | ns | (8) | | T <sub>IH7</sub> | XINT7:0, NMI Input Hold | 5 | | ns | (8) | | T <sub>IS8</sub> | RESET Input Setup (1x Clock Mode) | 3 | | ns | (15) | | T <sub>IH8</sub> | RESET Input Hold (1x Clock Mode) | T/4 + 1 | | ns | (15) | #### NOTES: - (1) See Section 4.5.2, AC Timing Waveforms for waveforms and definitions. - (2) See Figure 22 for capacitive derating information for output delays and hold times. (3) See Figure 23 for capacitive derating information for rise and fall times. - (4) Where N is the number of N<sub>RAD</sub>, N<sub>RDD</sub>, N<sub>WAD</sub>, or N<sub>WDD</sub> wait states that are programmed in the Bus Controller Region Table. When there are no wait states in an access, WAIT never goes active. (5) N = Number of wait state inserted with READY. - (6) Output Data and/or DT/R may be driven indefinitely following a cycle if there is no subsequent bus activity. - (7) See Notes 1, 2 and 3. - (8) Since asynchronous inputs are synchronized internally by the 80960CF they have no required setup or hold times in order to be recognized and for proper operation. However, to guarantee recognition of the input at a particular edge of PCLK2:1 the setup times shown must be met. Asynchronous inputs must be active for at least two consecutive PCLK2:1 rising edges to be seen by the processor. - (9) These specifications are guaranteed by the processor. - (10) These specifications must be met by the system for proper operation of the processor.(11) This timing is dependent upon the loading of PCLK2:1. Use the derating curves of Figure 22 to adjust the timing for PCLK2:1 loading. - (12) In the 1-x input clock mode, the maximum input clock period is limited to 125 ns while the processor is operating. When the processor is in reset, the input clock may stop even in 1-x mode. (13) When in the 1-x input clock mode, these specifications assume a stable input clock with a period variation of less than - ±0.1% between adjacent cycles. (14) In 2x clock mode, RESET is an asynchronous input which has no required setup and hold time for proper operation. - However, to guarantee the device exits reset synchronized to a particular clock edge, the RESET pin must meet setup and - hold times to the falling edge of the CLKIN. (See Figure 28a.) (15) In 1x clock mode, RESET is an asynchronous input which has no required setup and hold time for proper operation. However, to guarantee the device exits reset synchronized to a particular clock edge, the RESET pin must be deasserted while CLKIN is high and meet setup and hold times to the rising edge of the CLKIN. (See Figure 28b.) ### 4.5.1. AC TEST CONDITIONS Figure 9. AC Test Load The AC Specifications in Section 4.5 are tested with the 50 pf load shown in Figure 9. See Figure 16 to see how timings vary with load capacitance. Specifications are measured at the 1.5V crossing point, unless otherwise indicated. Input waveforms are assumed to have a rise-and-fall time of $\leq 2$ ns from 0.8V to 2.0V. See **Section 4.5.2, AC Timing Waveforms** for AC spec definitions, test points and illustrations. # 4.5.2. AC TIMING WAVEFORMS Figure 10a. Input and Output Clocks Waveform Figure 10b. CLKIN Waveform Figure 11. Output Delay and Float Waveform Figure 12a. Input Setup and Hold Waveform - INPUT SETUP AND HOLD The input setup and hold requirements specify the sampling window during which synchronous inputs must be stable for correct processor operation. 271328-13 Figure 12b. NMI, XINT7:0 Input Setup and Hold Waveform Figure 13. Hold Acknowledge Timings Figure 14. Bus Back-Off (BOFF) Timings Figure 15. Relative Timings Waveforms # 4.5.3 DERATING CURVES Figure 16. Output Delay or Hold vs Load Capacitance Figure 17. Rise and Fall Time Derating at Highest Operating Temperature and Minimum $V_{\mbox{CC}}$ Figure 18. $I_{CC}$ vs Frequency and Temperature # 5.0 RESET, BACKOFF AND HOLD ACKNOWLEDGE The following table lists the condition of each processor output pin while $\overline{\text{RESET}}$ is asserted (low). **Table 10. Reset Conditions** | Table 10. Heset Conditions | | | | | |----------------------------|-----------------------------------------------------|--|--|--| | Pins | State During Reset<br>(HOLDA inactive) <sup>1</sup> | | | | | A31:A2 | Floating | | | | | D31:D0 | Floating | | | | | BE3:0 | Driven high (Inactive) | | | | | W/R | Driven low (Read) | | | | | ADS | Driven high (Inactive) | | | | | WAIT | Driven high (Inactive) | | | | | BLAST | Driven low (Active) | | | | | DT/R | Driven low (Receive) | | | | | DEN | Driven high (Inactive) | | | | | LOCK | Driven high (Inactive) | | | | | BREQ | Driven low (Inactive) | | | | | D/C | Floating | | | | | DMA | Floating | | | | | SUP | Floating | | | | | FAIL | Driven low (Active) | | | | | DACK3 | Driven high (Inactive) | | | | | DACK2 | Driven high (Inactive) | | | | | DACK1 | Driven high (Inactive) | | | | | DACK0 | Driven high (Inactive) | | | | | EOP/TC3 | Floating (set to input mode) | | | | | EOP/TC2 | Floating (set to input mode) | | | | | EOP/TC1 | Floating (set to input mode) | | | | | EOP/TC0 | Floating (set to input mode) | | | | ### NOTE: (1) With regard to bus output pin state only, the Hold Acknowledge state takes precedence over the reset state. Although asserting the RESET pin will internally reset the processor, the processor's bus output pins will not enter the reset state if it has granted Hold Acknowledge to a previous HOLD request (HOLDA is active). Furthermore, the processor will grant new HOLD requests and enter the Hold Acknowledge state even while in reset. Hold Acknowledge state even while in reset. For example, if HOLDA is not active and the processor is in the reset state, then HOLD is asserted, the processor's bus pins will enter the Hold Acknowledge state and HOLDA will be granted. The processor will not be able to perform memory accesses until the HOLD request is removed, even if the RESET pin is brought high. This operation is provided to simplify boot-up synchronization among multiple processors sharing the same bus. The following table lists the condition of each processor output pin while HOLDA is asserted (low). Table 11. Hold Acknowledge and Backoff Conditions | Pins | State During HOLDA | |---------|------------------------| | A31:A2 | Floating | | D31:D0 | Floating | | BE3:0 | Floating | | W/R | Floating | | ADS | Floating | | WAIT | Floating | | BLAST | Floating | | DT/R | Floating | | DEN | Floating | | LOCK | Floating | | BREQ | Driven (high or low) | | D/C | Floating | | DMA | Floating | | SUP | Floating | | FAIL | Driven high (Inactive) | | DACK3 | Driven high (Inactive) | | DACK2 | Driven high (Inactive) | | DACK1 | Driven high (Inactive) | | DACK0 | Driven high (Inactive) | | EOP/TC3 | Driven if output | | EOP/TC2 | Driven if output | | EOP/TC1 | Driven if output | | EOP/TC0 | Driven if output | # 6.0 BUS WAVEFORMS Figure 19. Cold Reset Waveform Figure 20. Warm Reset Waveform Figure 21. Entering the ONCE State Figure 22a. Clock Synchronization in the 2x Clock Mode Figure 22b. Clock Synchronization in the 1x Clock Mode Figure 23. Non-Burst, Non-Pipelined Requests without Wait States Figure 24. Non-Burst, Non-Pipelined Read Request with Wait States Figure 25. Non-Burst, Non-Pipelined Write Request with Wait States Figure 26. Burst, Non-Pipelined Read Request without Wait States, 32-Bit Bus Figure 27. Burst, Non-Pipelined Read Request with Wait States, 32-Bit Bus Figure 28. Burst, Non-Pipelined Write Request without Wait States, 32-Bit Bus Figure 29. Burst, Non-Pipelined Write Request with Wait States, 32-Bit Bus Figure 30. Burst, Non-Pipelined Read Request with Wait States, 16-Bit Bus Figure 31. Burst, Non-Pipelined Read Request with Wait States, 8-Bit Bus Figure 32. Non-Burst, Pipelined Read Request without Wait States, 32-Bit Bus Figure 33. Non-Burst, Pipelined Read Request with Wait States, 32-Bit Bus Figure 34. Burst, Pipelined Read Request without Wait States, 32-Bit Bus Figure 35. Burst, Pipelined Read Requests with Wait States, 32-Bit Bus Figure 36. Burst, Pipelined Read Requests with Wait States, 16-Bit Bus Figure 37. Burst, Pipelined Read Requests with Wait States, 8-Bit Bus Figure 38. Using External READY Figure 39. Terminating a Burst with $\overline{\text{BTERM}}$ Figure 40. BOFF Functional Timing Figure 41. HOLD Functional Timing - 1. Case 1: DREQ must deassert before DACK deasserts. Applications are Fly-by and some packing and unpacking modes, in which loads are followed by loads, or stores are followed by stores. - 2. Case 2: DREQ must be deasserted by todas, of stoles are followed by stoles. 2. Case 2: DREQ must be deasserted by the second clock (rising edge) after DACK is driven high. Applications are non fly-by transfers and adjacent load-stores or store-loads. 3. DACKx is asserted for the duration of a DMA bus request. The request may consist of multiple bus accesses (defined - by ADS and BLAST. Refer to User's Manual for "access", "request" definition. Figure 42. DREQ and DACK Functional Timing Figure 43. EOP Functional Timing Figure 44. Terminal Count Functional Timing Figure 45. FAIL Functional Timing Figure 46. A Summary of Aligned and Unaligned Transfers for Little Endian Regions Figure 47. A Summary of Aligned and Unaligned Transfers for Little Endian Regions (Continued) Figure 48. Idle Bus Operation