## 850MHz, Low Distortion Current Feedback Operational Amplifiers

The HFA1100, 1120 are a family of high-speed, wideband, fast settling current feedback amplifiers built with Intersil's proprietary complementary bipolar UHF-1 process. Both amplifiers operate with single supply voltages as low as 4.5 V (see Application Information section).
The HFA1100 is a basic op amp with uncommitted pins 1,5 , and 8. The HFA1120 includes inverting input bias current adjust pins (pins 1 and 5 ) for adjusting the output offset voltage.

These devices offer a significant performance improvement over the AD811, AD9617/18, the CLC400-409, and the EL2070, EL2073, EL2030.

For Military grade product refer to the HFA1100/883, HFA1120/883 data sheet.

## Ordering Information

| PART NUMBER <br> (BRAND) | $\left.\begin{array}{c}\text { TEMP. } \\ \text { RANGE ( }\end{array}{ }^{\circ} \mathbf{C}\right)$ | PACKAGE | PKG. NO. |
| :--- | :---: | :--- | :--- |
| HFA1100IP | -40 to 85 | 8 Ld PDIP | E8.3 |
| HFA1100IB <br> (H1100I) | -40 to 85 | 8 Ld SOIC | M8.15 |
| HFA1120IB <br> (H1120I) | -40 to 85 | 8 Ld SOIC | M8.15 |
| HFA11XXEVAL | DIP Evaluation Board for High-Speed Op Amps |  |  |

## The Op Amps with Fastest Edges



## Features

- Low Distortion (30MHz, HD2). . . . . . . . . . . . . . . . . -56dBc
- -3dB Bandwidth . . . . . . . . . . . . . . . . . . . . . . . . . . 850 MHz
- Very Fast Slew Rate . . . . . . . . . . . . . . . . . . . . . . 2300V/ $\mu \mathrm{s}$
- Fast Settling Time (0.1\%) . . . . . . . . . . . . . . . . . . . . . . 11ns
- Excellent Gain Flatness
- (100MHz) . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 0.14 \mathrm{~dB}$
- ( 50 MHz ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 0.04 \mathrm{~dB}$
- High Output Current . . . . . . . . . . . . . . . . . . . . . . . . . 60mA
- Overdrive Recovery . . . . . . . . . . . . . . . . . . . . . . . $<10 n s$
- Operates with 5V Single Supply (See AN9745)


## Applications

- Video Switching and Routing
- Pulse and Video Amplifiers
- RF/IF Signal Processing
- Flash A/D Driver
- Medical Imaging Systems
- Related Literature
- AN9420, Current Feedback Theory
- AN9202, HFA11XX Evaluation Fixture
- AN9745, Single 5V Supply Operation


## Pinouts



| Absolute Maximum Ratings $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |
| :---: | :---: |
| Voltage Between V+ and V- | 12 V |
| Input Voltage | $V_{\text {SUPPLY }}$ |
| Differential Input Voltage | 5 V |
| Output Current (50\% Duty Cycle) | 60 mA |

## Operating Conditions

Temperature Range $\qquad$ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

## Thermal Information

Thermal Resistance (Typical, Note 1) $\quad \theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right) \quad \theta_{\mathrm{JC}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$

| PDIP Package | 130 | N/A |
| :---: | :---: | :---: |
| SOIC Package | 170 | N/ |

Maximum Junction Temperature (Plastic Package) . . . . . . . . . $150^{\circ} \mathrm{C}$ Maximum Storage Temperature Range. . . . . . . . . $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . $300^{\circ} \mathrm{C}$ (SOIC - Lead Tips Only)

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTE:

1. $\theta_{\mathrm{JA}}$ is measured with the component mounted on an evaluation PC board in free air.

Electrical Specifications $V_{S U P P L Y}= \pm 5 V, A_{V}=+1, R_{F}=510 \Omega, R_{L}=100 \Omega$, Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | $\begin{aligned} & \text { (NOTE 2) } \\ & \text { TEST } \\ & \text { LEVEL } \end{aligned}$ | TEMP. <br> $\left({ }^{\circ} \mathrm{C}\right)$ | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |
| Input Offset Voltage (Note 3) |  | A | 25 | - | 2 | 6 | mV |
|  |  | A | Full | - | - | 10 | mV |
| Input Offset Voltage Drift |  | C | Full | - | 10 | - | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ CMRR | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 2 \mathrm{~V}$ | A | 25 | 40 | 46 | - | dB |
|  |  | A | Full | 38 | - | - | dB |
| $\mathrm{V}_{10}$ PSRR | $\Delta \mathrm{V}_{\mathrm{S}}= \pm 1.25 \mathrm{~V}$ | A | 25 | 45 | 50 | - | dB |
|  |  | A | Full | 42 | - | - | dB |
| Non-Inverting Input Bias Current (Note 3) | $+\mathrm{IN}=0 \mathrm{~V}$ | A | 25 | - | 25 | 40 | $\mu \mathrm{A}$ |
|  |  | A | Full | - | - | 65 | $\mu \mathrm{A}$ |
| $+_{\text {IIAS }}$ Drift |  | C | Full | - | 40 | - | $n A /{ }^{\circ} \mathrm{C}$ |
| $+l_{\text {BIAS }}$ CMS | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 2 \mathrm{~V}$ | A | 25 | - | 20 | 40 | $\mu \mathrm{A} / \mathrm{V}$ |
|  |  | A | Full | - | - | 50 | $\mu \mathrm{A} / \mathrm{V}$ |
| Inverting Input Bias Current (Note 3) | $-\mathrm{IN}=0 \mathrm{~V}$ | A | 25 | - | 12 | 50 | $\mu \mathrm{A}$ |
|  |  | A | Full | - | - | 60 | $\mu \mathrm{A}$ |
| ${ }^{-1} \mathrm{BIAS}^{\text {Drift }}$ |  | C | Full | - | 40 | - | $n A /{ }^{\circ} \mathrm{C}$ |
| - IBIAS CMS | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 2 \mathrm{~V}$ | A | 25 | - | 1 | 7 | $\mu \mathrm{A} / \mathrm{V}$ |
|  |  | A | Full | - | - | 10 | $\mu \mathrm{A} / \mathrm{V}$ |
| $-^{-1}{ }_{\text {BIAS }}$ PSS | $\Delta \mathrm{V}_{\mathrm{S}}= \pm 1.25 \mathrm{~V}$ | A | 25 | - | 6 | 15 | $\mu \mathrm{A} / \mathrm{V}$ |
|  |  | A | Full | - | - | 27 | $\mu \mathrm{A} / \mathrm{V}$ |
| -IBIAS Adj. Range (HFA1120) |  | A | 25 | $\pm 100$ | $\pm 200$ | - | $\mu \mathrm{A}$ |
| Non-Inverting Input Resistance |  | A | 25 | 25 | 50 | - | $\mathrm{k} \Omega$ |
| Inverting Input Resistance |  | C | 25 | - | 20 | 30 | $\Omega$ |
| Input Capacitance (Either Input) |  | B | 25 | - | 2 | - | pF |
| Input Common Mode Range |  | C | Full | $\pm 2.5$ | $\pm 3.0$ | - | V |
| Input Noise Voltage (Note 3) | 100 kHz | B | 25 | - | 4 | - | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| +Input Noise Current (Note 3) | 100 kHz | B | 25 | - | 18 | - | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| -Input Noise Current (Note 3) | 100 kHz | B | 25 | - | 21 | - | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |

Electrical Specifications $\quad V_{\text {SUPPLY }}= \pm 5 V, A_{V}=+1, R_{F}=510 \Omega, R_{L}=100 \Omega$, Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | (NOTE 2) TEST LEVEL | TEMP. $\left({ }^{\circ} \mathrm{C}\right)$ | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRANSFER CHARACTERISTICS $A_{V}=+2$, Unless Otherwise Specified |  |  |  |  |  |  |  |
| Open Loop Transimpedance (Note 3) |  | B | 25 | - | 300 | - | $\mathrm{k} \Omega$ |
| -3dB Bandwidth (Note 3) | $\begin{aligned} & V_{\text {OUT }}=0.2 V_{P-P}, \\ & A_{V}=+1 \end{aligned}$ | B | 25 | 530 | 850 | - | MHz |
| -3dB Bandwidth | $\begin{aligned} & V_{\text {OUT }}=0.2 V_{P-P}, \\ & A_{V}=+2, R_{F}=360 \Omega \end{aligned}$ | B | 25 | - | 670 | - | MHz |
| Full Power Bandwidth | $\begin{aligned} & V_{O U T}=4 V_{P-P}, \\ & A_{V}=-1 \end{aligned}$ | B | 25 | - | 300 | - | MHz |
| Gain Flatness (Note 3) | To 100MHz | B | 25 | - | $\pm 0.14$ | - | dB |
| Gain Flatness | To 50 MHz | B | 25 | - | $\pm 0.04$ | - | dB |
| Gain Flatness | To 30MHz | B | 25 | - | $\pm 0.01$ | - | dB |
| Linear Phase Deviation (Note 3) | DC to 100 MHz | B | 25 | - | 0.6 | - | Degrees |
| Differential Gain | NTSC, $\mathrm{R}_{\mathrm{L}}=75 \Omega$ | B | 25 | - | 0.03 | - | \% |
| Differential Phase | NTSC, $\mathrm{R}_{\mathrm{L}}=75 \Omega$ | B | 25 | - | 0.05 | - | Degrees |
| Minimum Stable Gain |  | A | Full | 1 | - | - | V/V |

OUTPUT CHARACTERISTICS $A_{V}=+2$, Unless Otherwise Specified

| Output Voltage (Note 3) | $A_{V}=-1$ | A | 25 | $\pm 3.0$ | $\pm 3.3$ | - | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | A | Full | $\pm 2.5$ | $\pm 3.0$ | - | V |
| Output Current | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{~A}_{\mathrm{V}}=-1$ | A | 25, 85 | 50 | 60 | - | mA |
|  |  | A | -40 | 35 | 50 | - | mA |
| DC Closed Loop Output Impedance (Note 3) |  | B | 25 | - | 0.07 | - | $\Omega$ |
| 2nd Harmonic Distortion (Note 3) | $30 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {P-P }}$ | B | 25 | - | -56 | - | dBc |
| 3rd Harmonic Distortion (Note 3) | $30 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ | B | 25 | - | -80 | - | dBc |
| 3rd Order Intercept (Note 3) | 100 MHz | B | 25 | 20 | 30 | - | dBm |
| 1dB Compression | 100 MHz | B | 25 | 15 | 20 | - | dBm |

TRANSIENT RESPONSE $\quad A_{V}=+2$, Unless Otherwise Specified

| Rise Time | $\mathrm{V}_{\text {OUT }}=2.0 \mathrm{~V}$ Step | B | 25 | - | 900 | - | ps |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Overshoot (Note 3) | $\mathrm{V}_{\text {OUT }}=2.0 \mathrm{~V}$ Step | B | 25 | - | 10 | - | \% |
| Slew Rate | $\mathrm{A}_{\mathrm{V}}=+1, \mathrm{~V}_{\mathrm{OUT}}=5 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ | B | 25 | - | 1400 | - | $\mathrm{V} / \mu \mathrm{s}$ |
| Slew Rate | $\mathrm{A}_{\mathrm{V}}=+2, \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ | B | 25 | 1850 | 2300 | - | $\mathrm{V} / \mu \mathrm{s}$ |
| 0.1\% Settling (Note 3) | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ to 0 V | B | 25 | - | 11 | - | ns |
| 0.2\% Settling (Note 3) | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ to 0 V | B | 25 | - | 7 | - | ns |
| Overdrive Recovery Time | 2X Overdrive | B | 25 | - | 7.5 | 10 | ns |

## POWER SUPPLY CHARACTERISTICS

| Supply Voltage Range | B | Full | $\pm 4.5$ | - | $\pm 5.5$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current (Note 3) | A | 25 | - | 21 | 26 | mA |
|  | A | Full | - | - | 33 | mA |

NOTES:
2. Test Level: A. Production Tested; B. Typical or Guaranteed Limit Based on Characterization; C. Design Typical for Information Only.
3. See Typical Performance Curves for more information.

## Application Information

## Optimum Feedback Resistor ( $R_{F}$ )

The enclosed plots of inverting and non-inverting frequency response detail the performance of the HFA1100/1120 in various gains. Although the bandwidth dependency on $\mathrm{A}_{\mathrm{CL}}$ isn't as severe as that of a voltage feedback amplifier, there is an appreciable decrease in bandwidth at higher gains. This decrease can be minimized by taking advantage of the current feedback amplifier's unique relationship between bandwidth and $R_{F}$. All current feedback amplifiers require a feedback resistor, even for unity gain applications, and the $R_{F}$, in conjunction with the internal compensation capacitor, sets the dominant pole of the frequency response. Thus, the amplifier's bandwidth is inversely proportional to $R_{F}$. The HFA1100, 1120 designs are optimized for a $510 \Omega R_{F}$, at a gain of +1 . Decreasing $R_{F}$ in a unity gain application decreases stability, resulting in excessive peaking and overshoot (Note: Capacitive feedback causes the same problems due to the feedback impedance decrease at higher frequencies). At higher gains the amplifier is more stable, so $R_{F}$ can be decreased in a trade-off of stability for bandwidth. The table below lists recommended $R_{F}$ values for various gains, and the expected bandwidth.

| $\mathbf{A}_{\mathbf{C L}}$ | $\mathbf{R}_{\mathbf{F}}(\Omega)$ | $\mathbf{B W}(\mathbf{M H z})$ |
| :---: | :---: | :---: |
| +1 | 510 | 850 |
| -1 | 430 | 580 |
| +2 | 360 | 670 |
| +5 | 150 | 520 |
| +10 | 180 | 240 |
| +19 | 270 | 125 |

## Offset Adjustment

The HFA1120 allows for adjustment of the inverting input bias current to null the output offset voltage. ${ }^{-} \mathrm{I}_{\text {BIAS }}$ flows through $R_{F}$, so any change in bias current forces a corresponding change in output voltage. The amount of adjustment is a function of $R_{F}$. With $R_{F}=510 \Omega$, the typical adjust range is $\pm 100 \mathrm{mV}$. For offset adjustment connect a $10 \mathrm{k} \Omega$ potentiometer between pins 1 and 5 with the wiper connected to V -.

## 5V Single Supply Operation

These amplifiers will operate at single supply voltages down to 4.5 V . The table below details the amplifier's performance with a single 5 V supply. The dramatic supply current reduction at this operating condition (refer also to Figure 23) makes these op amps even better choices for low power 5V systems. Refer to Application Note AN9745 for further information.

| PARAMETER | TYP |
| :--- | :---: |
| Input Common Mode Range | 1 V to 4 V |
| -3dB BW $\left(\mathrm{A}_{\mathrm{V}}=+2\right)$ | 267 MHz |
| Gain Flatness (to $\left.50 \mathrm{MHz}, \mathrm{A}_{\mathrm{V}}=+2\right)$ | 0.05 dB |
| Output Voltage $\left(\mathrm{A}_{\mathrm{V}}=-1\right)$ | 1.3 V to 3.8 V |
| Slew Rate $\left(\mathrm{A}_{\mathrm{V}}=+2\right)$ | $475 \mathrm{~V} / \mathrm{\mu s}$ |
| $0.1 \%$ Settling Time | 17 ns |
| Supply Current | 5.5 mA |

## Use of Die in Hybrid Applications

These amplifiers are designed with compensation to negate the package parasitics that typically lead to instabilities. As a result, the use of die in hybrid applications results in overcompensated performance due to lower parasitic capacitances. Reducing $R_{F}$ below the recommended values for packaged units will solve the problem. For $A_{V}=+2$ the recommended starting point is $300 \Omega$, while unity gain applications should try $400 \Omega$.

## PC Board Layout

The frequency performance of these amplifiers depends a great deal on the amount of care taken in designing the PC board. The use of low inductance components such as chip resistors and chip capacitors is strongly recommended, while a solid ground plane is a must!
Attention should be given to decoupling the power supplies. A large value $(10 \mu \mathrm{~F})$ tantalum in parallel with a small value chip $(0.1 \mu \mathrm{~F})$ capacitor works well in most cases.

Terminated microstrip signal lines are recommended at the input and output of the device. Output capacitance, such as that resulting from an improperly terminated transmission line will degrade the frequency response of the amplifier and may cause oscillations. In most cases, the oscillation can be avoided by placing a resistor in series with the output.

Care must also be taken to minimize the capacitance to ground seen by the amplifier's inverting input. The larger this capacitance, the worse the gain peaking, resulting in pulse overshoot and possible instability. To this end, it is recommended that the ground plane be removed under traces connected to pin 2, and connections to pin 2 should be kept as short as possible.

An example of a good high frequency layout is the Evaluation Board shown below.

## Evaluation Board

An evaluation board is available for the HFA1100 (Part Number HFA11XXEVAL). Please contact your local sales office for information.

The layout and schematic of the board are shown below:


Typical Performance Curves $\mathrm{V}_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=510 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified


FIGURE 1. SMALL SIGNAL PULSE


FIGURE 3. NON-INVERTING FREQUENCY RESPONSE


FIGURE 2. LARGE SIGNAL PULSE


FIGURE 4. INVERTING FREQUENCY RESPONSE

Typical Performance Curves $\mathrm{V}_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=510 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified (Continued)

 RESISTORS


FIGURE 7. FREQUENCY RESPONSE FOR VARIOUS OUTPUT voltages


FIGURE 9. FREQUENCY RESPONSE FOR VARIOUS OUTPUT VOLTAGES


FIGURE 6. FREQUENCY RESPONSE FOR VARIOUS LOAD RESISTORS


FIGURE 8. FREQUENCY RESPONSE FOR VARIOUS OUTPUT VOLTAGES


FIGURE 10. -3dB BANDWIDTH vs TEMPERATURE

Typical Performance Curves $\mathrm{V}_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=510 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified (Continued)


FIGURE 11. OPEN LOOP TRANSIMPEDANCE


FIGURE 13. DEVIATION FROM LINEAR PHASE


FIGURE 15. CLOSED LOOP OUTPUT RESISTANCE



FIGURE 14. SETTLING RESPONSE


FIGURE 16. 3rd ORDER INTERMODULATION INTERCEPT

Typical Performance Curves $\mathrm{V}_{\mathrm{SUPPLY}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=510 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified (Continued)


FIGURE 17. 2nd HARMONIC DISTORTION vs Pout


FIGURE 19. OVERSHOOT vs INPUT RISE TIME


FIGURE 21. OVERSHOOT vs FEEDBACK RESISTOR


FIGURE 18. 3rd HARMONIC DISTORTION vs Pout


FIGURE 20. OVERSHOOT vs INPUT RISE TIME


FIGURE 22. SUPPLY CURRENT vs TEMPERATURE

Typical Performance Curves $\mathrm{V}_{\mathrm{SUPPLY}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=510 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified (Continued)


FIGURE 23. SUPPLY CURRENT vs SUPPLY VOLTAGE


FIGURE 25. OUTPUT VOLTAGE vs TEMPERATURE


FIGURE 24. $\mathrm{V}_{10}$ AND BIAS CURRENTS vs TEMPERATURE


FIGURE 26. INPUT NOISE vs FREQUENCY

## Die Characteristics

DIE DIMENSIONS:
63 mils $\times 44$ mils $\times 19$ mils $1600 \mu \mathrm{~m} \times 1130 \mu \mathrm{~m}$

## METALLIZATION:

Type: Metal 1: AICu (2\%)/TiW
Thickness: Metal 1: 8k $\AA 0.4 \mathrm{k} \AA$
Type: Metal 2: AICu (2\%)
Thickness: Metal 2: $16 \mathrm{kA} \pm 0.8 \mathrm{k} \AA$

## PASSIVATION:

Type: Nitride
Thickness: $4 \mathrm{k} \AA \pm 0.5 \mathrm{k} \AA$

## TRANSISTOR COUNT:

52
SUBSTRATE POTENTIAL (POWERED UP):
Floating (Recommend Connection to V-)

## Metallization Mask Layout



All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

[^0]
[^0]:    For information regarding Intersil Corporation and its products, see web site http://www.intersil.com

