## High-Reliability CMOS 256-Word x 4-Bit LSI Static RAM March 1997 #### Features - For Applications in Aerospace, Military, and Critical Industrial Equipment - Interfaces Directly with CDP1802 Microprocessor - · Very Low Operating Current - At $V_{DD}$ = 5V and Cycle Time = 1 $\mu$ s . . . . . 4mA (Typ) - · Static CMOS Silicon-On-Sapphire Circuitry - CD4000 Series Compatible - Industry Standard Pinout - Two Chip Select Inputs Simple Memory Expansion - Memory Retention for Standby......2V (Min) Battery Voltage - Single Power Supply Operation . . . . . . . 4V to 6.5V - High Noise Immunity 30% of V<sub>DD</sub>...... 4V to 6.5V - Output Disable for Common I/O Systems - . Three-State Data Output for Bus Oriented Systems - Separate Data Inputs and Outputs - Latch-Up-Free Transient Radiation Tolerance #### **Ordering Information** | PACKAGE | TEMP. RANGE | NUMBER | PKG. NO. | |---------|-----------------|------------|----------| | SBDIP | -55°C to +125°C | CDP1822CD3 | D22.4A | | | | • | | #### Description The CDP1822C/3 is a 256 word by 4-bit random access memory designed for use in memory systems where high speed, low operating current, and simplicity in use are desirable. The CDP1822 features high speed and excellent noise immunity. It has separate data inputs and outputs and utilizes a single power supply of 4V to 6.5V. Two Chip Select inputs simplify system expansion. An output Disable control provides Wire-OR-capability and is also useful in common Input/Output systems. The Output Disable input allows this RAM to be used in common data Input/Output systems by forcing the output into a high impedance state during a write operation independent of the Chip Select input condition. The output assumes a high impedance state when the Output Disable is at high level or when the chip is deselected by $\overline{\text{CS1}}$ and/or CS2. The high noise immunity of the CMOS technology is preserved in this design. For TTL interfacing at 5V operation, excellent system noise margin is preserved by using an external pull-up resistor at each input. #### **Pinout** #### CDP1822C/3 (SBDIP) TOP VIEW #### **OPERATIONAL MODES** | MODE | CHIP<br>SELECT<br>1<br>(CS1) | CHIP<br>SELECT<br>2<br>(CS2) | OUTPUT<br>DISABLE<br>(OD) | READ/<br>WRITE<br>(R/W) | OUTPUT | |-------------------|------------------------------|------------------------------|---------------------------|-------------------------|-------------------| | Read | 0 | 1 | 0 | 1 | Read | | Write | 0 | 1 | 0 | 0 | Data In | | Write | 0 | 1 | 1 | 0 | High<br>Impedance | | Standby | 1 | Х | Х | Х | High<br>Impedance | | Standby | Х | 0 | Х | Х | High<br>Impedance | | Output<br>Disable | Х | Х | 1 | Х | High<br>Impedance | Logic 1 = High, Logic 0 = Low, X = Don't Care #### **Absolute Maximum Ratings Thermal Information** DC Supply Voltage Range, $(V_{DD})$ Thermal Resistance (Typical) (All Voltages Referenced to $V_{SS}$ Terminal) CDP1822C/3 .....-0.5V to +7V Input Voltage Range, All Inputs . . . . . . -0.5V to V<sub>DD</sub> +0.5V Operating Temperature Range (T<sub>A</sub>) . . . . . . . . -55°C to +125°C $\theta_{JA} \ (^{o}\text{C/W}) \quad \theta_{JC} \ (^{o}\text{C/W})$ SBDIP Package..... 21 Maximum Storage Temperature Range (TSTG) $\ldots$ -65°C to +150°C Maximum Lead Temperature (During Soldering) . . . . . . . +265°C **Recommended Operating Conditions** At T<sub>A</sub> = Full Package Temperature Range. For maximum reliability, operating conditions should be selected so that operation is always within the following ranges: | | LIM | | | |----------------------------|-----------------|----------|-------| | PARAMETER | MIN | MAX | UNITS | | DC Operating Voltage Range | 4 | 6.5 | V | | Input Voltage Range | V <sub>SS</sub> | $V_{DD}$ | V | #### **Static Electrical Specifications** | | | CONDITIONS | | | LIMITS | | | | | |---------------------------------------|------------------|----------------|-----------------|-----------------|-----------------------|------------------------|-----------------------|------------------------|-------| | | | ν <sub>o</sub> | V <sub>IN</sub> | V <sub>DD</sub> | -55°C, + | 25°C | +125 <sup>o</sup> C | | | | PARAMETER | SYMBOL | (V) | (V) | (V) | MIN | MAX | MIN | MAX | UNITS | | Quiescent Device Current (Note 1) | I <sub>DD</sub> | - | 0, 5 | 5 | - | 390 | - | 1000 | μΑ | | Output Low (Sink) Current (Note 1) | l <sub>OL</sub> | 0.4 | 0, 5 | 5 | 2.6 | - | 1.6 | - | mA | | Output High (Source) Current (Note 1) | ІОН | 4.6 | 0, 5 | 5 | - | -1.2 | - | -0.8 | mA | | Output Voltage Low-Level | V <sub>OL</sub> | - | 0, 5 | 5 | - | 0.1 | - | 0.5 | V | | Output Voltage High-Level | V <sub>OH</sub> | - | 0, 5 | 5 | V <sub>DD</sub> - 0.1 | - | V <sub>DD</sub> - 0.5 | - | V | | Input Low Voltage | V <sub>IL</sub> | 0.5, 4.5 | - | 5 | - | 0.3<br>V <sub>DD</sub> | - | 0.3<br>V <sub>DD</sub> | V | | Input High Voltage | V <sub>IH</sub> | 0.5, 4.5 | - | 5 | 0.7 V <sub>DD</sub> | - | 0.7 V <sub>DD</sub> | - | V | | Input Leakage Current (Note 1) | I <sub>IN</sub> | - | 0, 5 | 5 | - | ±3.2 | - | ±10 | μΑ | | Operating Current (Note 1) | I <sub>DD1</sub> | - | 0, 5 | 5 | - | 6.5 | - | 10 | mA | | Three-State Output Leakage<br>Current | lout | 0, 5 | 0, 5 | 5 | - | ±3.2 | - | ± 19 | μА | | Input Capacitance | C <sub>IN</sub> | - | - | - | - | 7.5 | - | 7.5 | pF | | Output Capacitance | C <sub>OUT</sub> | - | - | - | - | 7.5 | - | 7.5 | pF | #### NOTE: <sup>1.</sup> Limits designate 100% testing, all other limits are designer's parameters under given test conditions and do not represent 100% testing. ### Read Cycle Dynamic Electrical Specifications $\, t_R, \, t_F = 10 \text{ns}, \, C_L = 50 \text{pF} \,$ | | | LIMITS | | | | | | |--------------------------------------------|-------------------|------------------------|-------|----------------------|-----|--------|-------| | | | V | +25°C | , -55 <sup>0</sup> C | +12 | +125°C | | | PARAMETER | SYMBOL | V <sub>DD</sub><br>(V) | MIN | MAX | MIN | MAX | UNITS | | Read Cycle (Note 1) | t <sub>RC</sub> | 5 | 370 | - | 500 | - | ns | | Access from Address (Note 1) | t <sub>ADA</sub> | 5 | - | 370 | - | 500 | ns | | Output Valid from Chip Select 1 (Note 1) | t <sub>DOA1</sub> | 5 | - | 370 | - | 500 | ns | | Output Valid from Chip Select 2 (Note 1) | t <sub>DOA2</sub> | 5 | - | 370 | - | 500 | ns | | Output Active from Output Disable (Note 1) | t <sub>DOA3</sub> | 5 | - | 170 | - | 225 | ns | | Output Hold from Chip Select 1 | <sup>t</sup> DOH1 | 5 | 10 | - | 20 | - | ns | | Output Hold from Chip Select 2 | t <sub>DOH2</sub> | 5 | 10 | - | 20 | - | ns | | Output Hold from Output Disable | t <sub>DOH3</sub> | 5 | 10 | - | 20 | - | ns | #### NOTE: 1. Limits designate 100% testing. All other limits are designer's parameters under given test conditions and do not represent 100% testing NOTE: Minimum timing for valid data output. Longer times will initiate an earlier but invalid output. FIGURE 1. READ CYCLE WAVEFORMS AND TIMING DIAGRAM FIGURE 2. MEMORY CELL CONFIGURATION Write Cycle Dynamic Electrical Specifications $\, t_R, \, t_F = 10 \text{ns}, \, C_L = 50 \text{pF} \,$ | | | | LIMITS | | | | | | |----------------------------|--------------------|-----------------|--------|----------------------|--------|-----|-------|--| | | | V <sub>DD</sub> | +25°C | , -55 <sup>o</sup> C | +125°C | | | | | PARAMETER | SYMBOL | (V) | MIN | MAX | MIN | MAX | UNITS | | | Write Cycle (Note 1) | t <sub>WC</sub> | 5 | 400 | - | 560 | - | ns | | | Address Setup (Note 1) | t <sub>AS</sub> | 5 | 160 | - | 225 | - | ns | | | Address Hold (Note 1) | t <sub>AH</sub> | 5 | 40 | - | 55 | - | ns | | | Write Pulse Width (Note 1) | t <sub>WRW</sub> | 5 | 200 | - | 280 | - | ns | | | Data in Setup (Note 1) | t <sub>DIS</sub> | 5 | 200 | - | 280 | - | ns | | | Data in Hold (Note 1) | t <sub>DIH</sub> | 5 | 40 | - | 55 | - | ns | | | Chip Select 1 Setup | t <del>CS</del> S1 | 5 | 200 | - | 280 | - | ns | | | Chip Select 2 Setup | t <sub>CSS2</sub> | 5 | 200 | - | 280 | - | ns | | | Output Disable Setup | tons | 5 | 140 | - | 225 | - | ns | | #### NOTE: 1. Limits designate 100% testing. All other limits are designer's parameters under given test conditions and do not represent 100% testing #### NOTE: 1. $t_{\mbox{ODS}}$ is required for common I/O operation only; for separate I/O operations, output disable is don't care. FIGURE 3. WRITE CYCLE TIMING WAVEFORMS #### **Data Retention Specifications** | | | TEST<br>CONDITIONS | | | LIN | IITS | | | |-------------------------------------------|------------------|--------------------|-----------------|-------|----------------------|------|-----|-------| | | | V <sub>DR</sub> | V <sub>DD</sub> | +25°C | , -55 <sup>o</sup> C | +12 | 5°C | | | PARAMETER | SYMBOL | (V) | (V) | MIN | MAX | MIN | MAX | UNITS | | Minimum Data Retention Voltage (Note 1) | $V_{DR}$ | - | - | - | 2 | - | 2.5 | V | | Data Retention Quiescent Current (Note 1) | I <sub>DD</sub> | 2 | - | - | 70 | - | 380 | μА | | Chip Deselect to Data Retention Time | t <sub>CDR</sub> | - | 5 | 450 | - | 650 | - | ns | | | | - | 10 | | | | | | | Recovery to Normal Operation Time | t <sub>RC</sub> | 5 | 5 | 450 | - | 650 | - | ns | #### NOTE: 1. Limits designate 100% testing. All other limits are designer's parameters under given test conditions and do not represent 100% testing. FIGURE 4. LOW $V_{\mbox{\scriptsize DD}}$ data retention timing waveforms | PACKAGE | TEMPERATURE | DURATION | $V_{DD}$ | |---------|--------------------|----------|----------| | D | 125 <sup>0</sup> C | 160 Hrs | 7V | | | | | | FIGURE 5. DYNAMIC/OPERATING BURN-IN CIRCUIT AND TIMING DIAGRAM All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com