# Dual 125MHz Video Current Feedback Amplifier with Disable 

## Features

- This Circuit is Processed in Accordance to MIL-STD883 and is Fully Conformant Under the Provisions of Paragraph 1.2.1.
- Dual Version of HA-5020
- Individual Output Enable/Disable
- Wide Unity Gain Bandwidth . . . . . . . . . . . . . . . 125MHz
. Slew Rate . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 475V/us
- Differential Gain . . . . . . . . . . . . . . . . . . . . . . . . . . . . $0.03 \%$
- Differential Phase. . . . . . . . . . . . . . . . . . . . . . . 0.03 Deg.
- Supply Current (per Amplifier) . . . . . . . . . . . . . . . .7.5mA
- Crosstalk Rejection at 10MHz. . . . . . . . . . . . . . . . -60dB
- ESD Protection. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2000 V
- Guaranteed Specifications at $\pm 5 \mathrm{~V}$ Supplies


## Applications

- Video Multiplexers; Video Switching and Routing
- Video Gain Block
- Video Distribution Amplifier/RGB Amplifier
- Flash A/D Driver
- Current to Voltage Converter
- Radar and Imaging Systems
- Medical Imaging


## Description

The HA5022/883 is a dual version of the popular Intersil HA5020. It features wide bandwidth and high slew rate, and is optimized for video applications and gains between 1 and 10. It is a current feedback amplifier and thus yields less bandwidth degradation at high closed loop gains than voltage feedback amplifiers.
The low differential gain and phase, 0.1 dB gain flatness, and ability to drive two back terminated $75 \Omega$ cables, make this amplifier ideal for demanding video applications.

The HA5022/883 also features a disable function that significantly reduces supply current while forcing the output to a true high impedance state. This functionality allows $2: 1$ video multiplexers to be implemented with a single IC.
The current feedback design allows the user to take advantage of the amplifier's bandwidth dependency on the feedback resistor. By reducing $R_{F}$, the bandwidth can be increased to compensate for decreases at higher closed loop gains or heavy output loads.

## Ordering Information

| PART <br> NUMBER | TEMPERATURE <br> RANGE | PACKAGE |
| :---: | :---: | :---: |
| $\mathrm{HA} 5022 \mathrm{MJ} / 883$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 Lead CerDIP |

## Pinout



Specifications HA5022/883

## Absolute Maximum Ratings

Voltage Between V+ and V- . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36V
Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10V
Voltage at Either Input Terminal . . . . . . . . . . . . . . . . . . . . . . V+ to V-
Output Current . . . . . . . . . . . . . . . . . . . . Full Short Circuit Protected
Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $+175^{\circ} \mathrm{C}$
ESD Rating. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $<2000 \mathrm{~V}$
Storage Temperature Range . . . . . . . . . . . . . $65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering 10s) . . . . . . . . . . . . . . . . . . . . $+300^{\circ} \mathrm{C}$
CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

## Operating Conditions

$\begin{aligned} & \text { Operating Supply Voltage }\left( \pm V_{S}\right) \ldots \ldots \ldots \ldots \ldots \ldots \pm 5 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & \text { Operating Temperature Range } \ldots \ldots \ldots \ldots .55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\end{aligned} \mathrm{V}_{\mathrm{INCM}} \leq 1 / 2(\mathrm{~V}+-\mathrm{V}-) \quad \mathrm{V}_{\mathrm{DISABLE}}=\mathrm{V}+$ or $0 \mathrm{~V} \quad \mathrm{R}_{\mathrm{L}} \geq 50 \Omega$

TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS
Device Tested at: $V_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, A_{V}=+1, R_{F}=1 \mathrm{k} \Omega, R_{\text {SOURCE }}=0 \Omega, R_{L}=400 \Omega, V_{\text {OUT }}=0 V, V_{\overline{D I S A B L E}}=V_{+}$, Unless Otherwise Specified.

| PARAMETERS | SYMBOL | CONDITIONS | GROUP A SUBGROUPS | TEMPERATURE | LIMITS |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | MIN | MAX |  |
| Input Offset Voltage | $\mathrm{V}_{10}$ | $V_{C M}=0 V$ | 1 | $+25^{\circ} \mathrm{C}$ | -3 | 3 | mV |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | -5 | 5 | mV |
| Common Mode Rejection Ratio | CMRR | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{CM}}= \pm 2.5 \mathrm{~V} \\ & \mathrm{~V}+=2.5 \mathrm{~V}, \mathrm{~V}-=-7.5 \mathrm{~V} \\ & \mathrm{~V}+=7.5 \mathrm{~V}, \mathrm{~V}-=-2.5 \mathrm{~V} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | 53 | - | dB |
|  |  |  | 2 | $+125^{\circ} \mathrm{C}$ | 38 | - | dB |
|  |  | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{CM}}= \pm 2.25 \mathrm{~V} \\ & \mathrm{~V}+=2.75 \mathrm{~V}, \mathrm{~V}-=-7.25 \mathrm{~V} \\ & \mathrm{~V}+=7.25 \mathrm{~V}, \mathrm{~V}-=-2.75 \mathrm{~V} \end{aligned}$ | 3 | $-55^{\circ} \mathrm{C}$ | 38 | - | dB |
| Power Supply Rejection Ratio | PSRR | $\begin{aligned} & \Delta \mathrm{V}_{\text {SUP }}= \pm 1.5 \mathrm{~V} \\ & \mathrm{~V}_{+}=6.5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V} \\ & \mathrm{~V}+=3.5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | 60 | - | dB |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 55 | - | dB |
| Delta Input Offset Voltage Between Channels | $\Delta \mathrm{V}_{10}$ | $\mathrm{V}_{\mathrm{CM}}=0$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 3.5 | mV |
|  |  |  | 2,3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | 3.5 | mV |
| Non-Inverting Input (+IN) Current | $\mathrm{I}_{\text {BSP }}$ | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | 1 | $+25^{\circ} \mathrm{C}$ | -8 | 8 | $\mu \mathrm{A}$ |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | -20 | 20 | $\mu \mathrm{A}$ |
| + IN Current Common Mode Sensitivity | $\mathrm{CMS}_{\text {IBP }}$ | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{CM}}= \pm 2.5 \mathrm{~V} \\ & \mathrm{~V}+=2.5 \mathrm{~V}, \mathrm{~V}-=-7.5 \mathrm{~V} \\ & \mathrm{~V}+=7.5 \mathrm{~V}, \mathrm{~V}-=-2.5 \mathrm{~V} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 0.15 | $\mu \mathrm{A} / \mathrm{V}$ |
|  |  |  | 2 | $+125^{\circ} \mathrm{C}$ | - | 2.0 | $\mu \mathrm{A} / \mathrm{V}$ |
|  |  | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{CM}}= \pm 2.25 \mathrm{~V} \\ & \mathrm{~V}+=2.75 \mathrm{~V}, \mathrm{~V}-=-7.25 \mathrm{~V} \\ & \mathrm{~V}+=7.25 \mathrm{~V}, \mathrm{~V}-=-2.75 \mathrm{~V} \end{aligned}$ | 3 | $-55^{\circ} \mathrm{C}$ | - | 2.0 | $\mu \mathrm{A} / \mathrm{V}$ |
| $\Delta$ Inverting Input (-IN) Current Between Channels | $\Delta \mathrm{l}_{\mathrm{BSN}}$ | $\mathrm{V}_{\mathrm{CM}}=0$ | 1 | $+25^{\circ} \mathrm{C}$ | -15 | 15 | $\mu \mathrm{A}$ |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C}$ | -30 | 30 | $\mu \mathrm{A}$ |
| Inverting Input (-IN) Current | $\mathrm{I}_{\mathrm{BSN}}$ | $V_{C M}=0 V$ | 1 | $+25^{\circ} \mathrm{C}$ | -12 | 12 | $\mu \mathrm{A}$ |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | -30 | 30 | $\mu \mathrm{A}$ |

Specifications HA5022/883

TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued)
Device Tested at: $V_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=+1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{R}_{\text {SOURCE }}=0 \Omega, \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{~V}_{\mathrm{OUT}}=0 \mathrm{~V}, \mathrm{~V}_{\overline{\mathrm{DISABLE}}}=\mathrm{V}_{+}$, Unless Otherwise Specified.

| PARAMETERS | SYMBOL | CONDITIONS | GROUP A SUBGROUPS | TEMPERATURE | LIMITS |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | MIN | MAX |  |
| -IN Current Common Mode Sensitivity | CMS ${ }_{\text {IBN }}$ | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{CM}}= \pm 2.5 \mathrm{~V} \\ & \mathrm{~V}+=2.5 \mathrm{~V}, \mathrm{~V}-=-7.5 \mathrm{~V} \\ & \mathrm{~V}+=7.5 \mathrm{~V}, \mathrm{~V}-=-2.5 \mathrm{~V} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 0.4 | $\mu \mathrm{A} / \mathrm{V}$ |
|  |  |  | 2 | $+125^{\circ} \mathrm{C}$ | - | 5 | $\mu \mathrm{A} / \mathrm{V}$ |
|  |  | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{CM}}= \pm 2.25 \mathrm{~V} \\ & \mathrm{~V}_{+}=2.75 \mathrm{~V}, \mathrm{~V}-=-7.25 \mathrm{~V} \\ & \mathrm{~V}_{+}=7.25 \mathrm{~V}, \mathrm{~V}-=-2.75 \mathrm{~V} \end{aligned}$ | 3 | $-55^{\circ} \mathrm{C}$ | - | 5 | $\mu \mathrm{A} / \mathrm{V}$ |
| -IN Current Power Supply Sensitivity | $\mathrm{PSS}_{\text {IBN }}$ | $\begin{aligned} & \Delta \mathrm{V}_{\text {SUP }}= \pm 1.5 \mathrm{~V} \\ & \mathrm{~V}+=6.5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V} \\ & \mathrm{~V}+=3.5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 0.2 | $\mu \mathrm{A} / \mathrm{V}$ |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | 0.5 | $\mu \mathrm{A} / \mathrm{V}$ |
| +IN Current Power Supply Sensitivity | $\mathrm{PSS}_{\text {IBP }}$ | $\begin{aligned} & \Delta \mathrm{V}_{\text {SUP }}= \pm 1.5 \mathrm{~V} \\ & \mathrm{~V}_{+}=6.5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V} \\ & \mathrm{~V}_{+}=3.5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 0.1 | $\mu \mathrm{A} / \mathrm{V}$ |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | 0.3 | $\mu \mathrm{A} / \mathrm{V}$ |
| Output Voltage Swing | $\mathrm{V}_{\mathrm{OP}}$ | $\begin{array}{ll} \hline A_{V}=+1 \\ R_{L}=150 \Omega & V_{I N}=-3 V \\ & V_{I N}=-3 V \end{array}$ | 1 | $+25^{\circ} \mathrm{C}$ | 2.5 | - | V |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 2.5 | - | V |
|  | $\mathrm{V}_{\mathrm{ON}}$ | $\begin{array}{ll} A_{V}=+1 \\ R_{L}=150 \Omega & \begin{array}{l} V_{I N}=+3 V \\ \end{array} \\ V_{I N}=+3 \end{array}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | -2.5 | V |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | -2.5 | V |
| Short Circuit Output Current | ${ }^{+} \mathrm{sc}$ | $\begin{aligned} & \mathrm{V}_{\text {IN }}= \pm 2.5 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | 50 | - | mA |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 50 | - | mA |
|  | ${ }^{-1} \mathrm{Sc}$ | $\begin{aligned} & \mathrm{V}_{\text {IN }}= \pm 2.5 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | -40 | mA |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | -40 | mA |
| Output Current | ${ }^{+}$OUT | Note 1 | 1 | $+25^{\circ} \mathrm{C}$ | 20 | - | mA |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 16.6 | - | mA |
|  | - ${ }^{\text {lout }}$ | Note 1 | 1 | $+25^{\circ} \mathrm{C}$ | - | -20 | mA |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | -16.6 | mA |
| Quiescent Power Supply Current | $\mathrm{I}_{\mathrm{CC}}$ | $\mathrm{R}_{\mathrm{L}}=400 \Omega$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 10 | mA/Op Amp |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | 10 | mA/Op Amp |
|  | $\mathrm{I}_{\mathrm{EE}}$ | $\mathrm{R}_{\mathrm{L}}=400 \Omega$ | 1 | $+25^{\circ} \mathrm{C}$ | -10 | - | mA/Op Amp |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | -10 | - | mA/Op Amp |
| Transimpedance | +A ${ }_{\text {zoL1 }}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=400 \Omega \\ & \mathrm{~V}_{\text {OUT }}= \pm 2.5 \mathrm{~V} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | 1 | - | M $\Omega$ |
|  |  |  | 2 | $+125^{\circ} \mathrm{C}$ | 0.5 | - | M $\Omega$ |
|  |  | $\mathrm{V}_{\text {OUT }}= \pm 2.25 \mathrm{~V}$ | 3 | $-55^{\circ} \mathrm{C}$ | 0.5 | - | M $\Omega$ |
|  | - $\mathrm{AzOL}^{1}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=400 \Omega \\ & \mathrm{~V}_{\text {OUT }}= \pm 2.5 \mathrm{~V} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | 1 | - | M $\Omega$ |
|  |  |  | 2 | $+125^{\circ} \mathrm{C}$ | 0.5 | - | M $\Omega$ |
|  |  | $\mathrm{V}_{\text {OUT }}= \pm 2.25 \mathrm{~V}$ | 3 | $-55^{\circ} \mathrm{C}$ | 0.5 | - | M $\Omega$ |

## Specifications HA5022/883

TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued)
Device Tested at: $\mathrm{V}_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=+1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{R}_{\text {SOURCE }}=0 \Omega, \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{~V}_{\mathrm{OUT}}=0 \mathrm{~V}, \mathrm{~V}_{\overline{\mathrm{DISABLE}}}=\mathrm{V}_{+}$, Unless Otherwise Specified.

| PARAMETERS | SYMBOL | CONDITIONS | GROUP A SUBGROUPS | TEMPERATURE | LIMITS |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | MIN | MAX |  |
| Disabled Output Current | + LEAK | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=+2.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=\text { Open, } \mathrm{V}_{\overline{\mathrm{DIS}}}=0 \mathrm{~V} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 1 | $\mu \mathrm{A}$ |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | 2 | $\mu \mathrm{A}$ |
|  | ${ }^{-1}$ LEAK | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\text {OUT }}=-2.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=\text { Open, } \mathrm{V}_{\overline{\mathrm{DIS}}}=0 \mathrm{~V} \end{aligned}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 1 | $\mu \mathrm{A}$ |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | 2 | $\mu \mathrm{A}$ |
| Disable Pin Input Current | ILOGIC | $V_{\overline{\text { DIS }}}=0 \mathrm{~V}$ | 1 | $+25^{\circ} \mathrm{C}$ | -1.0 | - | mA |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | -1.5 | - | mA |
| Minimum DISABLE Pin Current to Disable | $\mathrm{I}_{\text {DIS }}$ | Note 2 | 1 | $+25^{\circ} \mathrm{C}$ | - | 350 | $\mu \mathrm{A}$ |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | 350 | $\mu \mathrm{A}$ |
| Maximum DISABLE Pin Current to Enable | $\mathrm{I}_{\mathrm{EN}}$ | Note 3 | 1 | $+25^{\circ} \mathrm{C}$ | 20 | - | $\mu \mathrm{A}$ |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 20 | - | $\mu \mathrm{A}$ |
| Disabled Power Supply Current | $I_{\text {CCDIS }}$ | $\mathrm{R}_{\mathrm{L}}=$ Open, $\mathrm{V}_{\overline{\mathrm{DIS}}}=0 \mathrm{~V}$ | 1 | $+25^{\circ} \mathrm{C}$ | - | 7.5 | mA/Op Amp |
|  |  |  | 2, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | 7.5 | mA/Op Amp |
|  | $\mathrm{I}_{\text {EEDIS }}$ | $\mathrm{R}_{\mathrm{L}}=$ Open, $\mathrm{V}_{\overline{\mathrm{DIS}}}=0 \mathrm{~V}$ | 1 | $+25^{\circ} \mathrm{C}$ | 7.5 | - | mA/Op Amp |

NOTES:

1. Guaranteed from $\mathrm{V}_{\text {OUT }}$ Test with $\mathrm{R}_{\mathrm{L}}=150 \Omega$, by: $\mathrm{I}_{\text {OUT }}=\mathrm{V}_{\mathrm{OUT}} / 150 \Omega$.
2. $R_{L}=100 \Omega, \mathrm{~V}_{I N}=2.5 \mathrm{~V}$. This is the minimum current which must be pulled out of the $\overline{\text { Disable }}$ pin in order to disable the output. The output is considered disabled when $-10 \mathrm{mV} \leq \mathrm{V}_{\text {OUT }} \leq+10 \mathrm{mV}$.
3. $\mathrm{V}_{I N}=0 \mathrm{~V}$. This is the maximum current that can be pulled out of the Disable pin with the HA5022/883 remaining enabled. The HA5022/883 is considered disabled when the supply current has decreased by at least 0.5 mA .

TABLE 2. AC ELECTRICAL PERFORMANCE CHARACTERISTICS
Table 2 Intentionally Left Blank.

TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS
Device Characterized at: $V_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=+2, \mathrm{R}_{\mathrm{F}}=681 \Omega, \mathrm{R}_{\mathrm{L}}=400 \Omega$, Unless Otherwise Specified.

| PARAMETERS | SYMBOL | CONDITIONS | NOTES | TEMPERATURE | LIMITS |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | MIN | MAX |  |
| -3dB Bandwidth | BW(+1) | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=+1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{~K} \\ & \mathrm{~V}_{\text {OUT }}=100 \mathrm{mV}_{\text {RMS }} \end{aligned}$ | 1 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 70 | - | MHz |
|  | BW(+2) | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=+2, \\ & \mathrm{~V}_{\mathrm{OUT}}=100 \mathrm{mV} \mathrm{~V}_{\mathrm{RMS}} \end{aligned}$ | 1 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 70 | - | MHz |
| Gain Flatness | GF5 | $\begin{aligned} & A_{V}=+2, f \leq 5 \mathrm{MHz} \\ & V_{\text {OUT }}=100 \mathrm{mV} V_{\text {RMS }} \end{aligned}$ | 1 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | $\pm 0.045$ | dB |
|  | GF10 | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=+2, \mathrm{f} \leq 10 \mathrm{MHz} \\ & \mathrm{~V}_{\text {OUT }}=100 \mathrm{mV} \mathrm{~V}_{\text {RMS }} \end{aligned}$ | 1 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | $\pm 0.085$ | dB |
|  | GF20 | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=+2, \mathrm{f} \leq 20 \mathrm{MHz} \\ & \mathrm{~V}_{\text {OUT }}=100 \mathrm{mV} \mathrm{~V}_{\text {RMS }} \end{aligned}$ | 1 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | $\pm 0.65$ | dB |

Specifications HA5022/883

## TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued)

Device Characterized at: $V_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=+2, \mathrm{R}_{\mathrm{F}}=681 \Omega, \mathrm{R}_{\mathrm{L}}=400 \Omega$, Unless Otherwise Specified.

| PARAMETERS | SYMBOL | CONDITIONS | NOTES | TEMPERATURE | LIMITS |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | MIN | MAX |  |
| Slew Rate | +SR(+1) | $\begin{aligned} & A_{V}=+1, R_{F}=1 K \\ & V_{\text {OUT }}=-2 V \text { to }+2 V \end{aligned}$ | 1, 4 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 300 | - | V/us |
|  | $-\mathrm{SR}(+1)$ | $\begin{aligned} & A_{V}=+1, R_{F}=1 \mathrm{~K} \\ & V_{\text {OUT }}=+2 V \text { to }-2 V \end{aligned}$ | 1, 4 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 270 | - | V/us |
|  | +SR(+2) | $\mathrm{A}_{\mathrm{V}}=+2, \mathrm{~V}_{\text {OUT }}=-2 \mathrm{~V}$ to +2 V | 1, 4 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 465 | - | V/us |
|  | -SR(+2) | $\mathrm{A}_{\mathrm{V}}=+2, \mathrm{~V}_{\text {OUT }}=+2 \mathrm{~V}$ to -2 V | 1, 4 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | 350 | - | $\mathrm{V} / \mathrm{\mu s}$ |
| Rise and Fall Time | $\mathrm{T}_{\mathrm{R}}$ | $\mathrm{A}_{\mathrm{V}}=+2, \mathrm{~V}_{\text {OUT }}=-0.5 \mathrm{~V}$ to -0.5 V | 1, 2 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | 5.5 | ns |
|  | $\mathrm{T}_{\mathrm{F}}$ | $\mathrm{A}_{\mathrm{V}}=+2, \mathrm{~V}_{\text {OUT }}=+0.5 \mathrm{~V}$ to +0.5 V | 1, 2 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | 6.0 | ns |
| Overshoot | +OS | $\mathrm{A}_{\mathrm{V}}=+2, \mathrm{~V}_{\text {OUT }}=-0.5 \mathrm{~V}$ to +0.5 V | 1, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | 35 | \% |
|  | -OS | $\mathrm{A}_{\mathrm{V}}=+2, \mathrm{~V}_{\text {OUT }}=+0.5 \mathrm{~V}$ to -0.5 V | 1, 3 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | 27 | \% |
| Propagation Delay | $+\mathrm{T}_{\mathrm{P}}$ | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=+2, \mathrm{R}_{\mathrm{F}}=681 \Omega \\ & \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \text { to } 1 \mathrm{~V} \end{aligned}$ | 1, 2 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | 10 | ns |
|  | $-T_{P}$ | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=+2, \mathrm{R}_{\mathrm{F}}=681 \Omega \\ & \mathrm{~V}_{\text {OUT }}=1 \mathrm{~V} \text { to } 0 \mathrm{~V} \end{aligned}$ | 1, 2 | $+125^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ | - | 9.5 | ns |

## NOTES:

1. Parameters listed in Table 3 are controlled via design or process parameters and are not directly tested at final production. These parameters are lab characterized upon initial design release, or upon design changes. These parameters are guaranteed by characterization based upon data from multiple production runs which reflect lot-to-lot and within lot variation.
2. Measured between $10 \%$ and $90 \%$ points.
3. For 200ps input transition times. Overshoot decreases as input transition times increase, especially for $A_{V}=+1$. Please refer to Performance Curves.
4. Measured between $25 \%$ and $75 \%$ points.

TABLE 4. ELECTRICAL TEST REQUIREMENTS

| MIL-STD-883 TEST REQUIREMENTS | SUBGROUPS (SEE TABLE 1) |
| :--- | :---: |
| Interim Electrical Parameters (Pre Burn-In) | 1 |
| Final Electrical Test Parameters | 1 (Note 1), 2, 3, 4 |
| Group A Test Requirements | $1,2,3,4$ |
| Groups C and D Endpoints | 1 |

NOTE:

1. PDA applies to Subgroup 1 only.

HA5022/883

## Test Circuits and Waveforms



FIGURE 1. TEST CIRCUIT (Applies to Table 1)


FIGURE 2. TEST CIRCUIT FOR TRANSIMPEDANCE MEASUREMENTS


FIGURE 3. SMALL SIGNAL PULSE RESPONSE CIRCUIT


FIGURE 5. SMALL SIGNAL RESPONSE
Vertical Scale: $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV} /$ Div., $\mathrm{V}_{\text {OUT }}=100 \mathrm{mV} /$ Div. Horizontal Scale: 20ns/Div.


FIGURE 4. LARGE SIGNAL PULSE RESPONSE CIRCUIT


FIGURE 6. LARGE SIGNAL RESPONSE
Vertical Scale: $\mathrm{V}_{\mathrm{IN}}=1 \mathrm{~V} /$ Div., $\mathrm{V}_{\mathrm{OUT}}=1 \mathrm{~V} /$ Div. Horizontal Scale: 50ns/Div.

## Burn-In Circuit

HA5022MJ/883 CERAMIC DIP


NOTES:
$R 1=R 2=R 4=R 5=1 \mathrm{k} \Omega, \pm 5 \%$ (Per Socket)
R3 $=$ R6 $=10 \mathrm{k} \Omega, \pm 5 \%$ (Per Socket)
$\mathrm{C} 1=\mathrm{C} 2=0.01 \mu \mathrm{~F}$ (Per Socket) or $0.1 \mu \mathrm{~F}$ (Per Row) Minimum
D1 $=$ D2 $=1$ N4002 or Equivalent (Per Board)
D3 $=$ D4 $=1$ N4002 or Equivalent (Per Socket)
$\mathrm{V}+=+5.5 \mathrm{~V} \pm 0.5 \mathrm{~V}$
$\mathrm{V}-=-5.5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

## Die Characteristics

DIE DIMENSIONS:
$65 \times 100 \times 19$ mils $\pm 1$ mils
$1650 \times 2540 \times 483 \mu \mathrm{~m} \pm 25.4 \mu \mathrm{~m}$

## METALLIZATION:

Type: Metal 1: AICu (1\%), Metal 2: AICu (1\%)
Thickness: Metal 1: $8 \mathrm{k} \AA \pm 0.4 \mathrm{k} \AA$, Metal 2: $16 \mathrm{k} \AA \pm 0.8 \mathrm{k} \AA$
WORST CASE CURRENT DENSITY:
$1.62 \times 10^{5} \mathrm{~A} / \mathrm{cm}^{2}$ at 35 mA
SUBSTRATE POTENTIAL (Powered Up): V-
GLASSIVATION:
Type: Nitride
Thickness: $4 \mathrm{k} \AA \pm 0.4 \mathrm{k} \AA$
TRANSISTOR COUNT: 124
PROCESS: Bipolar Dielectric Isolation
Metallization Mask Layout


## HA5022/883

## Ceramic Dual-In-Line Frit Seal Packages (CerDIP)



NOTES:

1. Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark.
2. The maximum limits of lead dimensions $b$ and $c$ or $M$ shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied.
3. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness
4. Corner leads ( $1, N, N / 2$, and $N / 2+1$ ) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2.
5. This dimension allows for off-center lid, meniscus, and glass overrun.
6. Dimension $Q$ shall be measured from the seating plane to the base plane.
7. Measure dimension S 1 at all four corners.
8. N is the maximum number of terminal positions.
9. Dimensioning and tolerancing per ANSI Y14.5M-1982.
10. Controlling dimension: INCH .

F16.3 MIL-STD-1835 GDIP1-T16 (D-2, CONFIGURATION A) 16 LEAD CERAMIC DUAL-IN-LINE FRIT SEAL PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | - | 0.200 | - | 5.08 | - |
| b | 0.014 | 0.026 | 0.36 | 0.66 | 2 |
| b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 |
| b2 | 0.045 | 0.065 | 1.14 | 1.65 | - |
| b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 |
| c | 0.008 | 0.018 | 0.20 | 0.46 | 2 |
| c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 |
| D | - | 0.840 | - | 21.34 | 5 |
| E | 0.220 | 0.310 | 5.59 | 7.87 | 5 |
| e | 0.10 |  |  | BSC | - |
| eA | 0.30 | BSC |  | BSC | - |
| eA/2 | 0.15 | BSC |  | BSC | - |
| L | 0.125 | 0.200 | 3.18 | 5.08 | - |
| Q | 0.015 | 0.060 | 0.38 | 1.52 | 6 |
| S1 | 0.005 | - | 0.13 | - | 7 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ | - |
| aaa | - | 0.015 | - | 0.38 | - |
| bbb | - | 0.030 | - | 0.76 | - |
| ccc | - | 0.010 | - | 0.25 | - |
| M | - | 0.0015 | - | 0.038 | 2, 3 |
| N | 16 |  | 16 |  | 8 |

Rev. 0 4/94

The information contained in this section has been developed through characterization by Intersil Corporation and is for use as application and design information only. No guarantee is implied.
Typical Performance Curves $\mathrm{V}_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{~A}_{V}=+1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified.


FIGURE 1. NON-INVERTING FREQUENCY RESPONSE


FIGURE 3. PHASE RESPONSE AS A FUNCTION OF FREQUENCY


FIGURE 5. BANDWIDTH AND GAIN PEAKING vs FEEDBACK RESISTANCE


FIGURE 2. INVERTING FREQUENCY RESPONSE


FIGURE 4. BANDWIDTH AND GAIN PEAKING vs FEEDBACK RESISTANCE


FIGURE 6. BANDWIDTH AND GAIN PEAKING vs LOAD RESISTANCE

## DESIGN INFORMATION (Continued)

The information contained in this section has been developed through characterization by Intersil Corporation and is for use as application and design information only. No guarantee is implied.
Typical Performance Curves $\mathrm{V}_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{~A}_{V}=+1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified. (Continued)


FIGURE 7. BANDWIDTH vs FEEDBACK RESISTANCE


FIGURE 9. DIFFERENTIAL GAIN vs SUPPLY VOLTAGE



FIGURE 8. SMALL SIGNAL OVERSHOOT vs LOAD RESISTANCE


FIGURE 10. DIFFERENTIAL PHASE vs SUPPLY VOLTAGE


FIGURE 12. REJECTION RATIOS vs FREQUENCY

## DESIGN INFORMATION (Continued)

The information contained in this section has been developed through characterization by Intersil Corporation and is for use as application and design information only. No guarantee is implied.
Typical Performance Curves $\mathrm{V}_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{~A}_{V}=+1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified. (Continued)


FIGURE 13. PROPAGATION DELAY vs TEMPERATURE


FIGURE 15. SLEW RATE vs TEMPERATURE


FIGURE 17. INVERTING GAIN FLATNESS vs FREQUENCY


FIGURE 14. PROPAGATION DELAY vs SUPPLY VOLTAGE


FIGURE 16. NON-INVERTING GAIN FLATNESS vs FREQUENCY


FIGURE 18. INPUT NOISE CHARACTERISTICS

## DESIGN INFORMATION (Continued)

The information contained in this section has been developed through characterization by Intersil Corporation and is for use as application and design information only. No guarantee is implied.
Typical Performance Curves $\mathrm{V}_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=+1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified. (Continued)


FIGURE 19. INPUT OFFSET VOLTAGE vs TEMPERATURE


FIGURE 21. -INPUT BIAS CURRENT vs TEMPERATURE


FIGURE 23. SUPPLY CURRENT vs SUPPLY VOLTAGE


FIGURE 20. +INPUT BIAS CURRENT vs TEMPERATURE


FIGURE 22. TRANSIMPEDANCE vs TEMPERATURE


FIGURE 24. REJECTION RATIO vs TEMPERATURE

## DESIGN INFORMATION (Continued)

The information contained in this section has been developed through characterization by Intersil Corporation and is for use as application and design information only. No guarantee is implied.

Typical Performance Curves $\mathrm{V}_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{~A}_{V}=+1, \mathrm{R}_{F}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified. (Continued)


FIGURE 25. SUPPLY CURRENT vs DISABLE INPUT VOLTAGE


FIGURE 27. OUTPUT SWING vs LOAD RESISTANCE


FIGURE 29. INPUT BIAS CURRENT CHANGE BETWEEN CHANNELS vs TEMPERATURE


FIGURE 26. OUTPUT SWING vs TEMPERATURE


FIGURE 28. INPUT OFFSET VOLTAGE CHANGE BETWEEN CHANNELS vs TEMPERATURE


FIGURE 30. DISABLE SUPPLY CURRENT vs SUPPLY VOLTAGE

## DESIGN INFORMATION (Continued)

The information contained in this section has been developed through characterization by Intersil Corporation and is for use as application and design information only. No guarantee is implied.
Typical Performance Curves $\mathrm{V}_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=+1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified. (Continued)


FIGURE 31. CHANNEL SEPARATION vs FREQUENCY


FIGURE 33. DISABLE FEEDTHROUGH vs FREQUENCY


FIGURE 32. ENABLE/DISABLE TIME vs OUTPUT VOLTAGE


FIGURE 34. TRANSIMPEDANCE vs FREQUENCY


FIGURE 35. TRANSIMPEDANCE vs FREQUENCY

## DESIGN INFORMATION (Continued)

The information contained in this section has been developed through characterization by Intersil Corporation and is for use as application and design information only. No guarantee is implied.

## Application Information

## Optimum Feedback Resistor

The plots of inverting and non-inverting frequency response, see Figure 1 and Figure 2 in the Typical Performance Curves section, illustrate the performance of the HA5022 in various closed loop gain configurations. Although the bandwidth dependency on closed loop gain isn't as severe as that of a voltage feedback amplifier, there can be an appreciable decrease in bandwidth at higher gains. This decrease may be minimized by taking advantage of the current feedback amplifier's unique relationship between bandwidth and $\mathrm{R}_{\mathrm{F}}$. All current feedback amplifiers require a feedback resistor, even for unity gain applications, and $R_{F}$, in conjunction with the internal compensation capacitor, sets the dominant pole of the frequency response. Thus, the amplifier's bandwidth is inversely proportional to $R_{F}$. The HA5022 design is optimized for a $1000 \Omega R_{F}$ at a gain of +1 . Decreasing $R_{F}$ in a unity gain application decreases stability, resulting in excessive peaking and overshoot. At higher gains the amplifier is more stable, so $R_{F}$ can be decreased in a trade-off of stability for bandwidth.
The table below lists recommended $R_{F}$ values for various gains, and the expected bandwidth.

| GAIN <br> $\left(\mathbf{A}_{\mathbf{C L}}\right)$ | $\mathbf{R}_{\mathbf{F}}(\Omega)$ | BANDWIDTH <br> $(\mathbf{M H z})$ |
| :---: | :---: | :---: |
| -1 | 750 | 100 |
| +1 | 1000 | 125 |
| +2 | 681 | 95 |
| +5 | 1000 | 52 |
| +10 | 383 | 65 |
| -10 | 750 | 22 |

## PC Board Layout

The frequency response of this amplifier depends greatly on the amount of care taken in designing the PC board. The use of low inductance components such as chip resistors and chip capacitors is strongly recommended. If leaded components are used the leads must be kept short especially for the power supply decoupling components and those components connected to the inverting input.

Attention must be given to decoupling the power supplies. A large value ( $10 \mu \mathrm{~F}$ ) tantalum or electrolytic capacitor in parallel with a small value ( $0.1 \mu \mathrm{~F}$ ) chip capacitor works well in most cases.

A ground plane is strongly recommended to control noise. Care must also be taken to minimize the capacitance to ground seen by the amplifier's inverting input (-IN). The larger this capacitance, the worse the gain peaking, resulting in pulse overshoot and possible instability. It is recommended that the ground plane be removed under traces connected to IN, and that connections to -IN be kept as short as possible to minimize the capacitance from this node to ground.

## Driving Capacitive Loads

Capacitive loads will degrade the amplifier's phase margin resulting in frequency response peaking and possible oscillations. In most cases the oscillation can be avoided by placing an isolation resistor $(R)$ in series with the output as shown in Figure 36.


FIGURE 36. PLACEMENT OF THE OUTPUT ISOLATION RESISTOR, R

The selection criteria for the isolation resistor is highly dependent on the load, but $27 \Omega$ has been determined to be a good starting value.

## Power Dissipation Considerations

Due to the high supply current inherent in dual amplifiers, care must be taken to insure that the maximum junction temperature ( $\mathrm{T}_{\mathrm{J}}$, see Absolute Maximum Ratings) is not exceeded. Figure 37 shows the maximum ambient temperature versus supply voltage for the available package styles. It is recommended that thermal calculations, which take into account output power, be performed by the designer.


FIGURE 37. MAXIMUM OPERATING AMBIENT TEMPERATURE vs SUPPLY VOLTAGE

## Enable/Disable Function

When enabled the amplifier functions as a normal current feedback amplifier with all of the data in the electrical specifications table being valid and applicable. When disabled the amplifier output assumes a true high impedance state and the supply current is reduced significantly.

The circuit shown in Figure 38 is a simplified schematic of

## DESIGN INFORMATION (Continued)

The information contained in this section has been developed through characterization by Intersil Corporation and is for use as application and design information only. No guarantee is implied.
the enable/disable function. The large value resistors in series with the DISABLE pin makes it appear as a current source to the driver. When the driver pulls this pin low current flows out of the pin and into the driver. This current, which may be as large as $350 \mu \mathrm{~A}$ when external circuit and process variables are at their extremes, is required to insure that point "A" achieves the proper potential to disable the output. The driver must have the compliance and capability of sinking all of this current.


FIGURE 38. SIMPLIFIED SCHEMATIC OF ENABLE/DISABLE FUNCTION

When $\mathrm{V}_{\mathrm{Cc}}$ is +5 V the DISABLE pin may be driven with a dedicated TTL gate. The maximum low level output voltage of the TTL gate, 0.4 V , has enough compliance to insure that the amplifier will always be disabled even though D1 will not turn on, and the TTL gate will sink enough current to keep point " $A$ " at its proper voltage. When $V_{C C}$ is greater than +5 volts the DISABLE pin should be driven with an open collector device that has a breakdown rating greater than $\mathrm{V}_{\mathrm{CC}}$.

Referring to Figure 8, it can be seen that R6 will act as a pull-up resistor to $+\mathrm{V}_{\mathrm{CC}}$ if the DISABLE pin is left open. In those cases where the enable/disable function is not required on all circuits some circuits can be permanently enabled by letting the DISABLE pin float. If a driver is used to set the enable/disable level, be sure that the driver does not sink more than $20 \mu \mathrm{~A}$ when the DISABLE pin is at a high level. TTL gates, especially CMOS versions, do not violate this criteria so it is permissible to control the enable/disable function with TTL.

## Two Channel Video Multiplexer

Referring to the amplifier U1A in Figure 39, R1 terminates the cable in its characteristic impedance of $75 \Omega$, and R4 back terminates the cable in its characteristic impedance. The amplifier is set up in a gain configuration of +2 to yield an overall network gain of +1 when driving a double terminated cable. The value of R3 can be changed if a different network gain is desired. R5 holds the disable pin at ground thus inhibiting the amplifier until the switch, S 1 , is thrown to position 1. At position 1 the switch pulls the disable pin up to the plus supply rail thereby enabling the amplifier. Since all
of the actual signal switching takes place within the amplifier, it's differential gain and phase parameters, which are $0.03 \%$ and 0.03 degrees respectively, determine the circuit's performance. The other circuit, U1b, operates in a similar manner.
When the plus supply rail is 5 V the disable pin can be driven by a dedicated TTL gate as discussed earlier. If a multiplexer IC or its equivalent is used to select channels its logic must be break before make. When these conditions are satisfied the HA5022 is often used as a remote video multiplexer, and the multiplexer may be extended by adding more amplifier ICs.

## Low Impedance Multiplexer

Two common problems surface when you try to multiplex multiple high speed signals into a low impedance source such as an A/D converter. The first problem is the low source impedance which tends to make amplifiers oscillate and causes gain errors. The second problem is the multiplexer which supplies no gain, introduces all kinds of distortion and limits the frequency response. Using op amps which have an enable/disable function, such as the HA5022, eliminates the multiplexer problems because the external mux chip is not needed, and the HA5022 can drive low impedance (large capacitance) loads if a series isolation resistor is used.

Referring to Figure 40, both inputs are terminated in their characteristic impedance; $75 \Omega$ is typical for video applications. Since the drivers usually are terminated in their characteristic impedance the input gain is 0.5 , thus the amplifiers, U2, are configured in a gain of +2 to set the circuit gain equal to one. Resistors R2 and R3 determine the amplifier gain, and if a different gain is desired R2 should be changed according to the equation $G=(1+R 3 / R 2)$. R3 sets the frequency response of the amplifier so you should refer to the manufacturers data sheet before changing it's value. R5, C1 and D1 are an asymmetrical charge/discharge time circuit which configures U1 as a break before make switch to prevent both amplifiers from being active simultaneously. If this design is extended to more channels the drive logic must be designed to be break before make. R4 is enclosed in the feedback loop of the amplifier so that the large open loop amplifier gain of U2 will present the load with a small closed loop output impedance while keeping the amplifier stable for all values of load capacitance.

The circuit shown in Figure 40 was tested for the full range of capacitor values with no oscillations being observed; thus, problem one has been solved. The frequency and gain characteristics of the circuit are now those of the amplifier independent of any multiplexing action; thus, problem two has been solved. The multiplexer transition time is approximately $15 \mu \mathrm{~s}$ with the component values shown.

## DESIGN INFORMATION (Continued)

The information contained in this section has been developed through characterization by Intersil Corporation and is for use as application and design information only. No guarantee is implied.


FIGURE 39. TWO CHANNEL HIGH IMPEDANCE MULTIPLEXER


FIGURE 40. LOW IMPEDANCE MULTIPLEXER

## DESIGN INFORMATION (Continued)

The information contained in this section has been developed through characterization by Intersil Corporation and is for use as application and design information only. No guarantee is implied.

Electrical Specifications $\quad \mathrm{V}+=+5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, A_{V}=+1, \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{C}_{\mathrm{L}} \leq 10 \mathrm{pF}$, Unless Otherwise Specified

| PARAMETER | (NOTE 12) TEST LEVEL | TEMPERATURE | HA5022I |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Offset Voltage ( $\mathrm{V}_{1 \mathrm{O}}$ ) | A | $+25^{\circ} \mathrm{C}$ | - | 0.8 | 3 | mV |
|  | A | Full | - | - | 5 | mV |
| Delta $\mathrm{V}_{10}$ Between Channels | A | Full | - | 1.2 | 3.5 | mV |
| Average Input Offset Voltage Drift | B | Full | - | 5 | - | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ Common Mode Rejection Ratio (Note 3) | A | $+25^{\circ} \mathrm{C}$ | 53 | - | - | dB |
|  | A | Full | 50 | - | - | dB |
| V10 Power Supply Rejection Ratio (Note 4) | A | $+25^{\circ} \mathrm{C}$ | 60 | - | - | dB |
|  | A | Full | 55 | - | - | dB |
| Input Common Mode Range (Note 3) | A | Full | $\pm 2.5$ | - | - | V |
| Non-Inverting Input (+IN) Current | A | $+25^{\circ} \mathrm{C}$ | - | 3 | 8 | $\mu \mathrm{A}$ |
|  | A | Full | - | - | 20 | $\mu \mathrm{A}$ |
| + IN Common Mode Rejection (Note 3)$\left(+\mathrm{I}_{\mathrm{BCMR}}=\frac{1}{\mathrm{R}_{\mathrm{IN}}}\right)$ | A | $+25^{\circ} \mathrm{C}$ | - | - | 0.15 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | A | Full | - | - | 0.5 | $\mu \mathrm{A} / \mathrm{V}$ |
| +IN Power Supply Rejection (Note 4) | A | $+25^{\circ} \mathrm{C}$ | - | - | 0.1 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | A | Full | - | - | 0.3 | $\mu \mathrm{A} / \mathrm{V}$ |
| Inverting Input (-IN) Current | A | $+25^{\circ} \mathrm{C},+85^{\circ} \mathrm{C}$ | - | 4 | 12 | $\mu \mathrm{A}$ |
|  | A | $-40^{\circ} \mathrm{C}$ | - | 10 | 30 | $\mu \mathrm{A}$ |
| Delta -IN BIAS Current Between Channels | A | $+25^{\circ} \mathrm{C},+85^{\circ} \mathrm{C}$ | - | 6 | 15 | $\mu \mathrm{A}$ |
|  | A | $-40^{\circ} \mathrm{C}$ | - | 10 | 30 | $\mu \mathrm{A}$ |
| -IN Common Mode Rejection (Note 3) | A | $+25^{\circ} \mathrm{C}$ | - | - | 0.4 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | A | Full | - | - | 1.0 | $\mu \mathrm{A} / \mathrm{V}$ |
| -IN Power Supply Rejection (Note 4) | A | $+25^{\circ} \mathrm{C}$ | - | - | 0.2 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | A | Full | - | - | 0.5 | $\mu \mathrm{A} / \mathrm{V}$ |
| Input Noise Voltage ( $\mathrm{f}=1 \mathrm{kHz}$ ) | B | $+25^{\circ} \mathrm{C}$ | - | 4.5 | - | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| +Input Noise Current ( $\mathrm{f}=1 \mathrm{kHz}$ ) | B | $+25^{\circ} \mathrm{C}$ | - | 2.5 | - | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| -Input Noise Current ( $f=1 \mathrm{kHz}$ ) | B | $+25^{\circ} \mathrm{C}$ | - | 25.0 | - | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |

## DESIGN INFORMATION (Continued)

The information contained in this section has been developed through characterization by Intersil Corporation and is for use as application and design information only. No guarantee is implied.

Electrical Specifications $\quad \mathrm{V}_{+}=+5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{A}_{\mathrm{V}}=+1, \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{C}_{\mathrm{L}} \leq 10 \mathrm{pF}$, Unless Otherwise Specified (Continued)

| PARAMETER | (NOTE 12) TEST LEVEL | TEMPERATURE | HA5022I |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |
| Transimpedance (Note 21) | A | $+25^{\circ} \mathrm{C}$ | 1.0 | - | - | M $\Omega$ |
|  | A | Full | 0.85 | - | - | M $\Omega$ |
| Open Loop DC Voltage Gain$R_{L}=400 \Omega, V_{\text {OUT }}= \pm 2.5 \mathrm{~V}$ | A | $+25^{\circ} \mathrm{C}$ | 70 | - | - | dB |
|  | A | Full | 65 | - | - | dB |
| Open Loop DC Voltage Gain$R_{L}=100 \Omega, V_{\text {OUT }}= \pm 2.5 \mathrm{~V}$ | A | $+25^{\circ} \mathrm{C}$ | 50 | - | - | dB |
|  | A | Full | 45 | - | - | dB |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| Output Voltage Swing (Note 20) | A | $+25^{\circ} \mathrm{C}$ | $\pm 2.5$ | $\pm 3.0$ | - | V |
|  | A | Full | $\pm 2.5$ | $\pm 3.0$ | - | V |
| Output Current (Note 20) | B | Full | $\pm 16.6$ | $\pm 20.0$ | - | mA |
| Output Current (Short Circuit, Note 13) | A | Full | $\pm 40$ | $\pm 60$ | - | mA |
| Output Current (Disabled, Notes 5, 14) | A | Full | - | - | 2 | $\mu \mathrm{A}$ |
| Output Disable Time (Note 15) | B | $+25^{\circ} \mathrm{C}$ | - | 40 | - | $\mu \mathrm{s}$ |
| Output Enable Time (Note 16) | B | $+25^{\circ} \mathrm{C}$ | - | 40 | - | ns |
| Output Capacitance (Disabled, Notes 5, 17) | B | $+25^{\circ} \mathrm{C}$ | - | 15 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Supply Voltage Range | A | $+25^{\circ} \mathrm{C}$ | 5 | - | 15 | V |
| Quiescent Supply Current | A | Full | - | 7.5 | 10 | $\mathrm{mA} / \mathrm{Op}$ Amp |
| Supply Current, Disabled (Note 5) | A | Full | - | 5 | 7.5 | $\mathrm{mA} / \mathrm{Op}$ Amp |
| Disable Pin Input Current (Note 5) | A | Full | - | 1.0 | 1.5 | mA |
| Minimum Pin 8 Current to Disable (Note 6) | A | Full | 350 | - | - | $\mu \mathrm{A}$ |
| Maximum Pin 8 Current to Enable (Note 7) | A | Full | - | - | 20 | $\mu \mathrm{A}$ |
| AC CHARACTERISTICS ( $A_{V}=+1$ ) |  |  |  |  |  |  |
| Slew Rate (Note 8) | B | $+25^{\circ} \mathrm{C}$ | 275 | 400 | - | V/us |
| Full Power Bandwidth (Note 9) | B | $+25^{\circ} \mathrm{C}$ | 22 | 28 | - | MHz |
| Rise Time ( Note 10) | B | $+25^{\circ} \mathrm{C}$ | - | 6 | - | ns |

## DESIGN INFORMATION (Continued)

The information contained in this section has been developed through characterization by Intersil Corporation and is for use as application and design information only. No guarantee is implied.

Electrical Specifications $\quad \mathrm{V}_{+}=+5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{A}_{\mathrm{V}}=+1, \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{C}_{\mathrm{L}} \leq 10 \mathrm{pF}$, Unless Otherwise Specified (Continued)

| PARAMETER | (NOTE 12) <br> TEST <br> LEVEL | TEMPERATURE | HA5022I |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| Fall Time (Note 10) | B | $+25^{\circ} \mathrm{C}$ | - | 6 | - | ns |
| Propagation Delay (Note 10) | B | $+25^{\circ} \mathrm{C}$ | - | 6 | - | ns |
| Overshoot | B | $+25^{\circ} \mathrm{C}$ | - | 4.5 | - | \% |
| -3dB Bandwidth (Note 11) | B | $+25^{\circ} \mathrm{C}$ | - | 125 | - | MHz |
| Settling Time to 1\%, 2V Output Step | B | $+25^{\circ} \mathrm{C}$ | - | 50 | - | ns |
| Settling Time to 0.25\%, 2V Output Step | B | $+25^{\circ} \mathrm{C}$ | - | 75 | - | ns |
| AC CHARACTERISTICS ( $\left.\mathrm{A}_{\mathrm{V}}=+2, \mathrm{R}_{\mathrm{F}}=681 \Omega\right)$ |  |  |  |  |  |  |
| Slew Rate (Note 8) | B | $+25^{\circ} \mathrm{C}$ | - | 475 | - | $\mathrm{V} / \mu \mathrm{s}$ |
| Full Power Bandwidth (Note 9) | B | $+25^{\circ} \mathrm{C}$ | - | 26 | - | MHz |
| Rise Time (Note 10) | B | $+25^{\circ} \mathrm{C}$ | - | 6 | - | ns |
| Fall Time (Note 10) | B | $+25^{\circ} \mathrm{C}$ | - | 6 | - | ns |
| Propagation Delay (Note 10) | B | $+25^{\circ} \mathrm{C}$ | - | 6 | - | ns |
| Overshoot | B | $+25^{\circ} \mathrm{C}$ | - | 12 | - | \% |
| -3dB Bandwidth (Note 11) | B | $+25^{\circ} \mathrm{C}$ | - | 95 | - | MHz |
| Settling Time to 1\%, 2V Output Step | B | $+25^{\circ} \mathrm{C}$ | - | 50 | - | ns |
| Settling Time to 0.25\%, 2V Output Step | B | $+25^{\circ} \mathrm{C}$ | - | 100 | - | ns |
| Gain Flatness 5 MHz | B | $+25^{\circ} \mathrm{C}$ | - | 0.02 | - | dB |
| 20 MHz | B | $+25^{\circ} \mathrm{C}$ | - | 0.07 | - | dB |
| AC CHARACTERISTICS ( $\left.\mathrm{A}_{\mathrm{V}}=+10, \mathrm{R}_{\mathrm{F}}=383 \Omega\right)$ |  |  |  |  |  |  |
| Slew Rate (Note 8) | B | $+25^{\circ} \mathrm{C}$ | 350 | 475 | - | V/ $/ \mathrm{s}$ |
| Full Power Bandwidth (Note 9) | B | $+25^{\circ} \mathrm{C}$ | 28 | 38 | - | MHz |
| Rise Time (Note 10) | B | $+25^{\circ} \mathrm{C}$ | - | 8 | - | ns |
| Fall Time (Note 10) | B | $+25^{\circ} \mathrm{C}$ | - | 9 | - | ns |
| Propagation Delay (Note 10) | B | $+25^{\circ} \mathrm{C}$ | - | 9 | - | ns |
| Overshoot | B | $+25^{\circ} \mathrm{C}$ | - | 1.8 | - | \% |
| -3dB Bandwidth (Note 11) | B | $+25^{\circ} \mathrm{C}$ | - | 65 | - | MHz |
| Settling Time to 1\%, 2V Output Step | B | $+25^{\circ} \mathrm{C}$ | - | 75 | - | ns |
| Settling Time to 0.1\%, 2V Output Step | B | $+25^{\circ} \mathrm{C}$ | - | 130 | - | ns |

Specifications HA5022

Electrical Specifications $\quad \mathrm{V}_{+}=+5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{A}_{\mathrm{V}}=+1, \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{C}_{\mathrm{L}} \leq 10 \mathrm{pF}$, Unless Otherwise Specified (Continued)

| PARAMETER | (NOTE 12) <br> TEST LEVEL | TEMPERATURE | HA5022I |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| VIDEO CHARACTERISTICS |  |  |  |  |  |  |
| Differential Gain (Notes 18, 20) | B | $+25^{\circ} \mathrm{C}$ | - | 0.03 | - | \% |
| Differential Phase (Notes 18, 20) | B | $+25^{\circ} \mathrm{C}$ | - | 0.03 | - | Degrees |

NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. Output is protected for short circuits to ground. Brief short circuits to ground will not degrade reliability, however, continuous ( $100 \%$ duty cycle) output current should not exceed 15 mA for maximum reliability.
3. $\mathrm{V}_{\mathrm{CM}}= \pm 2.5 \mathrm{~V}$. At $-40^{\circ} \mathrm{C}$ Product is tested at $\mathrm{V}_{\mathrm{CM}}= \pm 2.25 \mathrm{~V}$ because short test duration does not allow self heating.
4. $\pm 3.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq \pm 6.5 \mathrm{~V}$.
5. $\overline{\mathrm{Disable}}=0 \mathrm{~V}$.
6. $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{~V}_{I N}=2.5 \mathrm{~V}$. This is the minimum current which must be pulled out of the $\overline{\bar{D} \text { isable }}$ pin in order to disable the output. The output is considered disabled when $-10 \mathrm{mV} \leq \mathrm{V}_{\text {OUT }} \leq+10 \mathrm{mV}$.
7. $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$. This is the maximum current that can be pulled out of the Disable pin with the HA5024 remaining enabled. The HA5024 is considered disabled when the supply current has decreased by at least 0.5 mA .
8. $\mathrm{V}_{\text {OUT }}$ switches from -2 V to +2 V , or from +2 V to -2 V . Specification is from the $25 \%$ to $75 \%$ points.
9. FPBW $=\frac{\text { Slew Rate }}{2 \pi V_{\text {PEAK }}} ; V_{\text {PEAK }}=2 \mathrm{~V}$
10. $R_{L}=100 \Omega, V_{\text {OUT }}=1 \mathrm{~V}$. Measured from $10 \%$ to $90 \%$ points for rise/fall times; from $50 \%$ points of input and output for propagation delay.
11. $R_{L}=400 \Omega, V_{\text {OUT }}=100 \mathrm{mV}$.
12. A. Production Tested; B. Guaranteed Limit or Typical based on characterization; C. Design Typical for information only.
13. $\mathrm{V}_{\text {IN }}= \pm 2.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$.
14. $\mathrm{V}_{\text {OUT }}= \pm 2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{OV}$.
15. $\mathrm{V}_{\mathbb{I N}}=+2 \mathrm{~V}$, $\overline{\text { Disable }}=+5 \mathrm{~V}$ to 0 V . Measured from the $50 \%$ point of $\overline{\text { Disable }}$ to $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$.
16. $\mathrm{V}_{\mathbb{I N}}=+2 \mathrm{~V}$, $\overline{\text { Disable }}=0 \mathrm{~V}$ to +5 V . Measured from the $50 \%$ point of $\overline{\text { Disable }}$ to $\mathrm{V}_{\mathrm{OUT}}=2 \mathrm{~V}$.
17. $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$, Force $\mathrm{V}_{\mathrm{OUT}}$ from 0 V to $\pm 2.5 \mathrm{~V}, \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=50 \mathrm{~ns}$.
18. Measured with a VM700A video tester using an NTC-7 composite VITS.
19. Maximum power dissipation, including output load, must be designed to maintain junction temperature below $+175^{\circ} \mathrm{C}$ for die, and below $+150^{\circ} \mathrm{C}$ for plastic packages. See Applications Information section for safe operating area information.
20. $R_{L}=150 \Omega$.
21. $\mathrm{V}_{\text {OUT }}= \pm 2.5 \mathrm{~V}$. At $-40^{\circ} \mathrm{C}$ Product is tested at $\mathrm{V}_{\text {OUT }}= \pm 2.25 \mathrm{~V}$ because short test duration does not allow self heating.
22. ESD Protection is for human body model tested per MIL-STD-883, Method 3015.7.

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site http://www.intersil.com

