

# SEMICONDUCTOR TECHNICAL DATA

# **KIA2092N**

BIPOLAR LINEAR INTEGRATED CIRCUIT SILICON MONOLITHIC

### POWER DRIVER IC FOR CD PLAYER

The KIA2092N is a power driver IC developed for CD players.

This IC have built-in 4 channel BTL power amplifiers which drives focus-coil, tracking-coil for 3-beam pick-up head, disc motor and feed motor.

### **FEATURES**

- · 4 channel BTL linear drivers
- · Fixed voltage gain: Gv=15dB (Typ.)
- · High output power
  - :  $V_{OM1}$ =5 $V_{P-P}$  (Typ.) @ $V_{CC}$ =5V,  $R_L$ =5 $\Omega$
  - :  $V_{OM2}=6V_{P-P}$  (Typ.) @ $V_{CC}=6V$ ,  $R_L=5\Omega$
- · Thermal shutdown circuit.
- · Input reference voltage short protection
- · Operating Voltage range
  - :  $V_{CC(opr)}=4.0\sim10.0V$  (Ta=25°C)

# | DIM MILLIMETERS | A | 22.0±0.2 | B | 6.4±0.2 | C | 3.5±0.2 | D | 1.0±0.1 | d | 0.40±0.1 | G | 0.61 MIN | H | 42±0.3 | L | 3.0±0.3 | P | 1.778 | T | 0.25±0.1/-0.05 | W | 7.62 | E | 0 - 15

Weight: 1.2g (Typ.)

### BLOCK DIAGRAM



# **KIA2092N**

# MAXIMUM RATINGS (Ta=25°C)

| CHARACTERISTIC        | SYMBOL                  | RATING       | UNIT       |
|-----------------------|-------------------------|--------------|------------|
| Supply Voltage        | Vcc                     | 14           | V          |
| Power Dissipation     | P <sub>D</sub> (Note 1) | (2) (Note 2) | W          |
| Operating Temperature | Topr                    | -30~85       | $^{\circ}$ |
| Storage Temperature   | $T_{ m stg}$            | -55~150      | C          |

(Note 1): Mounted on 50mm×50mm×1.6mm size board with copper area 60% over.

(Note 2) : Derated above Ta=25°C, in the proportion of 62.5 mW/°C

# ELECTRICAL CHARACTERISTICS

(Unless otherwise specified,  $V_{CC}=5V$ ,  $R_L=5\Omega$ ,  $Rg=620\Omega$ ,  $V_{RI}=2.1V$ , f=1kHz, Ta=25°C)

| CHARACTERISTIC                             | SYMBOL              | TEST CONDITION                              | MIN. | TYP. | MAX. | UNIT          |
|--------------------------------------------|---------------------|---------------------------------------------|------|------|------|---------------|
| Operating Voltage                          | Vcc                 | -                                           | 4.0  | -    | 10.0 | V             |
| Quiescent Current                          | $I_{CCQ}$           | V <sub>in</sub> =0, R <sub>L</sub> =OPEN    | 20   | 35   | 60   | mA            |
| Input Offset Current                       | $I_{ m IN}$         | V <sub>IN</sub> =2.1V                       | -    | 250  | 800  | nA            |
| V <sub>RI</sub> Terminal Offset Current    | I <sub>10</sub>     | V <sub>RI</sub> =2.1V                       | -    | 35   | 120  | μА            |
| Output Offset Voltage                      | Vo osı              | $V_{CC}$ =5 $V$ , $Rg$ =0 $\Omega$          | -30  | -    | 30   | mV            |
|                                            | Vo osa              | $V_{CC}=8V$ , $Rg=0\Omega$                  | -50  | -    | 50   |               |
|                                            | Vo oss              | $V_{CC}=12V$ , $Rg=0\Omega$                 | -100 | -    | 100  |               |
| Reference Output Voltage                   | V <sub>OUT</sub>    | -                                           | -    | 2.1  | -    | V             |
| Maximum Output Voltage                     | V <sub>OM1</sub>    | V <sub>CC</sub> =5V                         | 4.0  | 5.0  | -    |               |
|                                            | V <sub>OM2</sub>    | V <sub>CC</sub> =6V                         | 5.0  | 6.0  | -    | $V_{P-P}$     |
| Voltage Gain                               | Gv                  | V <sub>in</sub> =100mV <sub>rms</sub>       | 14.5 | 15.5 | 16.5 | dB            |
| Frequency Response                         | fc                  | V <sub>in</sub> =100mV <sub>rms</sub>       | -    | 100  | -    | kHz           |
| Total Harmonic Distortion                  | THD                 | V <sub>in</sub> =100mV <sub>rms</sub>       | -    | -50  | -    | dB            |
| Slew Rate                                  | S.R.                | Vout=2V <sub>P-P</sub>                      | -    | 1.0  | -    | V/μS          |
| Cross Talk                                 | C.T.                | Vout=1V <sub>rms</sub>                      | _    | -60  | -    | dB            |
| Ripple Rejection Ratio                     | R.R.                | $f_{rip}$ =100Hz, $V_{rip}$ =100m $V_{rms}$ | -    | -60  | -    | dB            |
| Thermal Shut Down<br>Temperature           | $T_{TSD}$           | Chip temperature                            | -    | 150  | -    | ${\mathbb C}$ |
| $V_{RI} \sim GND$ Short Protection Voltage | V <sub>RI</sub> OFF | -                                           | 1.4  | 1.6  | 1.8  | V             |

## TEST CIRCUIT



# **KIA2092N**

# TERMINAL EXPLANATION

| TERMINAL<br>No. | SYMBOL            | FUNCTION                                                                                                                                                                                          | EQUIVALENT CIRCUIT                                         |  |  |
|-----------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|--|
| 1               | PW GND            | Power GND  Connected to substrate.  D, D, D, D pin are connected inside.                                                                                                                          | SV <sub>CC</sub> PV <sub>CC</sub>                          |  |  |
| 2               | OUT(-) 1          | Inverted output for CH1                                                                                                                                                                           |                                                            |  |  |
| 3               | PVccı             | Supply terminal of output stage for CH1  • Supply terminal of output stage are not connected to other channel terminal.                                                                           | OUT                                                        |  |  |
| 4               | OUT(+) 1          | Non-inverted output for CH1                                                                                                                                                                       | PGND                                                       |  |  |
| 5               | $ m V_{INI}$      | Input for CH1  • Not biased inside                                                                                                                                                                | IN O                                                       |  |  |
| 6               | $ m V_{RI}$       | <ul> <li>Input reference voltage</li> <li>Under condition of V<sub>RI</sub>≤1.8V, internal bias circuit is shut off.</li> <li>No signal input condition: V<sub>RI</sub>=V<sub>IN</sub></li> </ul> | V <sub>RI</sub> O O O O O O O O O O O O O O O O O O O      |  |  |
| 7               | $ m V_{CI}$       | Output reference voltage $ \cdot \ V_{\text{OUT}} = V_{\text{CI}} = (V_{\text{CC}} - V_{\text{F}})/2 $                                                                                            | SV <sub>CC</sub> V <sub>CI</sub> V <sub>CI</sub> SGND SGND |  |  |
| 8               | $ m V_{IN2}$      | Input for CH2                                                                                                                                                                                     |                                                            |  |  |
| 9               | OUT(+)2           | Non-inverted output for CH2                                                                                                                                                                       | _                                                          |  |  |
| 10              | PV <sub>CC2</sub> | Supply terminal of output stage for CH2                                                                                                                                                           | Same as channel 1                                          |  |  |
| 11              | OUT(-)2           | Inverted output for CH2                                                                                                                                                                           |                                                            |  |  |
| 12              | PW GND            | Power GND                                                                                                                                                                                         |                                                            |  |  |
| 13              | PW GND            | Power GND                                                                                                                                                                                         |                                                            |  |  |
| 14              | OUT(-)3           | Inverted output for CH3                                                                                                                                                                           |                                                            |  |  |
| 15              | $PV_{CC3}$        | Supply terminal of output stage for CH3                                                                                                                                                           | Same as channel 1                                          |  |  |
| 16              | OUT(+)3           | Non-inverted output for CH3                                                                                                                                                                       |                                                            |  |  |
| 17              | $ m V_{IN3}$      | Input for CH3                                                                                                                                                                                     |                                                            |  |  |
| 18              | S GND             | Supply terminal of small signal GND                                                                                                                                                               | -                                                          |  |  |
| 19              | s vcc             | Small signal GND                                                                                                                                                                                  | -                                                          |  |  |
| 20              | $V_{\rm IN4}$     | Input for CH4                                                                                                                                                                                     |                                                            |  |  |
| 21              | OUT(+)4           | Non-inverted output for CH4                                                                                                                                                                       | 1                                                          |  |  |
| 22              | PV <sub>CC4</sub> | Supply terminal of output stage for CH4                                                                                                                                                           | Same as channel 1                                          |  |  |
| 23              | OUT(-)4           | Inverted output for CH4                                                                                                                                                                           |                                                            |  |  |
| 24              | PW GND            | Power GND                                                                                                                                                                                         | -                                                          |  |  |

# **KIA2092N**

### PRECAUTION USE

- Input Stage
  - · Input stages are consisted of differential circuit of NPN Tr, and have built-in IB compensation circuit.
- Built-in Driver
  - · Each channel driver consists of BTL configuration linear amplifier.
  - · Voltage gain is fixed: G<sub>V</sub>=15.5dB (Typ.)
  - Voltage loss for output stage is  $2V_{BE}=V_{CE}(sat)$  for positive cycle,  $V_{CE}(sat)$  for negative cycle, because of no-bootstrap circuit. So, output DC voltage is designed as less than  $1/2~V_{CC}$ .
- V<sub>RI</sub> Terminal
  - · VRI is reference voltage terminal for input signal.
  - If reference voltage from servo IC drop less than 1.8V, protection circuit operates and shut off bias circuit inside. This operation is to prevent load from moving undesirably in case of  $V_{RI}$  drop for accident or some reason.

### • Vci Terminal

- Output DC voltage is determined by circuit of this terminal inside as ;  $V_{\text{CI}}=V_{\text{OUT}(DC)}=(V_{\text{CC}}-V_F)/2$
- Output signal dynamic range is depend on  $V_{CC}$  On the other hand, input signal dynamic range is determined by  $V_{RI}$  as mentioned and voltage gain is fixed inside. So, maximum output voltage does not increase as  $V_{CC}$  increases.
- $\cdot$  Because of BTL configuration, Ripple Rejection Ratio does not improve not much when capacitor is connected to  $V_{\text{CI}}$  terminal to GND.

### • GND

- Large signal GND is for output stage and small signal GND is for stages from input circuit to pro-output stage.
- · These GND pins are not connected inside.
- The heat of power dissipation is transferred to PCB, through these PW-GND pin, because, ①, ②, ③ pin are connected each other and to substrate of pellet to connected copper foil area as large as possible.
- Oscillation preventive capacitor
  - We recommend to use the capacitor of 0.1µF, between each output terminals. But perform the temperature test to check the oscillation allowance, since the oscillation allowance is varied according to the causes described below.
    - 1) Supply voltage
    - 2) Ambient temperature
    - 3) Load impedance
    - 4) Capacity value of condenser
    - 5) Kind of condenser
    - 6) Layout of printed board
- $\bullet$  We recommend to connect Pass-condenser, which is about 10 to 100 $\mu$ F between  $V_{RI}$  terminal and GND.
- V<sub>CI</sub> terminal is recommend to use "OPEN".