# LTC2914



# Quad UV/OV Positive/Negative Voltage Monitor

The LTC<sup>®</sup>2914 is a quad input voltage monitor intended for

monitoring multiple voltages in a variety of applications.

Dual inputs for each monitored voltage allow monitoring

four separate undervoltage (UV) conditions and four

separate overvoltage (OV) conditions. All monitors share a

common undervoltage output and a common overvoltage

output. The LTC2914-1 has latching capability for the

overvoltage output. The LTC2914-2 has functionality to

disable both the overvoltage and undervoltage outputs.

Polarity selection and a buffered reference allow monitoring

up to two separate negative voltages. A three-state input pin

allows setting the polarity of two inputs without requiring

any external components. Glitch filtering ensures reliable

The LTC2914 provides a precise, versatile, space-con-

scious, micropower solution for voltage monitoring.

reset operation without false or noisy triggering.

IT, LT, LTC and LTM are registered trademarks of Linear Technology Corporation.

All other trademarks are the property of their respective owners.

DESCRIPTION

### FEATURES

- Monitors Four Voltages Simultaneously
- Adjustable UV and OV Trip Values
- Guaranteed Threshold Accuracy: ±1.5% of Monitored Voltage over Temperature
- Input Glitch Rejection
- Monitors up to Two Negative Voltages
- Buffered 1V Reference Output
- Adjustable Reset Timeout with Timeout Disable
- 62µA Quiescent Current
- Open-Drain  $\overline{\text{OV}}$  and  $\overline{\text{UV}}$  Outputs
- Guaranteed  $\overline{OV}$  and  $\overline{UV}$  for  $V_{CC} \ge 1V$
- Available in 16-Lead SSOP and 16-Lead (5mm × 3mm) DFN Packages

## **APPLICATIONS**

- Desktop and Notebook Computers
- Network Servers
- Core, I/O Voltage Monitors

# TYPICAL APPLICATION

Quad UV/OV Supply Monitor, 10% Tolerance, 5V, 3.3V, 2.5V, 1.8V







# ABSOLUTE MAXIMUM RATINGS (Notes 1, 2)

### Terminal Voltages

| i o i i i i o i i i go o                    |                                  | <b>۳</b> |
|---------------------------------------------|----------------------------------|----------|
| V <sub>CC</sub> (Note 3)                    | –0.3V to 6V                      |          |
| <u>ŌŬ, ŪV</u>                               |                                  |          |
| TMR                                         | 0.3V to (V <sub>CC</sub> + 0.3V) |          |
| VLn, VHn, LATCH, DIS, SEL                   | –0.3V to 7.5V                    | Sto      |
| Terminal Currents                           |                                  | Lea      |
| I <sub>VCC</sub>                            | 10mA                             |          |
| Reference Load Current (I <sub>REF</sub> ). | ±1mA                             |          |
| Ι <sub>ŪV</sub> , Ι <sub>ΟV</sub>           | 10mA                             |          |
|                                             |                                  |          |

| Operating Temperature Range          |                |
|--------------------------------------|----------------|
| LTC2914C                             | 0°C to 70°C    |
| LTC2914I                             | 40°C to 85°C   |
| LTC2914H                             | 40°C to 125°C  |
| Storage Temperature Range            | –65°C to 150°C |
| Lead Temperature (Soldering, 10 sec) |                |
| SSOP                                 | 300°C          |

# PACKAGE/ORDER INFORMATION



\*The temperature grade is identified by a label on the shipping container.



**ELECTRICAL CHARACTERISTICS** temperature range, otherwise specifications are at  $T_A = 25^{\circ}$ C.  $V_{CC} = 3.3$ V, VLn = 0.45V, VHn = 0.55V,  $LATCH = V_{CC}$ ,  $SEL = V_{CC}$ , DIS = Open unless otherwise noted. (Note 2)

| SYMBOL                  | PARAMETER                                                  | CONDITIONS                                                                                                                                                               |   | MIN   | ТҮР         | MAX                | UNITS  |
|-------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|-------------|--------------------|--------|
| V <sub>SHUNT</sub>      | V <sub>CC</sub> Shunt Regulator Voltage                    | I <sub>CC</sub> = 5mA                                                                                                                                                    | • | 6.2   | 6.6         | 6.9                | V      |
|                         |                                                            | -40°C < T <sub>A</sub> < 125°C                                                                                                                                           | • | 6.2   | 6.6         | 7.0                | V      |
| ΔV <sub>SHUNT</sub>     | V <sub>CC</sub> Shunt Regulator Load Regulation            | I <sub>CC</sub> = 2mA to 10mA                                                                                                                                            | • |       | 200         | 300                | mV     |
| V <sub>CC</sub>         | Supply Voltage (Note 3)                                    |                                                                                                                                                                          | • | 2.3   |             | V <sub>SHUNT</sub> | V      |
| V <sub>CCR(MIN)</sub>   | Minimum V <sub>CC</sub> Output Valid                       | DIS = 0V                                                                                                                                                                 | • |       |             | 1                  | V      |
| V <sub>CC(UVLO)</sub>   | Supply Undervoltage Lockout                                | V <sub>CC</sub> Rising, DIS = 0V                                                                                                                                         | • | 1.9   | 2           | 2.1                | V      |
| $\Delta V_{CC(UVHYST)}$ | Supply Undervoltage Lockout Hysteresis                     | DIS = 0V                                                                                                                                                                 | • | 5     | 25          | 50                 | mV     |
| ICC                     | Supply Current                                             | V <sub>CC</sub> = 2.3V to 6V                                                                                                                                             | • |       | 62          | 100                | μA     |
| V <sub>REF</sub>        | Reference Output Voltage                                   | I <sub>VREF</sub> = ±1mA                                                                                                                                                 | • | 0.985 | 1           | 1.015              | V      |
|                         |                                                            | $-40^{\circ}C < T_A < 125^{\circ}C$                                                                                                                                      | • | 0.985 | 1           | 1.020              | V      |
| V <sub>UOT</sub>        | Undervoltage/Overvoltage Voltage Threshold                 |                                                                                                                                                                          | • | 492   | 500         | 508                | mV     |
| tuod                    | Undervoltage/Overvoltage Voltage Threshold to Output Delay | $VHn = V_{UOT} - 5mV \text{ or } VLn = V_{UOT} + 5mV$                                                                                                                    | • | 50    | 125         | 500                | μs     |
| IVHL                    | VHn, VLn Input Current                                     |                                                                                                                                                                          | • |       |             | ±15                | nA     |
|                         |                                                            | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < 125^{\circ}\text{C}$                                                                                                        | • |       |             | ±30                | nA     |
| t <sub>UOTO</sub>       | UV/OV Time-Out Period                                      | C <sub>TMR</sub> = 1nF                                                                                                                                                   | • | 6     | 8.5         | 12.5               | ms     |
|                         |                                                            | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < 125^{\circ}\text{C}$                                                                                                        | • | 6     | 8.5         | 14                 | ms     |
| VLATCH(IH)              | OV Latch Clear Input High                                  |                                                                                                                                                                          | • | 1.2   |             |                    | V      |
| VLATCH(IL)              | OV Latch Clear Threshold Input Low                         |                                                                                                                                                                          | • |       |             | 0.8                | V      |
| ILATCH                  | LATCH Input Current                                        | V <sub>LATCH</sub> > 0.5V                                                                                                                                                | • |       |             | ±1                 | μA     |
| V <sub>DIS(IH)</sub>    | DIS Input High                                             |                                                                                                                                                                          | • | 1.2   |             |                    | V      |
| V <sub>DIS(IL)</sub>    | DIS Input Low                                              |                                                                                                                                                                          | • |       |             | 0.8                | V      |
| I <sub>DIS</sub>        | DIS Input Current                                          | V <sub>DIS</sub> > 0.5V                                                                                                                                                  | • | 1     | 2           | 3                  | μA     |
| I <sub>TMR(UP)</sub>    | TMR Pull-Up Current                                        | V <sub>TMR</sub> = 0V                                                                                                                                                    | • | -1.3  | -2.1        | -2.8               | μA     |
|                         |                                                            | $-40^{\circ}C < T_A < 125^{\circ}C$                                                                                                                                      | • | -1.2  | -2.1        | -2.8               | μA     |
| I <sub>TMR(DOWN)</sub>  | TMR Pull-Down Current                                      | V <sub>TMR</sub> = 1.6V                                                                                                                                                  | • | 1.3   | 2.1         | 2.8                | μA     |
|                         |                                                            | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < 125^{\circ}\text{C}$                                                                                                        | • | 1.2   | 2.1         | 2.8                | μA     |
| V <sub>TMR(DIS)</sub>   | Timer Disable Voltage                                      | Referenced to V <sub>CC</sub>                                                                                                                                            | • | -180  | -270        |                    | mV     |
| V <sub>OH</sub>         | Output Voltage High UV/OV                                  | $V_{CC} = 2.3 V$ , $I_{\overline{UV}/\overline{OV}} = -1 \mu A$                                                                                                          | • | 1     |             |                    | V      |
| V <sub>OL</sub>         | Output Voltage Low UV/OV                                   | $ \begin{array}{l} V_{CC} = 2.3 \text{V}, \ I_{\overline{UV}/\overline{OV}} = 2.5 \text{mA} \\ V_{CC} = 1 \text{V}, \ I_{\overline{UV}} = 100 \mu \text{A} \end{array} $ | • |       | 0.1<br>0.01 | 0.3<br>0.15        | V<br>V |
| Three-State In          | put SEL                                                    | •                                                                                                                                                                        |   |       |             | · · · · · ·        |        |
| V <sub>IL</sub>         | Low Level Input Voltage                                    |                                                                                                                                                                          |   |       |             | 0.4                | V      |
| VIH                     | High Level Input Voltage                                   |                                                                                                                                                                          | • | 1.4   |             |                    | V      |
| VZ                      | Pin Voltage when Left in Hi-Z State                        | I <sub>SEL</sub> = ±10μA                                                                                                                                                 | • | 0.7   | 0.9         | 1.1                | V      |
|                         |                                                            | $-40^{\circ}C < T_A < 125^{\circ}C$                                                                                                                                      | • | 0.6   | 0.9         | 1.2                | V      |
| I <sub>SEL</sub>        | SEL High, Low Input Current                                |                                                                                                                                                                          | • |       |             | ±25                | μA     |
| I <sub>SEL(MAX)</sub>   | Maximum SEL Input Current                                  | SEL Tied to Either V <sub>CC</sub> or GND                                                                                                                                | • |       |             | ±30                | μA     |



# LTC2914

# **ELECTRICAL CHARACTERISTICS**

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** All currents into pins are positive; all voltages are referenced to GND unless otherwise noted.

**Note 3:**  $V_{CC}$  maximum pin voltage is limited by input current. Since the  $V_{CC}$  pin has an internal 6.5V shunt regulator, a low impedance supply that exceeds 6V may exceed the rated terminal current. Operation from higher voltage supplies requires a series dropping resistor. See Applications Information.







## **TYPICAL PERFORMANCE CHARACTERISTICS**

Specifications are at  $T_A$  = 25°C,  $V_{CC}$  = 3.3V unless otherwise noted.





**Buffered Reference Voltage** 

Transient Duration vs Comparator Overdrive



Reset Timeout Period vs Temperature













UV, I<sub>SINK</sub> vs V<sub>CC</sub> 5 VHn = 0.45V  $SEL = V_{CC}$ PULL-DOWN CURRENT, IUV (mA) 4 UV AT 150mV 3 2 UV AT 50mV 1 0 0 2 3 4 1

SUPPLY VOLTAGE, V<sub>CC</sub> (V)

5

2914 G10





# LTC2914

# PIN FUNCTIONS

**DIS** (Pin 13, LTC2914-2): Output Disable Input. Disables the  $\overline{OV}$  and  $\overline{UV}$  output pins. When DIS is pulled high, the  $\overline{OV}$  and  $\overline{UV}$  pins are not asserted except during a UVLO condition. Pin has a weak (2µA) internal pull-down to GND. Leave pin open if unused.

**Exposed Pad (Pin 17, DFN Package):** Exposed Pad may be left open or connected to device ground.

GND (Pin 9): Device Ground

**LATCH (Pin 13, LTC2914-1):**  $\overline{OV}$  Latch Clear/Bypass Input. When pulled low,  $\overline{OV}$  is latched when asserted. When pulled high,  $\overline{OV}$  latch is cleared. While held high,  $\overline{OV}$  has the same delay and output characteristics as  $\overline{UV}$ .

 $\overline{\text{OV}}$  (Pin 11): Overvoltage Logic Output. Asserts low when any positive polarity input voltage is above threshold or any negative polarity input voltage is below threshold. Latched low (LTC2914-1). Held low for an adjustable delay time after all inputs are valid (LTC2914-2). Pin has a weak pull-up to V<sub>CC</sub> and may be pulled above V<sub>CC</sub> using an external pull-up. Leave pin open if unused.

**REF (Pin 10):** Buffered Reference Output. 1V reference used for the offset of negative-monitoring applications. The buffered reference sources and sinks up to 1mA. The reference drives capacitive loads up to 1nF. Larger capacitive loads may cause instability. Leave pin open if unused.

**SEL (Pin 14):** Input Polarity Select Three-State Input. Connect to  $V_{CC}$ , GND or leave unconnected in open state to select one of three possible input polarity combinations (refer to Table 1).

**TMR (Pin 15):** Reset Delay Timer. Attach an external capacitor ( $C_{TMR}$ ) of at least 10pF to GND to set a reset delay time of 9ms/nF. A 1nF capacitor will generate an 8.5ms reset delay time. Tie pin to V<sub>CC</sub> to bypass timer.

 $\overline{UV}$  (Pin 12): Undervoltage Logic Output. Asserts low when any positive polarity input voltage is below threshold or any negative polarity input voltage is above threshold. Held low for an adjustable delay time after all voltage inputs are valid. Pin has a weak pull-up to V<sub>CC</sub> and may be pulled above V<sub>CC</sub> using an external pull-up. Leave pin open if unused.

 $V_{CC}$  (Pin 16): Supply Voltage. Bypass this pin to GND with a 0.1µF (or greater) capacitor. Operates as a direct supply input for voltages up to 6V. Operates as a shunt regulator for supply voltages greater than 6V and must have a resistance between the pin and the supply to limit input current to no greater than 10mA. When used without a current-limiting resistance, pin voltage must not exceed 6V.

**VH1/VH2 (Pin 1/Pin 3):** Voltage High Inputs 1 and 2. When the voltage on this pin is below 0.5V, an undervoltage condition is triggered. Tie pin to  $V_{CC}$  if unused.

**VH3/VH4 (Pin 5/Pin 7):** Voltage High Inputs 3 and 4. The polarity of the input is selected by the state of the SEL pin (refer to Table 1). When the monitored input is configured as a positive voltage, an undervoltage condition is triggered when the pin is below 0.5V. When the monitored input is configured as a negative voltage, an overvoltage condition is triggered when the pin is below 0.5V. Tie pin to  $V_{CC}$  if unused.

**VL1/VL2 (Pin 2/Pin 4):** Voltage Low Inputs 1 and 2. When the voltage on this pin is above 0.5V, an overvoltage condition is triggered. Tie pin to GND if unused.

**VL3/VL4 (Pin 6/Pin 8):** Voltage Low Inputs 3 and 4. The polarity of the input is selected by the state of the SEL pin (refer to Table 1). When the monitored input is configured as a positive voltage, an overvoltage condition is triggered when the pin is above 0.5V. When the monitored input is configured as a negative voltage, an undervoltage condition is triggered when the pin is above 0.5V. Tie pin to GND if unused.



### **BLOCK DIAGRAM**





### Voltage Monitoring

The LTC2914 is a low power quad voltage monitoring circuit with four undervoltage and four overvoltage inputs. A timeout period that holds  $\overline{OV}$  or  $\overline{UV}$  asserted after all faults have cleared is adjustable using an external capacitor and is externally disabled.

Each voltage monitor has two inputs (VHn and VLn) for detecting undervoltage and overvoltage conditions. When configured to monitor a positive voltage  $V_n$  using the 3-resistor circuit configuration shown in Figure 1, VHn is connected to the high-side tap of the resistive divider and VLn is connected to the low-side tap of the resistive divider. If an input is configured as a negative voltage monitor, the outputs UV<sub>n</sub> and OV<sub>n</sub> in Figure 1 are swapped internally. V<sub>n</sub> is then connected as shown in Figure 2. Note, VHn is still connected to the high-side tap and VLn is still connected to the high-side tap and VLn is still connected to the high-side tap and VLn is still connected to the high-side tap.

### **Polarity Selection**

The three-state polarity-select pin (SEL) selects one of three possible polarity combinations for the input thresholds, as described in Table 1. When an input is configured for negative supply monitoring, VHn is configured to trigger an overvoltage condition and VLn is configured to trigger an undervoltage condition. With this configuration, an OV condition occurs when the supply voltage is more negative than the configured threshold and a UV condition occurs when the voltage is less negative than the configured threshold.



Figure 1. 3-Resistor Positive UV/OV Monitoring Configuration

The three-state input pin SEL is connected to GND,  $V_{CC}$  or left unconnected during normal operation. When the pin is left unconnected, the maximum leakage allowed from the pin is  $\pm 10\mu$ A to ensure it remains in the open state. Table 1 shows the three possible selections of polarity based on the SEL pin connection.

| SEL             | V3 INPUT                                                                                                  | V4 INPUT                                                         |
|-----------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| V <sub>CC</sub> | Positive                                                                                                  | Positive                                                         |
|                 | $\begin{array}{l} VH3 < V_{UOT} \twoheadrightarrow UV \\ VL3 > V_{UOT} \twoheadrightarrow OV \end{array}$ | $VH4 < V_{UOT} \rightarrow UV$<br>$VL4 > V_{UOT} \rightarrow 0V$ |
| Open            | Positive                                                                                                  | Negative                                                         |
|                 | $\begin{array}{l} VH3 < V_{UOT} \twoheadrightarrow UV \\ VL3 > V_{UOT} \twoheadrightarrow OV \end{array}$ | $VH4 < V_{UOT} \rightarrow OV$<br>$VL4 > V_{UOT} \rightarrow UV$ |
| GND             | Negative                                                                                                  | Negative                                                         |
|                 | $\begin{array}{l} VH3 < V_{UOT} \rightarrow OV \\ VL3 > V_{UOT} \rightarrow UV \end{array}$               | $VH4 < V_{UOT} \rightarrow OV$<br>$VL4 > V_{UOT} \rightarrow UV$ |

### **3-Step Design Procedure**

The following 3-step design procedure allows selecting appropriate resistances to obtain the desired UV and OV trip points for the positive voltage monitor circuit in Figure 1 and the negative voltage monitor circuit in Figure 2.



Figure 2. 3-Resistor Negative UV/OV Monitoring Configuration



For positive supply monitoring,  $V_n$  is the desired nominal operating voltage,  $I_n$  is the desired nominal current through the resistive divider,  $V_{OV}$  is the desired overvoltage trip point and  $V_{UV}$  is the desired undervoltage trip point.

For negative supply monitoring, to compensate for the 1V reference, 1V must be subtracted from  $V_n,\,V_{OV}$  and  $V_{UV}$  before using each in the following equations.

#### 1. Choose RA to obtain the desired OV trip point

R<sub>A</sub> is chosen to set the desired trip point for the overvoltage monitor.

$$R_{A} = \left| \frac{0.5V}{I_{n}} \bullet \frac{V_{n}}{V_{0V}} \right|$$
(1)

### 2. Choose $R_B$ to obtain the desired UV trip point

Once  $R_A$  is known,  $R_B$  is chosen to set the desired trip point for the undervoltage monitor.

$$R_{B} = \left| \frac{0.5V}{I_{n}} \bullet \frac{V_{n}}{V_{UV}} \right| - R_{A}$$
(2)

#### 3. Choose R<sub>C</sub> to Complete the Design

Once R<sub>A</sub> and R<sub>B</sub> are known, R<sub>C</sub> is determined by:

$$R_{C} = \left| \frac{V_{n}}{I_{n}} \right| - R_{A} - R_{B}$$
(3)

If any of the variables  $V_n,\,I_n,\,V_{UV}\,\text{or}\,V_{OV}\,\text{change},\,\text{then each step must be recalculated}.$ 

#### **Positive Voltage Monitor Example**

A positive voltage monitor application is shown in Figure 3. The monitored voltage is a 5V  $\pm$ 10% supply. Nominal current in the resistive divider is 10µA.



Figure 3. Positive Supply Monitor



1. Find R<sub>A</sub> to set the OV trip point of the monitor.

$$R_{A} = \left| \frac{0.5V}{10\mu A} \bullet \frac{5V}{5.5V} \right| \approx 45.3k$$

2. Find R<sub>B</sub> to set the UV trip point of the monitor.

$$R_{B} = \left| \frac{0.5V}{10\mu A} \bullet \frac{5V}{4.5V} \right| - 45.3k \cong 10.2k$$

3. Determine  $R_C$  to complete the design.

$$R_{C} = \left| \frac{5V}{10\mu A} \right| - 45.3k - 10.2k \approx 442k$$

#### **Negative Voltage Monitor Example**

A negative voltage monitor application is shown in Figure 4. The monitored voltage is a -5V  $\pm 10\%$  supply. Nominal current in the resistive divider is 10µA. For the negative case, 1V is subtracted from V<sub>n</sub>, V<sub>OV</sub> and V<sub>UV</sub>.

1. Find R<sub>A</sub> to set the OV trip point of the monitor.

$$\mathsf{R}_{\mathsf{A}} = \left| \frac{0.5\mathsf{V}}{10\mu\mathsf{A}} \bullet \frac{-5\mathsf{V} - 1\mathsf{V}}{-5.5\mathsf{V} - 1\mathsf{V}} \right| \approx 46.4\mathsf{k}$$

2. Find R<sub>B</sub> to set the UV trip point of the monitor.

$$R_{B} = \left| \frac{0.5V}{10\mu A} \bullet \frac{5V - 1V}{4.5V - 1V} \right| - 46.4k \cong 8.45k$$

3. Determine  $R_C$  to complete the design.

$$R_{C} = \left| \frac{-5V - 1V}{10\mu A} \right| - 46.4k - 8.45k \approx 549k$$



Figure 4. Negative Supply Monitor

### Power-Up/Power-Down

As soon as  $V_{CC}$  reaches 1V during power-up, the  $\overline{UV}$  output asserts low and the  $\overline{OV}$  output weakly pulls to  $V_{CC}.$ 

The LTC2914 is guaranteed to assert  $\overline{\text{UV}}$  low and  $\overline{\text{OV}}$  high under conditions of low V<sub>CC</sub>, down to V<sub>CC</sub> = 1V. Above V<sub>CC</sub> = 2V (2.1V maximum) the VH and VL inputs take control.

Once all VH inputs and  $V_{CC}$  become valid an internal timer is started. After an adjustable delay time,  $\overline{UV}$  weakly pulls high.

### Threshold Accuracy

Reset threshold accuracy is important in a supply-sensitive system. Ideally, such a system resets only if supply voltages fall outside the exact thresholds for a specified margin. All LTC2914 inputs have a relative threshold accuracy of  $\pm 1.5\%$  over the full operating temperature range.

For example, when the LTC2914 is programmed to monitor a 5V input with a 10% tolerance, the desired UV trip point is 4.5V. Because of the  $\pm$ 1.5% relative accuracy of the LTC2914, the UV trip point is between 4.433V and 4.567V which is 4.5V  $\pm$ 1.5%.

Likewise, the accuracy of the resistances chosen for  $R_A$ ,  $R_B$  and  $R_C$  affect the UV and OV trip points as well. Using the example just given, if the resistances used to set the UV trip point have 1% accuracy, the UV trip range is between 4.354V and 4.650V. This is illustrated in the following calculations.

The UV trip point is given as:

$$V_{UV} = 0.5V \left(1 + \frac{R_C}{R_A + R_B}\right)$$

The two extreme conditions, with a relative accuracy of 1.5% and resistance accuracy of 1%, result in:

$$V_{UV(MIN)} = 0.5V \bullet 0.985 \bullet \left(1 + \frac{R_{C} \bullet 0.99}{(R_{A} + R_{B}) \bullet 1.01}\right)$$

and

$$V_{UV(MAX)} = 0.5V \bullet 1.015 \bullet \left( 1 + \frac{R_{C} \bullet 1.01}{(R_{A} + R_{B}) \bullet 0.99} \right)$$
  
For a desired trip point of 4.5V,  $\frac{R_{C}}{R_{A} + R_{B}} = 8$ 

Therefore,

$$V_{UV(MIN)} = 0.5V \bullet 0.985 \bullet \left(1 + 8\frac{0.99}{1.01}\right) = 4.354V$$

and

$$V_{UV(MAX)} = 0.5V \cdot 1.015 \cdot \left(1 + 8\frac{1.01}{0.99}\right) = 4.650V$$

### **Glitch Immunity**

In any supervisory application, noise riding on the monitored DC voltage causes spurious resets. To solve this problem without adding hysteresis, which causes a new error term in the trip voltage, the LTC2914 lowpass filters the output of the first stage comparator at each input. This filter integrates the output of the comparator before asserting the UV or OV logic. A transient at the input of the comparator of sufficient magnitude and duration triggers the output logic. The Typical Performance Characteristics section shows a graph of the Transient Duration vs Comparator Overdrive.



### UV/OV Timing

The LTC2914 has an adjustable timeout period ( $t_{UOTO}$ ) that holds  $\overline{OV}$  or  $\overline{UV}$  asserted after all faults have cleared. This assures a minimum reset pulse width allowing a settling time delay for the monitored voltage after it has entered the valid region of operation.

When any VH input drops below its designed threshold, the  $\overline{UV}$  pin asserts low. When all inputs recover above their designed thresholds, the UV output timer starts. If all inputs remain above their designed thresholds when the timer finishes, the  $\overline{UV}$  pin weakly pulls high. However, if any input falls below its designed threshold during this time-out period, the timer resets and restarts when all inputs are above the designed thresholds. The  $\overline{OV}$  output behaves as the  $\overline{UV}$  output when  $\overline{LATCH}$  is high (LTC2914-1).

### Selecting the UV/OV Timing Capacitor

The UV and OV timeout period ( $t_{UOTO}$ ) for the LTC2914 is adjustable to accommodate a variety of applications. Connecting a capacitor,  $C_{TMR}$ , between the TMR pin and ground sets the timeout period. The value of capacitor needed for a particular timeout period is:

 $C_{TMR} = t_{UOTO} \bullet 115 \bullet 10^{-9} (F/s)$ 

The Reset Timeout Period vs Capacitance graph found in the Typical Performance Characteristics shows the desired delay time as a function of the value of the timer capacitor that must be used. The TMR pin must have a minimum of 10pF or be tied to  $V_{CC}$ . For long timeout periods, the only limitation is the availability of a large value capacitor with low leakage. Capacitor leakage current must not exceed the minimum TMR charging current of 1.3µA. Tying the TMR pin to  $V_{CC}$  bypasses the timeout period.

### **Undervoltage Lockout**

When V<sub>CC</sub> falls below 2V, the LTC2914 asserts an undervoltage lockout (UVLO) condition. During UVLO,  $\overline{UV}$  is asserted and pulled low while  $\overline{OV}$  is cleared and blocked from asserting. When V<sub>CC</sub> rises above 2V,  $\overline{UV}$  follows the same timing procedure as an undervoltage condition on any input.

### **Shunt Regulator**

The LTC2914 has an internal shunt regulator. The V<sub>CC</sub> pin operates as a direct supply input for voltages up to 6V. Under this condition, the quiescent current of the device remains below a maximum of 100µA. For V<sub>CC</sub> voltages higher than 6V, the device operates as a shunt regulator and must have a resistance R<sub>Z</sub> between the supply and the V<sub>CC</sub> pin to limit the current to no greater than 10mA.

When choosing this resistance value, choose an appropriate location on the I-V curve shown in the Typical Performance Characteristics section to accommodate variations in  $V_{CC}$  due to changes in current through  $R_Z$ .

### $\overline{\text{UV}}$ and $\overline{\text{OV}}$ Output Characteristics

The DC characteristics of the  $\overline{UV}$  and  $\overline{OV}$  pull-up and pull-down strength are shown in the Typical Performance Characteristics section. Each pin has a weak internal pull-up to V<sub>CC</sub> and a strong pull-down to ground. This arrangement allows these pins to have open-drain behavior while possessing several other beneficial characteristics. The weak pull-up eliminates the need for an external pull-up resistor when the rise time on the pin is not critical. On the other hand, the open-drain configuration allows for wired-OR connections and is useful when more than one signal needs to pull down on the output. V<sub>CC</sub> of 1V guarantees a maximum V<sub>OL</sub> = 0.15V at  $\overline{UV}$ .



At  $V_{CC} = 1V$ , the weak pull-up current on  $\overline{OV}$  is barely turned on. Therefore, an external pull-up resistor of no more than 100k is recommended on the  $\overline{OV}$  pin if the state and pull-up strength of the  $\overline{OV}$  pin is crucial at very low  $V_{CC}$ .

Note however, by adding an external pull-up resistor, the pull-up strength on the  $\overline{OV}$  pin is increased. Therefore, if it is connected in a wired-OR connection, the pull-down strength of any single device must accommodate this additional pull-up strength.

### **Output Rise and Fall Time Estimation**

The  $\overline{\text{UV}}$  and  $\overline{\text{OV}}$  outputs have strong pull-down capability. The following formula estimates the output fall time (90% to 10%) for a particular external load capacitance (C<sub>LOAD</sub>):

 $t_{FALL} \approx 2.2 \bullet R_{PD} \bullet C_{LOAD}$ 

where  $R_{PD}$  is the on-resistance of the internal pull-down transistor, typically  $50\Omega$  at  $V_{CC} > 1V$  and at room temperature (25°C).  $C_{LOAD}$  is the external load capacitance on the pin. Assuming a 150pF load capacitance, the fall time is 16.5ns.

The rise time on the  $\overline{UV}$  and  $\overline{OV}$  pins is limited by a 400k pull-up resistance to V<sub>CC</sub>. A similar formula estimates the output rise time (10% to 90%) at the  $\overline{UV}$  and  $\overline{OV}$  pins:

 $t_{RISE}\approx 2.2 \bullet R_{PU} \bullet C_{LOAD}$ 

where  $R_{PU}$  is the pull-up resistance.

### **OV** Latch (LTC2914-1)

With the LATCH pin held low, the  $\overline{\text{OV}}$  pin latches low when an OV condition is detected. The latch is cleared by raising the LATCH pin high. If an  $\overline{\text{OV}}$  condition clears while LATCH is held high, the latch is bypassed and the  $\overline{\text{OV}}$  pin behaves the same as the UV pin with a similar timeout period at the output. If LATCH is pulled low while the timeout period is active, the  $\overline{\text{OV}}$  pin latches as before.

### Disable (LTC2914-2)

The LTC2914-2 allows disabling the  $\overline{\text{UV}}$  and  $\overline{\text{OV}}$  outputs via the DIS pin. Pulling DIS high forces both outputs to remain weakly pulled high, regardless of any faults that occur on the inputs. However, if a UVLO condition occurs,  $\overline{\text{UV}}$  asserts and pulls low, but the timeout function is bypassed.  $\overline{\text{UV}}$  pulls high as soon as the UVLO condition is cleared.

DIS has a weak  $2\mu A$  (typical) internal pull-down current guaranteeing normal operation with the pin left open.



### **TYPICAL APPLICATIONS**

Quad UV/OV Supply Monitor, 10% Tolerance, 5V, 3.3V, 2.5V, 1.8V



Dual Positive and Dual Negative UV/OV Supply Monitor, 10% Tolerance, 5V, 3.3V, -5V, -3.3V







Triple UV/OV Supply Monitor Powered from 48V, 10% Tolerance, 48V, 5V, 2.5V



### PACKAGE DESCRIPTION



**DHC Package** 

**GN Package** 16-Lead Plastic SSOP (Narrow .150 Inch) (Reference LTC DWG # 05-08-1641)





1. CONTROLLING DIMENSION: INCHES

2. DIMENSIONS ARE IN  $\frac{\text{INCHES}}{(\text{MILLIMETERS})}$ 

3. DRAWING NOT TO SCALE

\* DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006' (0.152mm) PER SIDE \*\* DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010' (0.254mm) PER SIDE







Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

## TYPICAL APPLICATION



Quad UV/OV Supply Monitor with LED Undervoltage and Overvoltage Indicator and Manual Undervoltage Reset Button, 10% Tolerance, 12V, 5V, 3.3V, 2.5V

# **RELATED PARTS**

| PART NUMBER                 | DESCRIPTION                                                          | COMMENTS                                                                                        |
|-----------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| LTC1326/<br>LTC1326-2.5     | Micropower Precision Triple Supply Monitor for 5V/2.5V, 3.3V and ADJ | 4.725V, 3.118V, 1V Threshold (±0.75%)                                                           |
| LTC1726-2.5/<br>LTC1726-5   | Micropower Triple Supply Monitor for 2.5V/5V, 3.3V and ADJ           | Adjustable RESET and Watchdog Time-Outs                                                         |
| LTC1727-2.5/<br>LTC1727-5   | Micropower Triple Supply Monitor with Open-Drain Reset               | Individual Monitor Outputs in MSOP                                                              |
| LTC1728-1.8/<br>LTC1728-3.3 | Micropower Triple Supply Monitor with Open-Drain Reset               | 5-Lead SOT-23 Package                                                                           |
| LTC1728-2.5/<br>LTC1728-5   | Micropower Triple Supply Monitor with Open-Drain Reset               | 5-Lead SOT-23 Package                                                                           |
| LTC1985-1.8                 | Micropower Triple Supply Monitor with Push-Pull Reset                | 5-Lead SOT-23 Package                                                                           |
| LTC2900                     | Programmable Quad Supply Monitor                                     | Adjustable RESET, 10-Lead MSOP and 3mm x 3mm 10-Lead DFN Package                                |
| LTC2901                     | Programmable Quad Supply Monitor                                     | Adjustable RESET and Watchdog Timer, 16-Lead SSOP Package                                       |
| LTC2902                     | Programmable Quad Supply Monitor                                     | Adjustable RESET and Tolerance, 16-Lead SSOP Package,<br>Margining Functions                    |
| LTC2903                     | Precision Quad Supply Monitor                                        | 6-Lead SOT-23 Package, Ultralow Voltage Reset                                                   |
| LTC2904                     | Three-State Programmable Precision Dual Supply Monitor               | Adjustable Tolerance, 8-Lead SOT-23 Package                                                     |
| LTC2905                     | Three-State Programmable Precision Dual Supply Monitor               | Adjustable RESET and Tolerance, 8-Lead SOT-23 Package                                           |
| LTC2906                     | Precision Dual Supply Monitor 1 Selectable and 1 Adjustable          | Separate V <sub>CC</sub> Pin, RST/RST Outputs                                                   |
| LTC2907                     | Precision Dual Supply Monitor 1 Selectable and 1 Adjustable          | Separate V <sub>CC</sub> , Adjustable Reset Timer                                               |
| LTC2908                     | Precision Six Supply Monitor                                         | 8-Lead TSOT-23 and 3mm × 2mm DFN Packages                                                       |
| LTC2909                     | Precision Dual Input UV, OV and Negative Voltage Monitor             | Separate $V_{CC}$ Pin, Adjustable Reset Timer, 8-Lead TSOT-23 and 3mm $\times$ 2mm DFN Packages |
|                             |                                                                      |                                                                                                 |

LT 1007 REV A · PRINTED IN USA TECHNOLOGY © LINEAR TECHNOLOGY CORPORATION 2006