## features

## - Three 800 mA Outputs

- High Efficiency: Up to 95\%
- 2.25V to 5.5V Input Voltage Range
- Low Ripple (<20mVP-p) Burst Mode ${ }^{\circledR}$ Operation $\mathrm{I}_{\mathrm{a}}: 58 \mathrm{~A} \mathrm{~A}$
- 2.25MHz Constant Frequency Operation or
- Synchronizable to External 1MHz to 3MHz Clock
- Power Good Indicators Ease Supply Sequencing
- 0.6V Reference Allows Low Output Voltages
- Current Mode Operation/Excellent Transient Response
- Low Profile 16-Lead 3mm $\times 3 \mathrm{~mm}$ QFN Package


## APPLICATIONS

- Smart Phones
- Wireless and DSL Modems
- Digital Still Cameras
- Portable Instruments
- Point of Load Regulation
$\boldsymbol{\Omega}$, LT, LTC, LTM and Burst Mode are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.
Protected by U.S. Patents including 6580258, 5481178, 6127815, 6498466, 6611131.


## DESCRIPTION

The LTC®3545/LTC3545-1 are triple, high efficiency, monolithic synchronous buck regulators using a constant frequency, current mode architecture. The regulators operate independently with separate run pins. The 2.25 V to 5.5V input voltage range makes the LTC3545/LTC3545-1 well suited for single Li-Ion battery-powered applications. Low ripple pulse skip mode or high efficiency Burst Mode operation is externally selectable. PWM pulse skip mode operation provides very low output ripple voltage while Burst Mode operation increases efficiency at low output loads.

Switching frequency is internally set to 2.25 MHz , or the switching frequency can be synchronized to an external 1 MHz to 3 MHz clock. Power good indicators easily allow power on sequencing between the three regulators.
The internal synchronous switches increase efficiency and eliminate external Schottky diodes. Low output voltages are supported with the 0.6 V feedback reference voltage.
The LTC3545-1 replaces the SYNC/MODE function with a third PGOOD pin and forces Burst Mode operation.

## TYPICAL APPLICATION

High Efficiency Triple Step-Down Converter with Power Sequencing


Efficiency and Loss vs Load Current


## LTC3545/LTC3545-1

## ABSOLUTE MAXIMUUM RATINGS (Note 1)

Input Supply Voltage. $\qquad$ -0.3V to 6V N-Channel Sink Current (DC) (Note 8) 1.1A

RUNx, PGOODx... -0.3 V to $\left(\mathrm{V}_{\text {IN }}+0.3 \mathrm{~V}\right) \quad$ Peak SW Sink and Source Current (Note 8) 1.3 A
$V_{\text {FBx }}$, SYNC/MODE ....................... -0.3 V to ( $\mathrm{V}_{\text {IN }}+0.3 \mathrm{~V}$ ) Operating Temperature Range................. $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
SWx $\qquad$ -0.3 V to $\left(\mathrm{V}_{\text {IN }}+0.3 \mathrm{~V}\right)$ Junction Temperature (Notes 3, 4) $125^{\circ} \mathrm{C}$
P-Switch Source Current (DC) (Note 8) ...................1.1A Storage Temperature Range.................. $-65^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

## pin CONFIGURATION

## LTC3545



## LTC3545-1



## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC3545EUD\#PBF | LTC3545EUD\#TRPBF | LCSR | 16 -Lead $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC3545EUD-1\#PBF | LTC3545EUD-1\#TRPBF | LDDP | 16 -Lead $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges.
Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/
ELECTRICAL CHARACTERISTICS
The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{I N}=3.6 \mathrm{~V}$ unless otherwise noted. (Note 2)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| General Characteristics |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage Range |  | $\bullet$ | 2.25 |  | 5.5 | V |
| $\mathrm{V}_{\text {FBX }}$ | Regulated Feedback Voltage (Note 5) | $\begin{aligned} & \mathrm{T}_{A}=25^{\circ} \mathrm{C}, \\ & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 0.592 \\ & 0.588 \end{aligned}$ | $\begin{aligned} & \hline 0.6 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & 0.608 \\ & 0.612 \end{aligned}$ | V |
| $\Delta \mathrm{V}_{\text {FBX }}$ | Reference Voltage Line Regulation (Note 5) | $\mathrm{V}_{\text {IN }}=2.25 \mathrm{~V}$ to 5.5 V | $\bullet$ |  | 0.08 | 0.15 | \%/V |
| VLoadreg | Output Voltage Load Regulation (Note 6) |  |  |  | 0.5 |  | \% |

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{I N}=3.6 \mathrm{~V}$ unless otherwise noted. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {FB }}$ | Feedback Pin Leakage |  |  |  |  | 80 | nA |
| $I_{\text {S }}$ | Input DC Bias Current Active Mode (Pulse Skip) Burst Mode (All Regulators Sleeping) Shutdown | $V_{\text {FB }}=0.5 \mathrm{~V} \text { or } \mathrm{V}_{\text {OUT }}=90 \%, \mathrm{I}_{\mathrm{LOAD}}=0 \mathrm{~A} \text {, }$ <br> 2.25MHz, Three Regulators Enabled, |  |  | $\begin{gathered} 680 \\ 58 \\ 0.1 \end{gathered}$ | $\begin{aligned} & 750 \\ & 70 \\ & 2.0 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| fosc | Oscillator Frequency |  | $\bullet$ | 1.8 | 2.25 | 2.7 | MHz |
| $\mathrm{f}_{\text {SYNC }}$ | Synchronization Frequency | LTC3545 Only | $\bullet$ | 1 |  | 3 | MHz |
| $\mathrm{V}_{\text {RUN(HIGH) }}$ | RUNx Input High Voltage |  | $\bullet$ | 1 |  |  | V |
| VRUN(LOW) | RUNx Input Low Voltage |  | $\bullet$ |  |  | 0.3 | V |
| IRUN | RUN Leakage Current |  |  |  | $\pm 0.1$ | $\pm 1$ | $\mu \mathrm{A}$ |
| ILSW | SWx Leakage | $\mathrm{V}_{\text {RUN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {SW }}=0 \mathrm{~V}$ or $5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}$ |  |  | $\pm 0.1$ | $\pm 1$ | $\mu \mathrm{A}$ |
| ISYNC | SYNC Leakage | $\begin{aligned} & V_{\text {RUNX }}=0 \mathrm{~V}, \mathrm{~V}_{\text {SYNC }}=0 \mathrm{~V} \text { or } 5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V} \end{aligned}$ |  |  | $\pm 0.1$ | $\pm 1$ | $\mu \mathrm{A}$ |
| TPGOOD | Power Good Threshold-Deviation From VFB Steady State (0.6V) | $\mathrm{V}_{\text {FBX }}$ Ramping Up <br> $\mathrm{V}_{\text {FBx }}$ Ramping Down |  |  | $\begin{aligned} & \hline-7.5 \\ & -10 \end{aligned}$ |  | \% |
| RPGOOD | Power Good Pull-Down On-Resistance | $\mathrm{IPGD}=50 \mathrm{~mA}$ | $\bullet$ |  | 14 | 50 | $\Omega$ |
| MODE/SYNC | Thresholds |  |  |  | 0.93 |  | V |

Individual Regulator Characteristics

| $\mathrm{t}_{\text {Ss }}$ | Soft-Start Period | $V_{\text {FB }}=10 \%$ to $90 \%$ Fullscale |  |  | 850 | 1100 | $\mu \mathrm{S}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IPK | Peak Switch Current Limit | $\mathrm{V}_{\text {FB }}<\mathrm{V}_{\text {FBREG }}$, Duty Cycle $<35 \%$ |  | 1 | 1.3 | 1.6 | A |
| $\mathrm{I}_{0}$ | Input DC Bias Current Active Mode (Pulse Skip) Burst Mode Operation | $\mathrm{V}_{\text {FB }}=0.5 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=0 \mathrm{~A}, 2.25 \mathrm{MHz}$ |  |  | $\begin{gathered} 310 \\ 31 \end{gathered}$ |  | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $\overline{\mathrm{R}_{\text {PEET }}}$ | $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of P-Channel FET (Note 7) | $\mathrm{I}_{\text {SW }}=100 \mathrm{~mA}$ |  |  | 0.35 |  | $\Omega$ |
| $\mathrm{R}_{\text {NFET }}$ | $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ of N-Channel FET (Note 7) | $\mathrm{I}_{\text {SW }}=-100 \mathrm{~mA}$ |  |  | 0.35 |  | $\Omega$ |
| VUVLO | Undervoltage Lockout | (High V CC to Low) | $\bullet$ |  | 1.8 | 2.25 | V |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: The LTC3545/LTC3545-1 are guaranteed to meet performance specifications from $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. Specifications over the $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ operating temperature range are assured by design, characterization and correlation with statistical process controls.
Note 3: $T_{J}$ is calculated from the ambient temperature $T_{A}$ and power dissipation $P_{D}$ according to the following formula:

$$
\mathrm{T}_{J}=\mathrm{T}_{\mathrm{A}}+\left(\mathrm{P}_{\mathrm{D}}\right)\left(68^{\circ} \mathrm{C} / \mathrm{W}\right)
$$

This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed $125^{\circ} \mathrm{C}$ when overtemperature is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

Note 4: This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed $125^{\circ} \mathrm{C}$ when overtemperature is active.
Continuous operation above the specified maximum operating junction temperature may impair device reliability.
Note 5: The LTC3545/LTC3545-1 are tested in a proprietary test mode that connects $\mathrm{V}_{\mathrm{FB}}$ to the output of the error amplifier.
Note 6: Load regulation is inferred by measuring the regulation loop gain.
Note 7: The QFN switch-on resistance is guaranteed by correlation to water level measurements.
Note 8: Guaranteed by long-term current density limitations.

## LTC3545/LTC3545-1

## TYPICAL PERFORMANCE CHARACTERISTICS


$V_{\text {REF }}$ vs Temperature at 2.25 V , 3.6V, 5.5 V

Switching Frequency vs Supply
Voltage and Temperature


3545 G02

## Burst Mode Operation



Load Regulation, All Channels


3545603
Supply Current vs Temperature Burst Mode Operation


## TYPICAL PERFORMAOCE CHARACTERISTICS



Channel 1 Load Step Response


Efficiency vs Load Current, Burst Mode Operation


Channel 2 Load Step Response


Efficiency vs Load Current, Pulse Skipping Operation


Channel 3 Load Step Response


## LTC3545/LTC3545-1

## TYPICAL PERFORMAOCE CHARACTERISTICS



Start-Up From Shutdown Loaded
$\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}$
LOAD $=600 \mathrm{~mA}$, ALL CHANNELS

Start-Up From Shutdown
No Load


Load Step Crosstalk


${ }^{3545}$ G16
NFET $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ vs Supply Voltage


PFET $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ vs Temperature


3545617
NFET $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ vs Temperature


## PIn functions

SW1 (Pin 1): Switch Node Connection to Inductor for Regulator 1. This pin connects to the internal power MOSFET switches.
PGOOD1 (Pin 2): This open-drain output voltage is pulled to a logic low when $\mathrm{V}_{\text {FB } 1}$ is below 0.55 V ( $\mathrm{V}_{\text {OUT1 }}$ is below $90 \%$ of regulated level).
RUN2 (Pin 3): Regulator 2 Enable Pin. Apply a voltage greater than $\mathrm{V}_{\text {RUN(HIGH) }}$ to enable this regulator.
PGOOD2 (Pin 4): This open-drain output voltage is pulled to a logic low when $\mathrm{V}_{\text {FB2 }}$ is below 0.55 V ( $\mathrm{V}_{\text {OUT2 }}$ is below $90 \%$ of regulated level).
SW2 (Pin 5): Switch Node Connection to Inductor for Regulator 2. This pin connects to the internal power MOSFET switches.
PGND (Pin 6): Regulators 2 and 3 Power Path Return.
PV ${ }_{\text {IN }}$ (Pin 7): Power Path Supply Pin for Regulators 2 and 3. This pin must be closely decoupled to PGND, with a $4.7 \mu \mathrm{~F}$ or greater ceramic capacitor.
SW3 (Pin 8): Switch Node Connection to Inductor for Regulator 3. This pin connects to the internal power MOSFET switches.
SYNC/MODE (Pin 9, LTC3545 Only): Mode Select and External Clock Input. When pulled low, part operates in Burst Mode operation. When pulled high, part operates in pulse skipping mode. When driven by a 1 MHz to 3 MHz
external clock, the part operates in pulse skipping mode with a switching frequency equal to the external clock.
PGOOD3 (Pin 9, LTC3545-1 Only): This open-drain output voltage is pulled to a logic low when $V_{\text {FB3 }}$ is below 0.55 V ( $V_{\text {OUT3 }}$ is below $90 \%$ of regulated level). The LTC3545-1 operates in Burst Mode operation only.
RUN3 (Pin 10): Regulator 3 Enable Pin. Apply a voltage greater than $\mathrm{V}_{\text {RUN(HIGH) }}$ to enable this regulator.
$V_{\text {FB3 }}$ (Pin 11): Regulator 3 Feedback Pin. This pin receives the feedback voltage from an external resistive divider across the output.
$V_{\text {FB2 }}$ (Pin 12): Regulator 2 Feedback Pin. This pin receives the feedback voltage from an external resistive divider across the output.
$V_{\text {FB1 }}$ (Pin 13): Regulator 1 Feedback Pin. This pin receives the feedback voltage from an external resistive divider across the output.
RUN1 (Pin 14): Regulator 1 Enable Pin. Apply a voltage greater than $\mathrm{V}_{\text {RUN(HIGH) }}$ to enable this regulator.
$V_{I N}$ (Pin 15): Supply Pin for Internal Reference and Control Circuitry. Power path supply for regulator 1.
GNDA (Pin 16): Ground Pin for Internal Reference and Control Circuitry. Power path return for regulator 1.
Exposed Pad (Pin 17): GND. Must be soldered to the PCB.

## fUnCTIONAL DIAGRAMS



## fUnCTIONAL DIAGRAMS



## LTC3545/LTC3545-1

## OPERATION

## MAIN CONTROL LOOP

The LTC3545/LTC3545-1 use a constantfrequency, current mode step-down architecture. Both the main (P-channel MOSFET) and synchronous (N-channel MOSFET) switches are internal. During normal operation, the internal top power MOSFET is turned on each cycle when the oscillator sets the RS latch, and turned off when the current comparator, $I_{\text {CoMP }}$, resets the RS latch. The peak inductor current at which I ${ }_{\text {comp }}$ resets the RS latch, is controlled by the output of error amplifier EA. When the load current increases, it causes a slight decrease in the feedback voltage FB relative to the 0.6 V reference, which in turn, causes the EA amplifier's output voltage to increase until the average inductor current matches the new load current. While the top MOSFET is off, the bottom MOSFET is turned on until either the inductor current starts to reverse, as indicated by the current reversal comparator, $\mathrm{I}_{\text {RCMP }}$, or the beginning of the next clock cycle.

## PULSE SKIPPING/Burst Mode OPERATION

At light loads, the inductor current may reach zero or reverse on each pulse. The bottom MOSFET is turned off by the current reversal comparator, $I_{\text {RCMP }}$, and the switch voltage will ring. This is discontinuous mode operation, and is normal behavior for the switching regulator.
At very light loads, the LTC3545/LTC3545-1 will automatically begin operating in either pulse skipping or Burst Mode operation depending on the state of the MODE/SYNC pin (LTC3545). In either case the part will begin to skip cycles in order to maintain regulation.

In pulse skip mode, the current pulses are smaller and more frequent, giving lower output ripple. In this mode, internal circuitry remains on and the pulses occur more frequently resulting in lower efficiency than in Burst Mode operation at light loads.

In Burst Mode operation, the part supplies fewer, larger current pulses, resulting in higher output ripple, but much higher lightload efficiency than pulse skip mode. Efficiency is also improved by turning off much of the internal circuitry during the dead time between pulses.

## OPERATION

## SOFT-START

Soft-start reduces surge currents on $V_{I N}$ and output overshoot during start-up. Soft-start on the LTC3545/ LTC3545-1 is implemented by internally ramping the reference signal fed to the error amplifier over approximately a 1 ms period. Figure 1 shows the behavior of the regulator channels during start-up.

## Short-Circuit Protection

Short-circuit protection is achieved by monitoring the inductor current. When the currentexceeds a predetermined level, the main switch is turned off, and the synchronous switch is turned on long enough to allow the current in the inductor to decay below the fault threshold. This prevents a catastrophic inductor current run-away condition, but will still provide current to the output. Output voltage regulation in this condition is not achieved.

## DROPOUT OPERATION

As the input supply voltage decreases to a value approaching the output voltage, the duty cycle increases toward the maximum on-time. Further reduction of the supply voltage
forces the main switch to remain on for more than one cycle until it reaches $100 \%$ duty cycle. The output voltage will then be determined by the input voltage minus the voltage drop across the P-channel MOSFET and the inductor. An important detail to remember is that at low input supply voltages, the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of the P -channel switch increases (see Typical Performance Characteristics). Therefore, the user should calculate the power dissipation when the LTC3545/LTC3545-1 is used at $100 \%$ duty cycle with low input voltage (See Thermal Considerations in the Applications Information section).


Figure 1. Start-Up from Shutdown, No Load

## LTC3545/LTC3545-1

## APPLICATIONS InFORMATION

The basic LTC3545/LTC3545-1 application circuitis shown on the first page of this data sheet. External component selection is driven by the load requirement and begins with the selection of L followed by $\mathrm{C}_{\mathrm{IN}}$ and $\mathrm{C}_{0 U T}$.

## Inductor Selection

For most applications, the value of the inductor will fall in the range of $1 \mu \mathrm{H}$ to $10 \mu \mathrm{H}$. Its value is chosen based on the desired ripple current. Large inductor values lower ripple current and small inductor values result in higher ripple currents. Higher $\mathrm{V}_{\text {IN }}$ or $\mathrm{V}_{\text {OUt }}$ also increases the ripple current as shown in Equation 1. A reasonable starting point for setting ripple current for an 800 mA regulator is $\Delta L_{\mathrm{L}}=320 \mathrm{~mA}(40 \%$ of 800 mA$)$.

$$
\begin{equation*}
\Delta \mathrm{I}_{\mathrm{L}}=\frac{1}{(f)(\mathrm{L})} \mathrm{V}_{\text {OUT }}\left(1-\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {IN }}}\right) \tag{1}
\end{equation*}
$$

The DC current rating of the inductor should be at least equal to the maximum load current plus half the ripple current to prevent core saturation. Thus, a 960 mA rated inductor should be enough for mostapplications ( $800 \mathrm{~mA}+160 \mathrm{~mA}$ ). For better efficiency, choose a low DCR inductor.

## Inductor Core Selection

Different core materials and shapes will change the size/current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and don't radiate much energy, but generally cost more than powdered iron core inductors with similar electrical characteristics. The choice of which style inductor to use often depends more on the price vs size requirements and any radiated field/EMI requirements than on what the LTC3545/LTC3545-1 require to operate. Table 1 shows typical surface mount inductors that work well in LTC3545/LTC3545-1 applications.

Table 1. Representative Surface Mount Inductors

| PART <br> NUMBER | VALUE <br> $(\mu \mathbf{H})$ | DCR <br> $(\Omega$ MAX $)$ | MAX DC <br> CURRENT $(\mathbf{A})$ | $\mathbf{W} \times \mathbf{L} \times \mathbf{H}\left(\mathbf{m m}^{\mathbf{3}}\right)$ |
| :--- | :---: | :---: | :---: | :---: |
| Wurth WE- | 1.5 | 0.035 | 1.75 | $3.8 \times 3.8 \times 1.65$ |
| TPC 744031 | 2.5 | 0.045 | 1.45 |  |
|  | 3.6 | 0.065 | 1.38 |  |
| CoilCraft | 1 | 0.06 | 2.5 | $4.0 \times 4.0 \times 1.1$ |
| LPS4012 | 1.5 | 0.07 | 2.5 |  |
|  | 2.2 | 0.1 | 2.1 |  |
|  | 3.3 | 0.1 | 1.5 |  |
| Sumida | 1.4 | 0.055 | 1.8 | $4.0 \times 4.0 \times 1.2$ |
| CDH38D11/ | 2.4 | 0.094 | 1.3 |  |
| SLD | 3.6 | 0.13 | 1.1 |  |
| Sumida | 1.5 | 0.043 | 1.55 | $3.8 \times 3.8 \times 1.8$ |
| CDRH3D16 | 2.2 | 0.075 | 1.2 |  |
|  | 3.3 | 0.11 | 1.1 |  |

## $\mathrm{C}_{\text {IN }}$ and $\mathrm{C}_{\text {OUT }}$ Selection

In continuous mode, a worst-case estimate for the input current ripple can be determined by assuming that the source current of the top MOSFET is a square wave of duty cycle $\mathrm{V}_{\text {OUT }} N_{\text {IN }}$, and amplitude $\mathrm{I}_{\text {OUT(MAX). }}$. To prevent large voltage transients, a low ESR input capacitor sized for the maximum RMS current must be used. The maximum RMS capacitor current is given by:

$$
\mathrm{I}_{\text {RMS }} \cong \mathrm{I}_{\text {OUT(MAX })} \frac{\sqrt{V_{\text {OUT }}\left(V_{\text {IN }}-V_{\text {OUT }}\right)}}{V_{\text {IN }}}
$$

This formula has a maximum at $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {OUT }}$, where $\mathrm{I}_{\text {RMS }}$ $=\mathrm{I}_{\mathrm{Out}} / 2$. This simple worst-case condition is commonly used for design. Note that the capacitor manufacturer's ripple current ratings are often based on 2000 hours of life (non-ceramic capacitors). This makes it advisable to further de-rate the capacitor, or choose a capacitor rated at a higher temperature than required. Always consult the manufacturer if there is any question.

## APPLICATIONS INFORMATION

The selection of $\mathrm{C}_{\text {OUt }}$ is driven by the required effective series resistance (ESR). Typically, once the ESR requirement for $\mathrm{C}_{\text {Out }}$ has been met, the RMS current rating generally far exceeds the I IIPPLE(P-P) requirement. The output ripple $\Delta \mathrm{V}_{\text {OUT }}$ is determined by:

$$
\Delta \mathrm{V}_{\text {OUT }} \cong \Delta \mathrm{I}_{\mathrm{L}}\left(E S R+\frac{1}{8 \bullet f \bullet \mathrm{C}_{\text {OUT }}}\right)
$$

where $f=$ operating frequency, Cout $=$ output capacitance and $\Delta I_{L}=$ ripple current in the inductor. For a fixed output voltage, the output ripple is highest at maximum input voltage since $\Delta_{\mathrm{L}}$ increases with input voltage.

## Using Ceramic Input and Output Capacitors

Higher value, lower cost, ceramic capacitors are now widely available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. Because the LTC3545/LTC3545-1's control loop does not depend on the output capacitor's ESR for stable operation, ceramic capacitors can be used freely to achieve very low output ripple and small circuit size.
However, care must be taken when ceramic capacitors are used at the input and the output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input, $\mathrm{V}_{\mathrm{IN}}$. At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at $\mathrm{V}_{\mathrm{IN}}$, large enough to damage the part.
When choosing the input and output ceramic capacitors, choose the X5R or X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size.

## Output Voltage Programming

The output voltage is set by tying $\mathrm{V}_{\mathrm{FB}}$ to a resistive divider according to the following formula:

$$
\mathrm{V}_{\text {OUT }}=0.6 \mathrm{~V}\left(1+\frac{\mathrm{R} 2}{\mathrm{R} 1}\right)
$$

The external resistive divider is connected to the output allowing remote voltage sensing as shown in Figure 2.


Figure 2. Setting the LTC3545 Output Voltage

## Efficiency Considerations

The efficiency of a switching regulator is equal to the output power divided by the input power times $100 \%$. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Efficiency can be expressed as: Efficiency $=100 \%-(\mathrm{L} 1+\mathrm{L} 2+\mathrm{L} 3+\ldots)$ where L1, L2, etc. are the individual losses as a percentage of input power.
Although all dissipative elements in the circuit produce losses, two main sources usually account for most of the Iosses in LTC3545/LTC3545-1 circuits: $V_{\text {IN }}$ quiescent current and $I^{2} \mathrm{R}$ losses. $\mathrm{V}_{\text {IN }}$ quiescent current loss dominates the efficiency loss at low load currents, whereas the $I^{2} R$ loss dominates the efficiency loss at medium to high load currents. In a typical efficiency plot, the efficiency curve at very low load currents can be misleading since the actual power lost is of little consequence as illustrated on the front page of the data sheet.

## LTC3545/LTC3545-1

## APPLICATIONS INFORMATION

1. The quiescent current is due to two components: the DC bias current as given in the electrical characteristics and the internal main switch and synchronous switch gate charge currents. The gate charge current results from switching the gate capacitance of the internal power MOSFET switches. Each time the gate is switched from high to low to high again, a packet of charge, dQ, moves from $\mathrm{PV}_{\text {IN }}$ to ground. The resulting $\mathrm{dQ} / \mathrm{dt}$ is the current out of $P V_{\text {IN }}$ that is typically larger than the DC bias current and proportional to frequency. Both the DC bias and gate charge losses are proportional to $\mathrm{PV}^{\mathrm{IN}}$ and thus their effects will be more pronounced at higher supply voltages.
2. $I^{2} \mathrm{R}$ losses are calculated from the resistances of the internal switches, $\mathrm{R}_{\mathrm{SW}}$, and external inductor $\mathrm{R}_{\mathrm{L}}$. In continuous mode, the average output current flowing through inductor $L$ is "chopped" between the main switch and the synchronous switch. Thus, the series resistance looking into the SW pin is a function of both top and bottom MOSFET $R_{D S(O N)}$ and the duty cycle (DC) as follows:

$$
R_{S W}=\left(R_{D S(O N) T O P)}(D C)+\left(R_{D S(O N) B O T}\right)(1-D C)\right.
$$

The $R_{D S(O N)}$ for both the top and bottom MOSFETs can be obtained from the Typical Performance Characteristics curves. Thus, to obtain $I^{2} R$ losses, simply add $R_{S w}$ to $R_{L}$ and multiply the result by the square of the average output current.

Other losses when in switching operation, including $\mathrm{C}_{\mathrm{IN}}$ and $\mathrm{C}_{\text {OUT }}$ ESR dissipative losses and inductor core losses, generally account for less than $2 \%$ total additional loss.

## Thermal Considerations

The LTC3545/LTC3545-1 requires the package backplane metal to be well soldered to the PC board. This gives the QFN package exceptional thermal properties, making it difficult in normal operation to exceed the maximum junction temperature of the part. In most applications the LTC3545/LTC3545-1 do not dissipate much heat due to their high efficiency. In applications where the LTC3545/ LTC3545-1 are running at high ambient temperature with low supply voltage and high duty cycles, such as in dropout, the heat dissipated may exceed the maximum
junction temperature of the part if it is not well thermally grounded. If the junction temperature reaches approximately $150^{\circ} \mathrm{C}$, the power switches will be turned off and the SW nodes will become high impedance.
To prevent the LTC3545/LTC3545-1 from exceeding the maximum junction temperature, the user will need to do some thermal analysis. The goal of the thermal analysis is to determine whether the power dissipated exceeds the maximum junction temperature of the part. The temperature rise is given by:

$$
T_{R}=P_{D} \bullet \theta_{J A}
$$

where $P_{D}$ is the power dissipated by the regulator and $\theta_{\mathrm{JA}}$ is the thermal resistance from the junction of the die to the ambient temperature.

The junction temperature, $T_{J}$, is given by:

$$
T_{J}=T_{A}+T_{R}
$$

where $T_{A}$ is the ambient temperature.
As an example, consider one channel of the LTC3545/ LTC3545-1 in dropout at an input voltage of 2.5 V , a load current of 800 mA , and an ambient temperature of $85^{\circ} \mathrm{C}$. From the typical performance graph of switch resistance, the $R_{D S(O N)}$ of the P -channel switch at $85^{\circ} \mathrm{C}$ can be estimated as $0.42 \Omega$. Therefore, power dissipated by the channel is:

$$
P_{D}=I_{\text {LOAD }}{ }^{2} \cdot R_{\text {DS(ON }}=0.27 \mathrm{~W}
$$

The $\theta_{\mathrm{JA}}$ for the $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ QFN package is $68^{\circ} \mathrm{C} / \mathrm{W}$. The temperature rise due to this power dissipation is:

$$
T_{R}=\theta_{J A} \cdot P_{D}=18^{\circ} \mathrm{C}
$$

And a junction temperature of:

$$
\mathrm{T}_{J}=85^{\circ} \mathrm{C}+18^{\circ} \mathrm{C}=103^{\circ} \mathrm{C}
$$

which is below the maximum junction temperature of $125^{\circ} \mathrm{C}$. This would not be the case if all three channels were operating at 800 mA in dropout. Then $\mathrm{T}_{\mathrm{R}}=55^{\circ} \mathrm{C}$, limiting the allowed ambient temperature in this scenario to less than $70^{\circ} \mathrm{C}$.

## APPLICATIONS INFORMATION

Similar situations can occur when all three channels are operating at maximum loads at high ambient temperature. As an example, consider a channel supplying 800 mA at 1.8 V output and $85 \%$ efficiency. The dissipated power can be calculated using

$$
\text { Loss }=P_{0}\left(\frac{1-E}{E}\right)=1.4 \mathrm{~W} \cdot 0.17=0.25 \mathrm{~W}
$$

where $P_{0}$ is the output power and $E$ is the efficiency. In this case the temperature rise is $17^{\circ} \mathrm{C}$, similar to the dropout scenario described above. Whereas one channel operating at these levels will safely fall within the temperature limitations of the part, three channels operating simultaneously at these levels will place limits on the peak ambient temperature.

Note that at higher supply voltages, the junction temperature is lower due to reduced switch resistance $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$.

## Checking Transient Response

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, $\mathrm{V}_{\text {OUT }}$ immediately shifts by an amount equal to ( $\Delta I_{\text {LOAD }} \bullet E S R$ ), where $E S R$ is the effective series resistance of COUT. $\Delta_{\text {LOAD }}$ also begins to charge or discharge $\mathrm{C}_{0 \cup}$, which generates a feedback error signal. The regulator loop then acts to return $\mathrm{V}_{\text {OUT }}$ to its steady-state value. During this recovery time $\mathrm{V}_{\text {OUT }}$ can be monitored for overshoot or ringing that would indicate a stability problem. For a detailed explanation of switching control loop theory, see Application Note 76.

A second, more severe transient is caused by switching in loads with large ( $>1 \mu \mathrm{~F}$ ) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with $\mathrm{C}_{\text {OUt, }}$ causing a rapid drop in $\mathrm{V}_{\text {OUT }}$. No regulator can deliver enough current to prevent this problem if the load switch resistance is low and it is driven quickly. The only solution is to limit the rise time of the switch drive so that the load rise time is limited to approximately ( 25 - C LOAD . Thus, a $10 \mu \mathrm{~F}$ capacitor charging to 3.3 V would require a $250 \mu$ s rise time, limiting the charging current to about 130 mA .

## Design Example

As a design example, consider using the LTC3545/LTC35451 in a portable application with a Li-Ion battery. The battery provides $\mathrm{V}_{\text {IN }}$ ranging from 2.8 V to 4.2 V . The demand on one channel at 2.5 V is 600 mA . Using this channel as an example, first calculate the inductor value for $40 \%$ ripple current ( 240 mA in this example) at maximum $\mathrm{V}_{\text {IN }}$. Using a form of Equation 1:

$$
\mathrm{L} 1=\frac{2.5 \mathrm{~V}}{(2.25 \mathrm{MHz})(240 \mathrm{~mA})}\left(1-\frac{2.5 \mathrm{~V}}{3.6 \mathrm{~V}}\right)=1.41 \mu \mathrm{H}
$$

Use the closest standard value of $1.5 \mu \mathrm{H}$. For low ripple applications, $10 \mu \mathrm{~F}$ is a good choice for the output capacitor. A smaller output capacitor will shorten transient response settling time, but also increase the load transient ripple. A value for $\mathrm{C} 5=4.7 \mu \mathrm{~F}$ should suffice as the source impedance of a Li-Ion battery is very low. C5 and C1 both provide switching current to the output power switches. They should be placed as close a possible to the chip between $\mathrm{V}_{\text {IN }} / G N D A$ and $\mathrm{PV}_{\text {IN }} /$ PGND respectively. $\mathrm{PV}_{\text {IN }}$ and PGND are the supply and return power paths for both channels 2 and 3 , so a value of $10 \mu \mathrm{~F}$ for C 1 is appropriate. The feedback resistors program the output voltage. Minimizing the current in these resistors will maximize efficiency at very light loads, but totals on the order of 200k are a good compromise between efficiency and immunity to any adverse effects of PCB parasitic capacitance on the feedback pins. Choosing $10 \mu \mathrm{~A}$ as the feedback current with 0.6 V feedback voltage makes $\mathrm{R} 4=60 \mathrm{k}$. A close standard $1 \%$ resistor is 60.4 k . Using:

$$
\mathrm{R} 3=\left(\frac{2.5 \mathrm{~V}}{0.6 \mathrm{~V}}-1\right) \cdot \mathrm{R} 4=191.1 \mathrm{k}
$$

The closest standard 1\% resistor is 191k. A 20pF feedforward capacitor is recommended to improve transient response. The component values for the other channels are chosen in a similar fashion. Figure 4 shows the complete schematic for this example, along with the efficiency curve and burst mode ripple at an output current for the 2.5 V output.

## LTC3545/LTC3545-1

## APPLICATIONS INFORMATION

## PC Board Layout Checklist

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC3545/LTC3545-1. These items are also illustrated graphically in Figures 3 and 4 . Figure 3 shows the power path components and traces. In this figure the feedback networks are not shown since they reside on the bottom side of the board. Check the following in your layout:

1. The power traces consisting of the PGND trace, the SW trace, the $\mathrm{PV}_{\text {IN }}$ trace, the $\mathrm{V}_{\text {IN }}$ and GNDA traces, should be kept short direct and wide.
2. Does each of the $\mathrm{V}_{\mathrm{FBx}}$ pins connect directly to the respective feedback resistors? The resistive dividers must be connected between the (+) plate of the cor-
responding output filter capacitor (e.g. C2) and GNDA. If the circuit being powered is at such a distance from the part where voltage drops along circuit traces are large, consider a Kelvin connection from the powered circuit back to the resistive dividers.
3. Keep C1 and C5 as close to the part as possible.
4. Keep the switching nodes (SWx) away from the sensitive $\mathrm{V}_{\text {FBx }}$ nodes.
5. Keep the ground connected plates of the input and output capacitors as close as possible.
6. Care should be taken to provide enough space between unshielded inductors in order to minimize any transformer coupling.


Figure 3. Layout Diagram

## TYPICAL APPLICATIONS



Figure 4. LTC3545 Low Ripple Burst Mode Operation

## LTC3545/LTC3545-1

## TYPICAL APPLICATIONS




Figure 5. LTC3545-1 Three PG00Ds and Power Sequencing

## PACKAGE DESCRIPTION

## UD Package

16-Lead Plastic QFN ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1700 Rev A)
Exposed Pad Variation AA


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS
BOTTOM VIEW-EXPOSED PAD


NOTE:

1. DRAWING CONFORMS TO JEDEC PACKAGE OUTLINE MO-220 VARIATION (WEED-4) 2. DRAWING NOT TO SCALE
2. ALL DIMENSIONS ARE IN MILLIMETERS
3. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15 mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION

ON THE TOP AND BOTTOM OF PACKAGE

## LTC3545/LTC3545-1

## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC3405/LTC3405A | 300 mA I Iout, 1.5 MHz , Synchronous Step-Down DC/DC Converters | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=20 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, ThinSOT ${ }^{\text {TM }}$ Package |
| LTC3406/LTC3406B | 600 mA I out, 1.5 MHz , Synchronous Step-Down DC/DC Converters | $96 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUt(MII) }}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=20 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, ThinSOT Package |
| LTC3407/LTC3407-2 | Dual $600 \mathrm{~mA} / 800 \mathrm{~mA} \mathrm{I}_{\text {Out }}, 1.5 \mathrm{MHz} / 2.25 \mathrm{MHz}$, Synchronous Step-Down DC/DC Converters | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MII) }}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 10$-Lead MSE, DFN Packages |
| LTC3409 | 600 mA Iout, $1.7 \mathrm{MHz} / 2.6 \mathrm{MHz}$, Synchronous Step-Down DC/DC Converter | $96 \%$ Efficiency, $\mathrm{V}_{\mathrm{IN}:} 1.6 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUt(MII) }}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=65 \mathrm{\mu A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, DFN Package |
| LTC3410/LTC3410B | 300 mA Iout, $^{2.25 \mathrm{MHz} \text {, Synchronous Step-Down DC/DC }}$ Converters | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=26 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{SC70}$ Package |
| LTC3411 | 1.25A I IOut, 4MHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }} 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=60 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 10$-Lead MSE, DFN Packages |
| LTC3412 | 2.5A Iout, 4MHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUt(MII) }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=60 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 16$-Lead TSSOPE Package |
| LTC3419 | Dual 600mA, 2.25MHz, Synchronous Step-Down DC/DC Converter | $96 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=35 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MS} 10,3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN Package |
| $\begin{aligned} & \text { LTC3441/LTC3442 } \\ & \text { LTC3443 } \\ & \hline \end{aligned}$ | 1.2A Iout, 2MHz, Synchronous Buck-Boost DC/DC Converters | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.4 \mathrm{~V}$ to 5.5 V , $\mathrm{V}_{\text {OUT(MIN): }}: 2.4 \mathrm{~V}$ to $5.25 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=50 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, DFN Package |
| $\begin{aligned} & \text { LTC3531/LTC3531-3 } \\ & \text { LTC3531-3.3 } \\ & \hline \end{aligned}$ | $200 \mathrm{~mA} \mathrm{I}_{\text {OUt, }} 1.5 \mathrm{MHz}$, Synchronous Buck-Boost DC/DC Converters | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}$ : 1.8 V to 5.5 V , $\mathrm{V}_{\text {OUT(MIN) }}$ : 2 V to $5 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=16 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, ThinSOT, DFN Packages |
| LTC3532 | $500 \mathrm{~mA} \mathrm{I}_{\text {OUT, }} 2 \mathrm{MHz}$, Synchronous Buck-Boost DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN }}$ : 2.4 V to 5.5 V , $\mathrm{V}_{\text {OUT(MIN): }}$ : 2.4 V to 5.25 V , $\mathrm{I}_{\mathrm{Q}}=35 \mu \mathrm{~A}$, $\mathrm{I}_{\text {SD }}<1 \mu \mathrm{~A}, 10$-Lead MSE, DFN Packages |
| LTC3544/LTC3544B | $300 \mathrm{~mA}, 2 \times 200 \mathrm{~mA}, 100 \mathrm{~mA}, 2.25 \mathrm{MHz}$ Quad Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }} 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MII) }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=60 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ QFN Package |
| LTC3547 | Dual 300 mA I Iout, 2.25MHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUt(MII) }}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}$, $I_{S D}<1 \mu A, 8$-Lead DFN Package |
| LTC3548/LTC3548-1 LTC3548-2 | Dual $400 \mathrm{~mA} / 800 \mathrm{~mA} \mathrm{I}_{\text {OUT, }} 2.25 \mathrm{MHz}$, Synchronous Step-Down DC/DC Converters | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MII) }}=0.6 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=40 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 10$-Lead MSE, DFN Packages |
| LTC3561 | 1.25A IOUT, 4MHz, Synchronous Step-Down DC/DC Converter | $95 \%$ Efficiency, $\mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=240 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, DFN Package |

