# **LXT914**

# Flexible Quad Ethernet Repeater

## **General Description**

The LXT914 is an integrated multi-port repeater designed for mixed-media networks. It provides all the active circuitry required for the repeater function in a single CMOS device. It includes one Attachment Unit Interface (AUI) port and four 10BASE-T transceivers. The AUI port is mode selectable: DTE mode allows connection of an external transceiver (10BASE2, 10BASE5, 10BASE-T or FOIRL) or a drop cable. MAU mode creates a MAU output allowing direct connection to another DTE interface. The 10BASE-T transceivers are entirely self-contained with internal filters which simplify the design work required for FCC-compliant EMI performance.

An inter-repeater backplane interface allows 128 or more 10BASE-T ports to be cascaded together. In addition, a serial port provides information for network management.

The LXT914 requires only a single 5-volt power supply due to an advanced CMOS fabrication process.

## **Applications**

- · LAN Repeaters
- · Integrated Repeaters
- Switched Repeater Clusters

#### **Features**

- Four integrated 10BASE-T transceivers and one AUI transceiver on a single chip
- Programmable DTE/MAU interface on AUI port
- Seven integrated LED drivers with four unique operational modes
- · On-chip transmit and receive filtering
- Automatic partitioning of faulty ports, enabled on an individual port basis
- Automatic polarity detection and correction
- Programmable squelch level allows extended range in low-noise environments
- Synchronous or asynchronous inter-repeater backplane supports "hot swapping"
- Inter-repeater backplane allows cascaded repeaters, linking 128 or more 10BASE-T ports
- Serial port for selecting programmable options
- 68-pin PLCC (Commercial or Extended temp range)
- 100-pin PQFP (Commercial temp range)

## **LXT914 Block Diagram**





# **TABLE OF CONTENTS**

| PIN ASSIGNMENTS AND SIGNAL DESCRIPTIONS | 12-3  |
|-----------------------------------------|-------|
| FUNCTIONAL DESCRIPTION                  | 12-5  |
| Introduction                            |       |
| External Interfaces                     | 12-9  |
| 10BASE-T Ports                          | 12-9  |
| AUI Port                                | 12-9  |
| Serial Port                             | 12-9  |
| Inter-Repeater Backplane                | 12-9  |
| Internal Repeater Circuitry             |       |
| Initialization                          | 12-10 |
| Local Management Mode Initialization    | 12-10 |
| External Management Mode Initialization | 12-14 |
| 10BASE-T Port Operation                 | 12-15 |
| 10BASE-T Reception                      | 12-15 |
| 10BASE-T Transmission                   | 12-15 |
| 10BASE-T Link Integrity Testing         | 12-15 |
| AUI Port Operation                      | 12-15 |
| AUI Reception                           | 12-15 |
| AUI Transmission                        | 12-15 |
| AUI Mode Selection (DTE/MAU)            | 12-16 |
| Collision Handling                      | 12-16 |
| Security Mode                           | 12-16 |
| LED Display                             | 12-16 |
| APPLICATION INFORMATION                 | 12-19 |
| 12-Port Hub Repeater Schematic          | 12-20 |
| 8-Port Print or File Server Schematic   | 12-24 |
| TEST SPECIFICATIONS                     | 12-26 |
| Absolute Maximum Ratings                | 12-26 |
| Recommended Operating Conditions        |       |
| I/O Electrical Characteristics          | 12-26 |
| AUI Electrical Characteristics          |       |
| Twisted-Pair Electrical Characteristics | 12-27 |
| IRB Electrical Characteristics          |       |
| Switching Characteristics               | 12-28 |
| Serial Port Timing                      |       |
| Inter-Repeater Bus Timing               | 12-29 |



## **LXT914 PIN ASSIGNMENTS AND SIGNAL DESCRIPTIONS**

Figure 1: LXT914 Pin Assignments





**Table 1: LXT914 Power, Ground and Clock Signal Descriptions** 

| Pir  |      |        |     | and Clock Signal Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|------|------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|      |      | Symbol | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| PLCC | PQFP |        |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 1    | 27   | VCC1   | _   | <b>Power Supply Inputs.</b> These pins each require a +5 VDC power supply. The                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 2    | 61   | VCC2   |     | various pins may be supplied from a single power source, but special de-coupling requirements may apply. Each VCC input must be within ±0.3 V of every                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 3    | 62   | VCC3   |     | other VCC input.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 26   | 69   | VCC4   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 49   | 70   | VCC5   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 55   | 88   | VCC6   | _   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 67   | 89   | VCC7   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 68   | 90   | VCC8   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| _    | 91   | VCC9   | _   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| _    | 93   | VCC10  | _   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 9    | 39   | GND1   | _   | <b>Ground.</b> These pins provide ground return paths for the various power supply                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 34   | 41   | GND2   |     | pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 36   | 43   | GND3   | _   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 38   | 44   | GND4   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 39   | 58   | GND5   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 46   | 65   | GND6   | _   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 52   | 66   | GND7   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 58   | 73   | GND8   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| _    | 99   | GND9   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 37   | 42   | RBIAS  | _   | <b>Bias.</b> This pin provides bias current for the internal circuitry. The 100 $\mu A$ bias current is provided through an external 12.4 $k\Omega$ resistor to ground.                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 10   | 4    | BCLKIO | I/O | Backplane Clock. This 10 MHz clock synchronizes multiple repeaters on a common backplane. In the synchronous mode, BCLKIO must be supplied to all repeaters from a common external source. In the asynchronous mode, BCLKIO is supplied only when a repeater is outputting data to the bus. Each repeater outputs its internally recovered clock when it takes control of the bus. Other repeaters on the backplane then sync to BCLKIO for the duration of the transmission. |  |  |  |  |
| 11   | 6    | SYSCLK | I   | <b>System Clock.</b> The required 20 MHz system clock is input at this pin. Clock must have a 40-60 duty cycle with < 10 ns rise time.                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |



**Table 2: LXT914 Inter-Repeater Backplane Signal Descriptions** 

| PLCC | PQFP | Symbol       | I/O | Description                                                                                                                                                                                                                                                                                        |  |  |  |  |
|------|------|--------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 4    | 94   | IRENA        | I/O | <b>Inter-Repeater Backplane Enable.</b> This pin allows individual LXT914 repeaters to take control of the Inter-Repeater Backplane (IRB) data bus (IRDAT). The $\overline{\text{IRENA}}$ bus must be pulled up locally by a 330 $\Omega$ resistor. <sup>1</sup>                                   |  |  |  |  |
| 5    | 95   | IRDAT        | I/O | <b>IRB Data.</b> This pin is used to pass data between multiple repeaters on the IRB. The IRDAT bus must be pulled up locally by a 330 $\Omega$ resistor. <sup>1</sup>                                                                                                                             |  |  |  |  |
| 6    | 96   | IRDEN        | О   | <b>IRB Driver Enable.</b> The IRDEN pin is used to enable external bus drivers which may be required in synchronous systems with large backplanes. This is an active Low signal, maintained for the duration of the data transmission. IRDEN must be pulled up locally by a 330 $\Omega$ resistor. |  |  |  |  |
| 7    | 97   | <u>IRCFS</u> | I/O | IRB Collision Flag Sense (IRCFS) and IRB Collision (IRCOL). These two pins                                                                                                                                                                                                                         |  |  |  |  |
| 8    | 98   | IRCOL        | I/O | are used for collision signalling between multiple LXT914 devices on the Inter-Repeater Backplane (IRB). Both the $\overline{IRCFS}$ bus and the $\overline{IRCOL}$ bus must be pulled up globally with 330 $\Omega$ resistors. (IRCFS requires a precision resistor [±1%].) <sup>2</sup>          |  |  |  |  |

<sup>1.</sup>  $\overline{\text{IRENA}}$  and IRDAT can be buffered between boards in multi-board configurations. Where buffering is used, a 330  $\Omega$  pull-up resistor can be used on each signal, on each board. Where no buffering is used, the total impedance should be no less than 330  $\Omega$ 

**Table 3: LXT914 Mode Select and Control Signal Descriptions** 

| PLCC     | PQFP     | Symbol           | I/O        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|----------|------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12       | 8        | A/SYNC           | I          | Backplane Sync Mode Select. This pin selects the backplane sync mode. When this pin is left floating an internal pull-up defaults to the Asynchronous mode (A/SYNC High). In the asynchronous mode 12 or more LXT914s can be connected on the backplane, and an external 10 MHz backplane clock source is not required. When the synchronous mode is selected (A/SYNC tied Low), 32 or more LXT914s can be connected to the backplane and an external 10 MHz backplane clock source is required. |
| 13       | 9        | LOC/EXT          | Ι          | <b>Management Mode Select.</b> This pin selects the management mode. When this pin is left floating, an internal pull-up defaults to the Local management mode (LOC/EXT High). In the Local mode, setup parameters are downloaded from an EEPROM during initialization. Once initialized with the setup parameters, the repeater functions independently.                                                                                                                                        |
| 28       | 33       | LEDJM/<br>AUISEL | I/O        | <b>LED Driver or DTE/MAU Select.</b> At reset, this pin selects the mode of the AUI port. If left floating, an internal pull-down device forces the AUI port to DTE mode. If pulled High with an external resistor, the port changes to a MAU, in which case the functions of the LEDJM pin are disabled and the default LED mode (Refer to Table 7) is not available.                                                                                                                           |
| _        | 30       | AUISEL           | I          | <b>DTE/MAU Select.</b> This pin changes the mode of the AUI port independent of the condition at reset. This function is available only in the 100-pin PQFP package.                                                                                                                                                                                                                                                                                                                             |
| 17<br>35 | 14<br>40 | LEDM0<br>LEDM1   | I/O<br>I/O | <b>LED Mode 0 &amp; 1 Select.</b> These two pins select one of four possible LED modes of operation. The Functional Description section describes the four modes.                                                                                                                                                                                                                                                                                                                                |



<sup>2.</sup>  $\overline{IRCFS}$  and  $\overline{IRCOL}$  cannot be buffered. In multi-board configurations, the total impedance on  $\overline{IRCOL}$  should be no smaller than 330  $\Omega$   $\overline{IRCFS}$  should be pulled up only once, by a single 330  $\Omega$ , 1% resistor.

**Table 4: LXT914 Serial Port Signal Descriptions (External Management Mode)** 

| PLCC | PQFP | Symbol | I/O | Description                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|------|------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 14   | 11   | SENI   | Ι   | Serial Enable Input. This active Low input is used to access the LXT914 serial interface. To write to the serial input (SDI), an External Management Device (EMD) must drive this pin from High to Low. The input must be asserted Low concurrent with the appearance of data on SDI and remain Low for the duration of the serial input transaction. |  |  |  |  |
| 15   | 12   | SENO   | О   | <b>Serial Enable Output.</b> This active Low output is used to access the serial interface of an EMD. When the LXT914 sends a data stream to the EMD through the serial port (SDO), this output transitions from High to Low and remains Low for the duration of the serial transmission.                                                             |  |  |  |  |
| 16   | 13   | SDI    | I   | <b>Serial Data Input.</b> This pin is the input for the EMD serial interface. Setup and operating parameters are supplied to the LXT914 in a serial data stream through this port when operating in the External Management Mode.                                                                                                                     |  |  |  |  |
| 17   | 14   | SDO    | I/O | <b>Serial Data Output.</b> After each packet transmission or interrupt event, the LXT914 reports status information to the EMD in a serial data stream through this port.                                                                                                                                                                             |  |  |  |  |
| 18   | 16   | SCLK   | Ι   | <b>Serial Clock.</b> This 10 MHz clock synchronizes the serial interface between the LXT914 and the EMD. Both devices must be supplied from the same clock source. In synchronous mode, SCLK and BCLK may be tied together.                                                                                                                           |  |  |  |  |

**Table 5: LXT914 Serial Port Signal Descriptions (Local Management Mode)** 

| PLCC | PQFP | Symbol | 1/0 | Descriptions (Local Management Mode)                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|------|------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 14   | 11   | CS     | O   | Chip Select. The LXT914 is designed for use with an EEPROM or similar device which may be used to store setup parameters and serially download them to the LXT914 during initialization. In a single-device application or in the first device of a daisy chain application, this pin is an active High Chip Select output used to enable the EEPROM.                                                                                         |  |  |  |  |  |
|      |      | SENI   | Ι   | Serial Enable Input. In subsequent devices of a daisy-chain configuration High-to-Low transition on this pin enables the serial input port (SDI). The ir must be asserted concurrent with the appearance of data on SDI and remain Low for the duration of the serial input transaction.                                                                                                                                                      |  |  |  |  |  |
| 15   | 12   | SENO   | 0   | Serial Enable Output. During initialization, the LXT914 accepts 48 bits of setup data through the SDI port. After the 48th bit, the LXT914 asserts this pin Low. When multiple LXT914 devices are connected in a daisy-chain, this output is tied to the SENI input of the next device in the chain. Thus each device in the chain is serially enabled by the previous device until all the devices have read in their 48 bits of setup data. |  |  |  |  |  |
| 16   | 13   | SDI    | I   | <b>Setup Data Input.</b> This pin is the serial input port for the setup parameters (48 bits). This pin should be tied Low if no EEPROM is present.                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| 17   | 14   | RTS    | I/O | <b>Request To Send.</b> In a single-device application or in the first device of a daisy chain application, this pin outputs a 9-bit, active High sequence. This pin must be tied to the EEPROM DI input to trigger the EEPROM to download its stored data. In subsequent devices this pin is not used.                                                                                                                                       |  |  |  |  |  |
| 18   | 16   | SCLKIO | I/O | <b>Serial Clock.</b> A 1 MHz clock provided by the first LXT914 in the chain to all subsequent repeaters and the EEPROM. In the Local mode all repeaters have their SCLKIO pins tied together.                                                                                                                                                                                                                                                |  |  |  |  |  |



**Table 6: LXT914 Miscellaneous Control Signal Descriptions** 

| PLCC           | PQFP           | Symbol                                   | I/O    | Description                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|----------------|----------------|------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 19             | 18             | TEST                                     | I      | <b>Test Mode Select.</b> This pin must be tied Low for normal operation.                                                                                                                                                                                                                                                                           |  |  |  |  |
| 20             | 19             | RESET                                    | I      | <b>RESET.</b> This pin resets the LXT914 circuitry when pulled High for $\geq 1$ ms.                                                                                                                                                                                                                                                               |  |  |  |  |
| 21             | 21             | DSQE<br>(Local)                          | Ι      | <b>DSQE.</b> In Local Mode, this pin controls the SQE function. When High, the SQE function of the AUI port is disabled. When Low, SQE is enabled.                                                                                                                                                                                                 |  |  |  |  |
|                |                | SECTP1 (External)                        | Ι      | <b>Security Mode Select (TP Port 1).</b> In External Mode, this pin enables the security mode for twisted-pair port 1. When pulled High, the LXT914 Jams the port. This pin must be tied Low if external security control is not required.                                                                                                         |  |  |  |  |
| 22<br>23<br>24 | 22<br>23<br>24 | SECTP2<br>SECTP3<br>SECTP4<br>(External) | I<br>I | <b>Security Mode Select (TP Ports 2-4).</b> In External Mode, these pins enable the security mode for the respective twisted-pair ports (TP1 through TP4). When pulled High, the LXT914 jams the affected port. The SEC pins must be tied Low if external security control is not required.                                                        |  |  |  |  |
| 25             | 25             | FPS (Local)                              | I      | <b>First Position Select.</b> In the Local mode this pin identifies the first device in a daisy chain configuration. When tied High (First position), the LXT914 controls the local EEPROM by providing clock and handshaking. When tied Low (Not First), the LXT914 will accept CLK and data in its turn from previous LXT914s in the data chain. |  |  |  |  |
|                |                | SECAUI<br>(External)                     | Ι      | <b>Security Mode Select (AUI Port).</b> In the External mode this pin enables the security mode for the AUI port. When pulled High, the LXT914 jams the AUI port. The security feature is available only in External management mode.                                                                                                              |  |  |  |  |

Table 7: LXT914 LED Driver Signal Descriptions

| PLCC | PQFP | Symbol | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27   | 32   | LEDCF  | 0   | Collision & FIFO Error LED Driver. This tri-state LED driver pin reports collisions and FIFO errors. It pulses Low to report collisions, and pulses High to report FIFO errors. When this pin is connected to the anode of one LED and to the cathode of a second LED, the LXT914 will simultaneously monitor and report both conditions independently.                                                          |
| 28   | 33   | LEDJM  | 0   | Jabber/MJLP & Manchester Code Violation LED Driver. This tri-state LED driver pin reports jabber and code violations. It pulses Low to report MAU Jabber Lockup Protection (MJLP), and pulses High to report Manchester code violations. When this pin is connected to the anode of one LED and to the cathode of a second LED, the LXT914 will simultaneously monitor and report both conditions independently. |
| 29   | 34   | LEDTP1 | О   | Twisted-Pair Port LED Drivers. These tri-state LED drivers use an alternat-                                                                                                                                                                                                                                                                                                                                      |
| 30   | 35   | LEDTP2 | О   | ing pulsed output to report TP port status. Each pin should be tied to a pair of                                                                                                                                                                                                                                                                                                                                 |
| 31   | 36   | LEDTP3 | О   | LEDs (to the anode of one LED and the cathode of a second LED). When connected this way, each pin reports five separate conditions (receive, trans-                                                                                                                                                                                                                                                              |
| 32   | 37   | LEDTP4 | О   | mit, link integrity, reverse polarity and auto partition).                                                                                                                                                                                                                                                                                                                                                       |
| 33   | 38   | LEDAUI | 0   | <b>AUI Port LED Driver.</b> This tri-state LED driver uses an alternating pulsed output to report AUI port status. This pin should be tied to a pair of LEDs (to the anode of one LED and the cathode of a second LED). When connected this way, this pin reports five separate conditions (receive, transmit, receive jabber, receive collision and auto partition.                                             |



**Table 8: LXT914 Repeater Port Signal Descriptions** 

| 100.00   |          | rtopouto.        | ter i oit digital bescriptions |                                                                                                                       |  |  |
|----------|----------|------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|
| PLCC     | PQFP     | Symbol           | I/O                            | Description                                                                                                           |  |  |
| 40       | 46       | AUIDOP           | О                              | AUI Data Outputs (Positive and Negative). These pins are the positive and                                             |  |  |
| 41       | 47       | AUIDON           | О                              | negative data outputs for the AUI Port. In MAU Mode these pins are connected to the DI pins of the DTE.               |  |  |
| 42       | 48       | AUIDIP           | I                              | AUI Data Input (Positive and Negative). These pins are the positive and neg-                                          |  |  |
| 43       | 49       | AUIDIN           | Ι                              | ative data inputs for the AUI Port. In MAU Mode, these pins are connected to the DO pins of the DTE.                  |  |  |
| 44       | 54       | AUICIP           | I/O                            | AUI Collision (Positive and Negative). These pins are the positive and nega-                                          |  |  |
| 45       | 55       | AUICIN           | I/O                            | tive Collision inputs for the AUI Port in DTE Mode. In MAU Mode, these pins output a collision indication to the DTE. |  |  |
| 56       | 71       | TPDOP1           | О                              | Twisted-Pair Data Outputs (Positive and Negative). These pins are the pos-                                            |  |  |
| 57       | 72       | TPDON1           | О                              | itive (TPDOP1-4) and negative (TPDON1-4) outputs to the network from the                                              |  |  |
| 54       | 68       | TPDOP2           | О                              | respective twisted-pair ports.                                                                                        |  |  |
| 53       | 67       | TPDON2           | О                              |                                                                                                                       |  |  |
| 50       | 63       | TPDOP3           | О                              |                                                                                                                       |  |  |
| 51       | 64       | TPDON3           | О                              |                                                                                                                       |  |  |
| 48       | 60       | TPDOP4           | О                              |                                                                                                                       |  |  |
| 47       | 59       | TPDON4           | О                              |                                                                                                                       |  |  |
| 66       | 87       | TPDIP1           | I                              | Twisted-Pair Data Inputs (Positive and Negative). These pins are the posi-                                            |  |  |
| 65       | 86       | TPDIN1           | I                              | tive (TPDIP1-4) and negative (TPDIN1-4) inputs from the network to the                                                |  |  |
| 64       | 85       | TPDIP2           | I                              | respective twisted-pair ports.                                                                                        |  |  |
| 63       | 84       | TPDIN2           | I                              |                                                                                                                       |  |  |
| 62       | 83       | TPDIP3           | I                              |                                                                                                                       |  |  |
| 61       | 82       | TPDIN3           | I                              |                                                                                                                       |  |  |
| 60<br>59 | 77<br>76 | TPDIP4<br>TPDIN4 | I                              |                                                                                                                       |  |  |



## **FUNCTIONAL DESCRIPTION**

#### Introduction

The LXT914 is an integrated hub repeater for 10BASE-T networks. The hub repeater is the central point for information transfer across the network. The LXT914 offers multiple operating modes to suit a broad range of applications ranging from simple 4-port stand-alone hubs or attachments for print and file servers, up to intelligent 128-port enterprise systems with microprocessor/gate array management.

The main functions of the LXT914 hub repeater are data recovery and re-transmission and collision propagation. Data packets received at the AUI or 10BASE-T ports are detected and recovered by the port receivers before being passed to the repeater core circuitry for re-timing and re-transmission. Data packets received through the IRB port are essentially passed directly to the core for retransmission. After recovery of a valid data packet, the repeater broadcasts it to all enabled stations, except the originator station.

#### External Interfaces

The LXT914 includes four 10BASE-T ports with internal filters. The LXT914 also includes an Attachment Unit Interface (AUI) port, a serial port and an Inter-Repeater Backplane (IRB) port. The serial port allows an external device such as an EEPROM to download setup parameters to the repeater. In more complex designs the serial port can also be used to monitor repeater status. The IRB port enables multiple LXT914 devices to be cascaded, creating a large, multi-port repeater.

#### 10BASE-T Ports

The four 10BASE-T transceiver ports are completely self-contained. Since the transmitters and receivers include the required filtering, only simple, inexpensive transformers are required to complete the 10BASE-T interface. Each individual Twisted-Pair (TP) port is implemented in accordance with the IEEE 802.3 10BASE-T standard.

#### **AUI Port**

The AUI port mode is selectable (DTE mode or MAU mode). With DTE mode selected, the AUI port allows connection of an external transceiver (10BASE2, 10BASE5, 10BASE-T or FOIRL) or a drop cable. With MAU mode selected, the AUI port establishes a MAU output allowing direct connection to another DTE interface.

#### **Serial Port**

The serial port provides the management interface to the LXT914. Refer to Test Specifications for serial port timing. The serial port can be either unidirectional or bidirectional, depending on the management mode selected. In the Local management mode the serial port is unidirectional (input only), and is used only to download setup parameters during initialization. The Local mode is intended for use with a simple EEPROM, but the serial port may be tied Low if an EEPROM is not required.

In the External management mode, the serial port is bidirectional (input for setup parameters, output for status reports). The External mode is intended for use with an External Management Device (EMD) and a Media Access Controller (MAC). The EMD (typically a gate array) communicates with a microprocessor (e.g., Intel 8051) and can control up to three LXT914 repeaters. This simplifies design of a relatively standard 12-port repeater on a single printed circuit board.

#### Inter-Repeater Backplane

The Inter-Repeater Backplane (IRB) allows several LXT914s to function as a single repeater. Refer to Test Specifications for IRB timing. The IRB also allows several multi-repeater boards to be integrated in a standard rack and to function as a single unit. The IRB supports "hot swapping" for easy maintenance and troubleshooting. Each individual repeater distributes recovered and re-timed data to other repeaters on the IRB for broadcast on all ports simultaneously. This simultaneous rebroadcast allows the multi-repeater system to act as a single large repeater unit. The maximum number of repeaters on the IRB is limited by bus loading factors such as parasitic capacitance. The IRB can be operated synchronously or asynchronously.

#### Synchronous IRB Operation

In the synchronous mode, a common external source provides the 10 MHz backplane clock (BCLKIO) and the 20 MHz system clock (SYSCLK) to all repeaters. BCLKIO must be synchronous to SYSCLK and may be derived from SYSCLK using a divide-by-two circuit. In the synchronous mode 32 or more LXT914 repeaters may be connected on the IRB, providing 128 10BASE-T ports and 32 AUI ports.



#### **Asynchronous IRB Operation**

In the asynchronous mode an external BCLKIO source is not required. The repeaters run independently until one takes control of the IRB. The transmitting repeater then outputs its own 10 MHz clock onto the BCLKIO line. All other repeaters sync to that clock for the duration of the transmission. In the asynchronous mode 12 or more LXT914 devices may be connected to the IRB, providing 48 10BASE-T ports and 12 AUI ports.

#### NOTE

The maximum number of repeaters which may be linked on the backplane is limited by board design factors. The numbers listed above are engineering estimates only. Stronger drivers and reduced capacitive loading in PCB layout may allow an increased device count.

## Internal Repeater Circuitry

The basic repeater circuitry is shared among all the ports within the LXT914. It consists of a global repeater state machine, several timers and counters and the timing recovery circuit. The timing recovery circuit includes a FIFO for re-timing and recovery of the clock which is used to clock the receive data out onto the IRB.

The shared functional blocks of the LXT914 are controlled by the global state machine (Figure 2). This diagram and all associated notations used are in strict accordance with section 9.6 of the IEEE 802.3 standard.

The LXT914 also implements the Partition State Diagram as defined by the IEEE 802.3 standard and shown in Figure 3. The value of CCLimit as implemented in the LXT914 is 64.

The CCLimit value sets the number of consecutive collisions that must occur before the port is subjected to automatic partitioning. Auto-partition/re-connection is also supported by the LXT914 with Tw5 conforming to the standard requirement of 450 to 560 bit times.

#### Initialization

The following description applies to the initial power-on reset and to any subsequent hardware reset. When a reset occurs (RESET pin pulled High for > 1 ms), the device senses the levels at the various control pins (see Table 3) to determine the correct operating modes for Management, LEDs, and the AUI port functions.

# Local Management Mode Initialization

An internal pull-up causes the LXT914 to default to the Local management mode unless the LOC/EXT pin is tied Low. In the Local mode the serial port is a unidirectional interface used only to download setup parameters from an external device.

In a Locally managed multiple-repeater (daisy chain) configuration, the first repeater in the chain performs special functions. The First Position Select (FPS) pin is used to establish position (FPS High = First, FPS Low = Not First). After establishing the Hardware mode, each LXT914 monitors the FPS pin to determine its position.

If FPS is High (First Position), the repeater performs the following functions:

- Outputs a 1 MHz Serial Clock (SCLK). SCLK is derived from the 20 MHz SYSCLK input in ASYNC mode and from BCLKIO in SYNC mode; it is supplied to the SCLK inputs of all other repeaters on the bus and to the EEPROM.
- Asserts Chip Select (CS) High to enable the EEPROM.
- 3. Outputs a serial 9-bit request-to-send (RTS) strobe. The programmable device responds to the RTS strobe with a serial data stream containing the setup parameters for all repeaters in the chain.
- 4. Clocks the first 48 serial data input (SDI) bits from the EEPROM into its setup register. Refer to Table 9 and Table 10 for Setup Register bit assignments.
- 5. Asserts Serial Enable Output (SENO) Low to enable the next repeater in line.

The second repeater has FPS tied Low and Serial Enable Input (SENI) connected to the Serial Enable Output (SENO) of the first repeater. When enabled by a Low on SENI, each repeater downloads its portion of the stream, then stops accepting data and asserts SENO Low. The SENO pin is linked to the SENI input of the next repeater. This enables the next repeater to clock in its 48-bit word and so on.

If FPS is Low (Not First Position), the repeater performs the following functions:

- 1. Syncs to the 1 MHz Serial Clock (SCLK) input. SCLK is supplied by the First Position repeater.
- 2. Responds to SENI Low by enabling the SDI port.
- 3. Clocks 48 bits from the EEPROM into its setup register through the SDI port.
- 4. Asserts SENO Low to enable the next repeater in line.



Figure 2: Global State Machine







Figure 3: Partitioning State Machine



**Table 9: Setup Register Bit Assignments** 

|          |        |        | <u> </u> |        |        |        |        |        |
|----------|--------|--------|----------|--------|--------|--------|--------|--------|
| Register | D7     | D6     | D5       | D4     | D3     | D2     | D1     | D0     |
| SR(0)    | DISLI3 | DISLI2 | DISLI1   | DISAP4 | DISAP3 | DISAP2 | DISAP1 | DISAPA |
| SR(1)    | DISTX2 | DISTX1 | DISTXA   | DPRC4  | DPRC3  | DPRC2  | DPRC1  | DISLI4 |
| SR(2)    | ERSQ1  | DISRX4 | DISRX3   | DISRX2 | DISRX1 | DISRXA | DISTX4 | DISTX3 |
| SR(3)    | DFIFOE | DPFRM  | DSQE     | DMCV   | ERXJAB | ERSQ4  | ERSQ3  | ERSQ2  |
| SR(4)    | RES    | RES    | RES      | RES    | RES    | RES    | RES    | RES    |
| SR(5)    | RES    | RES    | RES      | RES    | RES    | RES    | RES    | RES    |

**Table 10: Setup Register Bit Definitions** 

| Bit    | Definition                                                                                  |
|--------|---------------------------------------------------------------------------------------------|
| DISAPx | 1 = Disable Auto-Partitioning on Port $x$                                                   |
| DISLIx | 1 = Disable Link Integrity on Port $x$ (Twisted-pair ports only)                            |
| DPRCx  | 1 = Disable Polarity Reverse detection and Correction on Port $x$ (Twisted-pair ports only) |
| DISTXx | 1 = Disable Transmit on Port x                                                              |
| DISRXx | 1 = Disable Receive on Port $x$                                                             |
| ERSQx  | 1 = Enable Reduced Squelch on Port $x$ (Twisted-pair ports only)                            |
| ERXJAB | 1 = Enable Receive JAB (Long Packet) (Global)                                               |
| DMCV   | 1 = Disable entering Tx Collision state on reception of Manchester Code Violation           |
| DSQE   | 1 = Disable Signal Quality Error to provide heartbeat (AUI port only)                       |
| DPFRM  | 1 = Disable End-of-Frame checking for polarity correction (Global)                          |
| DFIFOE | 1 = Disable entering Tx Collision state on FIFO over/underflow condition (Global)           |
| DMJLP  | 1 = Disable MJLP counter (Global)                                                           |
| RES    | Reserved. Must be set to 0.                                                                 |



# **External Management Mode Initialization**

The LXT914 operates in the External management mode when the LOC/EXT pin is tied Low. In the External mode, the serial port is a bidirectional interface between the LXT914 and an external management device (EMD). The serial port is used to download initial setup parameters to the repeater and to monitor status reports from the repeater. The LXT914 setup parameters can be changed at any time by the EMD. The initialization process for each repeater in a managed mode configuration is the same, regardless of its

position; each repeater is connected directly to the EMD. Each LXT914 initializes as follows:

- 1. Syncs to the 10 MHz Serial Clock (SCLK) input. SCLK must be supplied from an external source.
- 2. Responds to SENI Low by enabling the SDI port.
- 3. Clocks 48 bits from the EMD into its setup register through the SDI port.
- 4. Once initialized, the LXT914 reports its status in a 48-bit serial stream after every packet transmission or interrupt event. Refer to Table 11 and Table 12 for packet status register bit assignments and definitions.

**Table 11: Packet Status Register Bit Definitions** 

| Register | D7     | D6    | D5    | D4     | D3     | D2     | D1     | D0     |
|----------|--------|-------|-------|--------|--------|--------|--------|--------|
| PSR(0)   | COL2   | COL1  | COLA  | RX4    | RX3    | RX2    | RX1    | RXA    |
| PSR(1)   | PR2    | PR1   | LLS4  | LLS3   | LLS2   | LLS1   | COL4   | COL3   |
| PSR(2)   | SPA    | AP4   | AP3   | AP2    | AP1    | APA    | PR4    | PR3    |
| PSR(3)   | LP3    | LP2   | LP1   | LPA    | SP4    | SP3    | SP2    | SP1    |
| PSR(4)   | RXJABA | MJLP  | LCOL4 | LCOL3  | LCOL2  | LCOL1  | LCOLA  | LP4    |
| PSR(5)   | RES    | RXCOL | MANCV | FIFOER | RXJAB4 | RXJAB3 | RXJAB2 | RXJAB1 |

**Table 12: Packet Status Register Bit Definitions** 

| $\mathbf{Bit}^1$ | Definition                                                                                                                 |  |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| RXx              | Received Packet on Twisted-Pair Port 1-4 or on AUI Port                                                                    |  |  |  |  |  |  |
| COLx             | Transmit Collision of Twisted -Pair Port 1-4 or on AUI Port                                                                |  |  |  |  |  |  |
| LLSCx            | Link Loss State on Twisted-Pair Port 1-4 or on AUI Port                                                                    |  |  |  |  |  |  |
| PRx              | Polarity reversed on Twisted-Pair Port 1-4 or on AUI Port                                                                  |  |  |  |  |  |  |
| APx              | Auto-Partition circuit isolated Twisted-Pair Port 1-4 or the AUI Port                                                      |  |  |  |  |  |  |
| SPx              | Short Packet (less than 74 bits) on Twisted-Pair Port 1-4 or on AUI Port                                                   |  |  |  |  |  |  |
| LPx              | Long Packet (more than 1.3 ms) on Twisted-Pair Port 1-4 or on AUI Port                                                     |  |  |  |  |  |  |
| LCOLx            | Late Collision on Twisted-Pair Port 1-4 or on AUI Port                                                                     |  |  |  |  |  |  |
| MJLP             | MAU Jabber Lockup Protection                                                                                               |  |  |  |  |  |  |
| RXJABx           | Receive Jabber Lockup Protection                                                                                           |  |  |  |  |  |  |
| FIFOER           | FIFO overflow/underflow                                                                                                    |  |  |  |  |  |  |
| MANCV            | Manchester Code Violation                                                                                                  |  |  |  |  |  |  |
| RXCOL            | Receive Collision on the AUI Port                                                                                          |  |  |  |  |  |  |
| RES              | Reserved. Not used                                                                                                         |  |  |  |  |  |  |
| 1. The notation  | The notation ABCDx means bit ABCD associated with port x, which can be any of the four Twisted-Pair Ports or the AUI Port. |  |  |  |  |  |  |



## 10BASE-T Port Operation

## **10BASE-T Reception**

Each LXT914 10BASE-T port receiver acquires data packets from its twisted-pair input (TPDIP/TPDIN). An internal RC filter and an intelligent squelch function discriminate noise from link test pulses and valid data streams. The receive function is activated only by valid data streams (above the squelch level and with proper timing). If the differential signal at the DI circuit inputs falls below 75% of the threshold level (unsquelched) for eight bit times (typical), the port receiver enters the idle state.

#### **Programmable Internal Squelch Level**

The 10BASE-T port receivers have two squelch levels: a normal level or default setting and a reduced level squelch (-4.5 dB) selected when the ERSQx is set in the Setup register. When used with Low noise media such as shielded twisted-pair cabling, the reduced squelch level allows longer loop lengths in the network.

#### **Polarity Detection and Correction**

The LXT914 10BASE-T ports detect and correct for reversed polarity by monitoring link pulses and end-of-frame sequences. A reversed polarity condition is declared when the port receives sixteen or more incorrect link pulses consecutively, or four frames with reversed start-of-idle sequence. In these cases the receiver reverses the polarity of the signal and thereby corrects for this failure condition. If the port enters the link fail state and no valid data or link pulses are received within 96 to 128 ms, the polarity is reset to the default non-flipped condition. (If Link Integrity Testing is disabled, polarity detection is based only on received data.)

#### **10BASE-T Transmission**

Each LXT914 10BASE-T port receives NRZ data from the repeater core and passes it through a Manchester encoder. The encoded data is then transmitted to the twisted-pair network (the DO circuit). The advanced integrated pulse shaping and filtering network produces the pre-distorted and pre-filtered output signal to meet the 10BASE-T jitter template. An internal continuous resistor-capacitor filter is used to remove any high-frequency clocking noise from the pulse shaping circuitry. Integrated filters simplify the

design work required for FCC compliant EMI performance. During idle periods, the LXT914 10BASE-T ports transmit link integrity test pulses in accordance with the 802.3 10BASE-T standard.

Data packets transmitted by the LXT914 contain a minimum of 56 preamble bits before the start of frame delimiter (SFD). In the Asynchronous mode, preamble regeneration takes place on the transmit side. In the Synchronous mode, the preamble is regenerated on the receive side and distributed via the IRB. If the total packet is less than 96 bits including the preamble, the LXT914 extends the packet length to 96 bits by appending a Jam signal (1010...) at the end.

## 10BASE-T Link Integrity Testing

The LXT914 fully supports the 10BASE-T Link Integrity test function. The link integrity test determines the status of the receive side twisted-pair cable. Link integrity testing is enabled unless disabled via the DISLIx bit in the Setup register. When enabled, the receiver recognizes link integrity pulses transmitted in the absence of data traffic. With no data packets or link integrity pulses within 100 ( $\pm 50$ ) ms, the port enters a link fail state and disables its transmitter. The port remains in the link fail state until it detects three or more data packets or link integrity pulses.

## **AUI Port Operation**

#### **AUI Reception**

The LXT914 AUI port receiver acquires data packets from the network (AUIDIP/AUIDIN). Only valid data streams above the squelch level activate the receive function. If the differential signal at the DI circuit inputs falls below 75% of the threshold level (unsquelched) for 8 bit times (typical), the AUI receiver enters the idle state.

#### **AUI Transmission**

The LXT914 AUI port receives NRZ data from the repeater core, and passes it through a Manchester encoder. The encoded data then goes out on the network (AUIDOP/AUIDON).



## **AUI Mode Selection (DTE/MAU)**

The LXT914 allows the user to change the mode of the AUI from a DTE to a MAU interface. This option is available on both 68- and 100-pin versions except as follows:

- When using the LEDJM/AUISEL pin to select the AUI interface mode the following is true: After reset the state of the LEDJM/AUISEL pin is sensed for the correct mode. The LEDJM/AUISEL pin when floated or pulled Low will select the DTE interface and the LEDJM/AUISEL output is still available. When the LEDJM/AUISEL pin is pulled High the MAU interface is selected and the LEDJM/AUISEL function is unavailable.
- The 100-pin PQFP has an additional pin, AUISEL (pin 30). When using this pin to select the AUI interface mode the LEDJM/AUISEL pin is still a functional LED driver. The AUISEL pin is not latched after reset and is actively polled to determine which AUI interface mode is to be used. Refer to Table 13.

Table 13: AUI Mode Selection (DTE/MAU)

| App<br># | AUISEL<br>(PQFP only) | LEDJM/<br>AUISEL<br>(both pkgs) | AUI<br>Mode | Available<br>LED<br>Modes |
|----------|-----------------------|---------------------------------|-------------|---------------------------|
| 1        | Low                   | Low                             | DTE         | default, 0-3              |
| 2        | Low                   | High                            | MAU         | 1-3                       |
| 31       | High                  | Low                             | MAU         | default, 0-3              |
| 4        | High                  | High                            | MAU         | 1-3                       |
|          |                       |                                 |             |                           |

<sup>1.</sup> Application 3 is valid only when using the 100-pin PQFP.

## **Collision Handling**

A collision occurs when two or more repeater ports receive simultaneously, or when the AUI CIP/CIN signal is active. The LXT914 fully complies with the IEEE 802.3 collision specifications, both in individual and multi-repeater applications. In multiple-repeater configurations, collision signaling on the IRB allows all repeaters to share collision parameters, acting as a single large repeater.

IRCOL is a digital open-drain pin. IRCFS is an analog/digital port. The IRCOL and IRCFS lines are pulled up globally (*i.e.*, each signal requires one pull-up resistor for all boards). If there are eight 3-repeater boards in the system, all eight boards share a single pull-up resistor for IRCOL and a single pull-up resistor for IRCFS. The global pull-up

may be located on one of the boards, or on the backplane. The  $\overline{IRCFS}$  line requires a precision ( $\pm$  1%) resistor.

The IRENA, IRDAT and IRDEN lines are each pulled up locally (one pull-up resistor per board) if external bus drivers are used. If no bus drivers are used then only one global pull-up per signal is used.

## Security Mode

The LXT914 security mode is fully transparent to the user. In the External management mode, the security feature is available for all four TP ports and the AUI port. In the Local mode, security is available for the TP ports only (the SECAUI input is reassigned as FPS). The security inputs are normally held Low to disable the security feature. Any input can independently be pulled High to scramble the respective port for any given length of time. For applications which do not require security control, the SEC pins must be tied Low.

The security mode pins are real time response inputs. This allows the board designer to screen the destination address with an application specific device and (on match of the destination address) to assert the security input to jam the respective port for the given frame. This real time detection and jam assertion method provides the flexibility to implement customer specific solutions. The destination address decoding and security signal assertion functions can be integrated into the external management device.

## LED Display

The LED display interface consists of seven integrated LED drivers, one for each of the five network ports and two for common functions. Each pin provides a three-state pulsed output (+5 V, high Z, and 0 V) which allows multiple conditions to be monitored and reported independently. Table 14 shows the LED Mode selected with each LEDM1 and LEDM0 combination. Figure 4 shows the LED Driver output conditions, and Tables 15 through 18 list the repeater states associated with each of the five conditions.

#### **NOTE**

If LED mode 0 is selected and the LEDJM/ AUISEL pin is High (which selects MAU Mode), the device defaults to LED Mode 1. LED Mode 0 is not available when LEDJM/AUISEL is pulled High.



**Table 14: LED Mode Selection** 

|          | LEDM1 | LEDM0 |                          |
|----------|-------|-------|--------------------------|
| PLCC pin | 35    | 17    | LED Mode<br>Selected     |
| PQFP pin | 40    | 14    |                          |
|          | Low   | Low   | 0 (default) <sup>1</sup> |
|          | Low   | High  | 1                        |
|          | High  | Low   | 2                        |
|          | High  | High  | 3                        |

This mode is not available when using the LEDJM/AUISEL pin to select a MAU interface in the AUI port. In this case, the LED Mode defaults to LED Mode 1.

**LED Mode 0 (Default).** This mode is selected when LEDM1 and LEDM0 are floating or pulled Low. Refer to Table 15. This mode is not available when using the LEDJM/AUISEL pin to select a MAU interface in the AUI port. In this case, the LED Mode defaults to Mode 1.

**LED Mode 1.** This mode is selected when LEDM1 is floating or pulled Low and LEDM0 is pulled High by a pull-up resistor. Refer to Table 16.

**LED Mode 2.** This mode is selected when LEDM1 is pulled High by a pull-up resistor and LEDM0 is floating or pulled Low. Refer to Table 17.

**LED Mode 3.** This mode is selected when LEDM1 is pulled High by a pull-up resistor and LEDM0 is also pulled High by a pull-up resistor. Refer to Table 18.

Table 15: Mode 0 (Default) LED Truth Table

| Condition | LEDTP 1-4         | LEDAUI          | LEDCF      | LEDJM                     |
|-----------|-------------------|-----------------|------------|---------------------------|
| 1         | Rx Link Pulse     | N/A             | FIFO Error | Manchester Code Violation |
| 2         | Tx Packet         | Tx Packet       | N/A        | N/A                       |
| 3         | Reversed Polarity | N/A             | Collision  | MAU Jabber Lockup         |
|           |                   |                 |            | Protection (MJLP)         |
| 4         | Rx Packet         | Rx Packet       | N/A        | N/A                       |
| 5         | Partitioned Out   | Partitioned Out | N/A        | N/A                       |

Table 16: Mode 1 LED Truth Table

| Condition | LEDTP 1-4     | LEDAUI LEDCF |                                        | LEDJM |
|-----------|---------------|--------------|----------------------------------------|-------|
| 1         | Rx Link Pulse | N/A          | MAU Jabber Lockup<br>Protection (MJLP) | N/A   |
| 2         | N/A           | N/A          | N/A                                    | N/A   |
| 3         | N/A           | N/A          | Collision                              | N/A   |
| 4         | Rx Packet     | Rx Packet    | N/A                                    | N/A   |
| 5         | N/A           | N/A          | N/A                                    | N/A   |

Table 17: Mode 2 LED Truth Table

| Condition | LEDTP 1-4       | LEDAUI          | LEDCF                                  | LEDJM |
|-----------|-----------------|-----------------|----------------------------------------|-------|
| 1         | Rx Link Pulse   | N/A             | MAU Jabber Lockup<br>Protection (MJLP) | N/A   |
| 2         | Partitioned Out | Partitioned Out | N/A                                    | N/A   |
| 3         | N/A             | N/A             | Collision                              | N/A   |
| 4         | Rx Packet       | Rx Packet       | N/A                                    | N/A   |
| 5         | N/A             | N/A             | N/A                                    | N/A   |



**Table 18: Mode 3 LED Truth Table** 

| Condition | LEDTP 1-4       | LEDAUI          | LEDCF                                  | LEDJM |
|-----------|-----------------|-----------------|----------------------------------------|-------|
| 1         | Rx Link Pulse   | N/A             | MAU Jabber Lockup<br>Protection (MJLP) | N/A   |
| 2         | Rx Packet       | Rx Packet       | N/A                                    | N/A   |
| 3         | Partitioned Out | Partitioned Out | Collision                              | N/A   |
| 4         | N/A             | N/A             | N/A                                    | N/A   |
| 5         | N/A             | N/A             | N/A                                    | N/A   |

Figure 4: Integrated LED Driver Indications





## **APPLICATION INFORMATION**

## 12-Port Hub Repeater

Figure 5 (Sheets 1 through 4) shows a simple 12-port hub repeater application with 3 LXT914s. This application also provides two additional AUI ports—one DB-15 connector and one coaxial port. The application shown uses the asynchronous backplane mode so no external backplane clock source is required.

Figure 5 (Sheet 1) shows the XL93C46 EEPROM which downloads the setup parameters for all the LXT914 devices at initialization. (This EEPROM could be replaced with a simple pull down resistor on the SDI pin. This will select the default conditions of the set up register.) A single 20 MHz crystal provides the SYSCLK for all three LXT914 chips. The LXT914 hub repeater on Sheet 1 provides the AUI DB-15 connector as well as four twisted-pair ports. Table 19 lists transformers suggested for use with the LXT914.

Figure 5 (Sheet 2) shows a second LXT914 hub repeater with four TP ports and a coaxial port. The MD-001 coax transceiver is used to implement the port. Sheet 3 shows the third LXT914 device with its four TP ports and indicator LEDs. The AUI port of the third LXT914 hub repeater is not used. Sheet 4 of the schematic shows the LEDs for the remaining LXT914 devices, along with the LED operation table.

## 8-Port Print or File Server

Figure 6 (Sheets 1 and 2) shows an eight-port repeater attachment for an existing single port AUI or 10BASE5 interface. This application can be added to a current design with an existing AUI or 10BASE5 interface. This circuit allows increased connectivity without the need for another external remote hub. The application shown is a 68-pin PLCC, an asynchronous backplane with both LXT914s in the first position.

In Figure 6 (Sheet 1) the LXT914 is set up with the LEDs in Mode 1 with one LED per port and a single collision LED. The twisted pair port LEDs display link integrity only. (Refer to Table 16.) LED Mode 1 is selected by pulling LEDM0 High with a 1 k $\Omega$  resistor on pin 17 and pulling LEDM1 Low with pin 35 attached to ground.

Figure 6 (Sheet 2) has the same configuration, mode of operation and LED Mode as used in Sheet 1. However, the AUI port has been configured as a MAU interface. This is selected when LEDJM/AUISEL on pin 28 is pulled up through a 1 k $\Omega$  resistor. This mode disables the LEDJM pin as an LED driver. (See Table 13.) The MAU interface now configured on the LXT914 allows the AUI port to attach to a DTE interface. This application increases connectivity to any existing single-port Ethernet design. This unique application allows the designer to integrate an external hub, eliminating the need for additional external equipment.

**Table 19: Manufacturers Magnetics List** 

| Manufacturer | Quad Transmit | Quad Receive | Tx/Rx Pairs                            |
|--------------|---------------|--------------|----------------------------------------|
| Bell Fuse    | S553-5999-02  | S553-5999-03 |                                        |
| Fil-Mag      | 23Z339        | 23Z338       |                                        |
| HALO         | TD54-1006L1   | TD01-1006L1  | TD42-2006Q; TD43-2006K; TG42-1406N1    |
|              | TG54-1006N2   | TG01-1006N2  | TG43-1406N                             |
| (Octal)      |               |              | TG44-S010NX                            |
| Kappa        | TP4003P       | TP497P101    |                                        |
| Nanopulse    | 5976          | 5977         |                                        |
| PCA          | EPE6009       | EPE6010      |                                        |
| Pulse Eng.   | PE68810       | PE68820      | PE65745; PE65994; PE65746; PE65998     |
| VALOR        | PT4116        | PT4117       | PT4069N1; PT4068N1; ST7011S2; ST7010S2 |









Figure 5: 12-Port Application Schematic, 68-Pin PLCC Package (Sheet 2 of 4)



















## TEST SPECIFICATIONS

#### **NOTE**

Minimum and maximum values in Tables 20 through 28, and Figures 7 and 8 represent the performance specifications of the LXT914 and are guaranteed by test except, where noted, by design.

**Table 20: Absolute Maximum Ratings** 

| Parameter                         | Symbol   | Min  | Тур | Max  | Units |     |
|-----------------------------------|----------|------|-----|------|-------|-----|
| Supply voltage                    | Vcc      | -0.3 | _   | 6    | V     |     |
| Operating temperature LXT914PC/QC |          | Тор  | 0   | _    | +70   | ° C |
|                                   | LXT914PE | Тор  | -40 | _    | +85   | ° C |
| Storage temperature               | Tst      | -65  | _   | +150 | ° C   |     |

#### **CAUTION**

Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

**Table 21: Recommended Operating Conditions** 

| Parameter                                     | Symbol   | Min  | Тур | Max  | Units |     |
|-----------------------------------------------|----------|------|-----|------|-------|-----|
| Recommended supply voltage                    | Vcc      | 4.75 | 5.0 | 5.25 | V     |     |
| Recommended operating temperature LXT914PC/QC |          | Тор  | 0   | _    | +70   | ° C |
|                                               | LXT914PE | Тор  | -40 | _    | +85   | ° C |

Table 22: I/O Electrical Characteristics<sup>1</sup> (over recommended range)

| Parameter                  | Symbol   | Min | Typ <sup>2</sup> | Max  | Units             | Test Conditions           |
|----------------------------|----------|-----|------------------|------|-------------------|---------------------------|
| Supply current             | Icc      |     | _                | 180  | mA                |                           |
| Input Low voltage          | VIL      | _   | _                | 0.8  | V                 |                           |
| Input Low voltage (RESET)  | VILRESET | _   | _                | 0.8  | V                 | VCC = 5.25 V              |
| Input High voltage         | Vih      | 2.0 | _                | _    | V                 |                           |
| Input High voltage (RESET) | VIHRESET | 4.0 | -                | _    | V                 | $V_{CC} = 4.75 \text{ V}$ |
| Output Low voltage         | Vol      | _   | _                | 0.4  | V                 | IOL = 1.6 mA              |
| Output Low voltage         | Vol      | _   | _                | 10   | % V <sub>CC</sub> | $IOL < 10 \mu A$          |
| Output Low voltage (LED)   | Voll     | _   | _                | 1.0  | V                 | IOLL = 5  mA              |
| Output High voltage        | Voh      | 2.4 | _                | _    | V                 | $IOH = 40 \mu A$          |
| Output High voltage        | Vон      | 90  | _                | _    | % V <sub>CC</sub> | IOH < 10 μA               |
| Output High voltage (LED)  | VOHL     | 4   | _                | _    | V                 | IOHL = -5  mA             |
| Input Low current          | IIL      | _   | _                | 2    | mA                | VOL = .4 V                |
| Output rise / fall time    | _        | _   | 3                | 8    | ns                | CLOAD = 20 pF             |
| RESET pulse width          | PWRESET  | 1.0 | -                | _    | ms                | $V_{CC} = 4.75 \text{ V}$ |
| RESET fall time            | TFRESET  | _   | _                | 20.0 | μs                | VIHRESET to VILRESET      |

<sup>1.</sup> Not applicable to IRB signals. IRB electrical characteristics are specified in Table 25.



<sup>2.</sup> Typical values are at 25° C and are for design aid only; they are not guaranteed and not subject to production testing.

 Table 23: AUI Electrical Characteristics (over recommended range)

| Parameter                      | Symbol | Min  | Typ <sup>1</sup> | Max   | Units | Test Conditions           |
|--------------------------------|--------|------|------------------|-------|-------|---------------------------|
| Input Low current              | IIL    | _    | _                | -700  | μΑ    |                           |
| Input High current             | Іін    | _    | _                | 500   | μΑ    |                           |
| Differential output voltage    | Vod    | ±550 | _                | ±1200 | mV    |                           |
| Receive input impedance        | ZIN    | _    | 20               | _     | kΩ    | Between CIP/CIN & DIP/DIN |
| Differential squelch threshold | Vds    | _    | 220              | _     | mV    |                           |

<sup>1.</sup> Typical values are at 25° C and are for design aid only; they are not guaranteed and not subject to production testing.

Table 24: Twisted-Pair Electrical Characteristics (over recommended range)

| Parameter                                                             | Symbol | Min | Typ <sup>1</sup> | Max   | Units | Test Conditions                                       |
|-----------------------------------------------------------------------|--------|-----|------------------|-------|-------|-------------------------------------------------------|
| Transmit output impedance                                             | Zout   | _   | 5                | -     | Ω     |                                                       |
| Peak differential output voltage                                      | VOD    | 3.3 | 3.5              | 3.7   | V     | Load = $100 \Omega$ at TPOP and TPON                  |
| Transmit timing jitter addition                                       | _      | -   | ± 6.4            | ± 10  | ns    | 0 line length                                         |
| Transmit timing jitter added by the MAU and PLS sections <sup>2</sup> | _      | _   | ± 3.5            | ± 5.5 | ns    | After line model specified by IEEE 802.3 for 10BASE-T |
| Receive input impedance                                               | ZIN    | _   | 20               | _     | kΩ    | Between TPIP/TPIN                                     |
| Differential squelch threshold (Normal threshold: $ERSQx = 0$ )       | Vds    | 300 | 420              | 565   | mV    | 5 MHz square wave input                               |
| Differential squelch threshold (Reduced threshold: $ERSQx = 1$ )      | Vdsl   | 180 | 250              | 345   | mV    | 5 MHz square wave input                               |

<sup>1.</sup> Typical values are at 25° C and are for design aid only; they are not guaranteed and not subject to production testing.

 Table 25: IRB Electrical Characteristics (over recommended range)

|         | Min                      | Typ¹                               | Max                                   | Units                                            | Test<br>Conditions                                        |
|---------|--------------------------|------------------------------------|---------------------------------------|--------------------------------------------------|-----------------------------------------------------------|
| Vol     | -                        | .3                                 | .6                                    | V                                                |                                                           |
| TF      | -                        | 4                                  | 12                                    | ns                                               |                                                           |
| Vilirb  | -                        | -                                  | 0.8                                   | V                                                | $RL = 330 \Omega$                                         |
| Vihirb  | 3.0                      | -                                  | -                                     | V                                                | $RL = 330 \Omega$                                         |
| VILBCLK | -                        | -                                  | 0.4                                   | V                                                | $RL = 330 \Omega$                                         |
| VIHBCLK | 4.0                      | _                                  | _                                     | V                                                | $RL = 330 \Omega$                                         |
|         | TF VILIRB VIHIRB VILBCLK | TF – VILIRB – VIHIRB 3.0 VILBCLK – | TF - 4  VILIRB  VIHIRB 3.0 -  VILBCLK | TF - 4 12  VILIRB 0.8  VIHIRB 3.0  VILBCLK - 0.4 | TF - 4 12 ns  VILIRB 0.8 V  VIHIRB 3.0 V  VILBCLK - 0.4 V |

<sup>1.</sup> Typical values are at 25° C and are for design aid only; they are not guaranteed and not subject to production testing.



<sup>2.</sup> IEEE 802.3 specifies maximum jitter additions at 1.5 ns for the AUI cable, 0.5 ns from the encoder, and 3.5 ns from the MAU.

 Table 26: Switching Characteristics (over recommended range)

| Parameter                                                                                                                                                                                        |                                                  | Min | <b>Typ</b> <sup>1</sup> | Max | Units |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----|-------------------------|-----|-------|--|
| Jabber Timing                                                                                                                                                                                    | Maximum transmit time                            | 5.0 | _                       | 5.5 | ms    |  |
|                                                                                                                                                                                                  | Unjab time                                       | _   | 9.6                     | _   | μs    |  |
| Link Integrity Timing                                                                                                                                                                            | egrity Timing Time link loss                     |     | 60                      | _   | ms    |  |
|                                                                                                                                                                                                  | Time between Link Integrity Pulses               | 10  | _                       | 20  | ms    |  |
|                                                                                                                                                                                                  | Interval for valid receive Link Integrity Pulses | 4.1 | _                       | 30  | ms    |  |
| Interval for valid receive Link Integrity Pulses   4.1   -   30   ms  1. Typical values are at 25° C and are for design aid only; they are not guaranteed and not subject to production testing. |                                                  |     |                         |     |       |  |

Table 27: Serial Port Timing - External Mode (over recommended range)

|     |            | Typical <sup>1</sup> | Maximum            | Units |  |
|-----|------------|----------------------|--------------------|-------|--|
| ts1 | 0          | _                    | 50                 | ns    |  |
| tS2 | 0          | _                    | 50                 | ns    |  |
| ts3 | 5          | -                    | 15                 | ns    |  |
| tS4 | 5          | _                    | 15                 | ns    |  |
|     | tS2<br>tS3 | ts2 0<br>ts3 5       | ts2 0 -<br>ts3 5 - | ts2   |  |

Figure 7: Serial Port Timing





 Table 28: Inter-Repeater Bus Timing (over recommended range)

|                                                                                                                            |        | 0 ,     |                      |         |       |  |  |
|----------------------------------------------------------------------------------------------------------------------------|--------|---------|----------------------|---------|-------|--|--|
| Parameter                                                                                                                  | Symbol | Minimum | Typical <sup>1</sup> | Maximum | Units |  |  |
| Start of Frame to IRDEN Low (active)                                                                                       | tIRB1  | 10      | -                    | 150     | ns    |  |  |
| Start of Frame to IRENA Low (active)                                                                                       | tIRB2  | 125     | -                    | 225     | ns    |  |  |
| BCLKIO to IRDAT valid (Synchronous mode)                                                                                   | tIRB3  | 5       | -                    | 30      | ns    |  |  |
| BCLKIO to IRDAT valid (Asynchronous mode)                                                                                  | tIRB3  | -       | 50                   | -       | ns    |  |  |
| IRENA Low (active) to TP outputs active                                                                                    | tIRB4  | 525     | -                    | 600     | ns    |  |  |
| IRENA Low (active) to AUI output active                                                                                    | tIRB5  | 475     | -                    | 525     | ns    |  |  |
| End of Frame clock to IRENA High (inactive)                                                                                | tIRB6  | 5       | -                    | 30      | ns    |  |  |
| IRENA High (inactive) to IRDEN High (inactive)                                                                             | tIRB7  | 95      | -                    | 105     | ns    |  |  |
| IRENA High (inactive) to TP outputs inactive                                                                               | tIRB8  | 575     | -                    | 600     | ns    |  |  |
| IRENA High (inactive) to AUI output inactive                                                                               | tIRB9  | 425     | -                    | 450     | ns    |  |  |
| 1. Typical values are at 25° C and are for design aid only; they are not guaranteed and not subject to production testing. |        |         |                      |         |       |  |  |

Figure 8: Inter-Repeater Bus Timing





# **NOTES**

