#### General Description

The MAX5018 is a monolithic, 8-bit digital-to-analog converter (DAC) capable of accepting video data at 165Msps or 275Msps. Complete with video controls (sync, blank, reference white (force high), and bright), the MAX5018 directly drives doubly terminated  $50\Omega$  or  $75\Omega$  loads to standard composite video levels. Standard setup level is 7.5IRE. The MAX5018 is pin compatible with the HDAC10180 and the TDC1018, with improved performance. The MAX5018 contains data and control input registers, video control logic, reference buffer, and current switches.

Two performance grades of the MAX5018 are available. Both are packaged in a 24-pin PDIP in the -20°C to +85°C industrial temperature range.

### **Applications**

High-Resolution Color or Monochrome Raster Graphics Displays to 1500 x 1800 Pixels

Medical Electronics: CAT, PET, and MRI Displays

CAD/CAE Workstations

Solids Modeling

General-Purpose, High-Speed Digital-to-Analog

MIXIM MAX5018

DIP

Conversion

TOP VIEW

Digital Synthesizers

Automated Test Equipment

Digital Transmitters/Modulators

D3 1

D2 2

D1 3

D0 4

 $V_{EE}$ 

CONV 6 CONV

FΤ

 $V_{\text{CC}}$ 

FΗ

Blank 11

BRT

10

#### **Features**

- ◆ 275Msps Conversion Rate (MAX5018A) 165Msps Conversion Rate (MAX5018B)
- **♦ TDC1018 and HDAC10180 Compatible with Improved Performance**
- ♦ RS-343-A Compatible
- ♦ Complete Video Controls: Sync, Blank, Bright, and Reference White (force high)
- **♦** ECL Compatible
- **♦ Single Power Supply**
- **♦** Registered Data and Video Controls
- **♦ Differential Current Outputs**
- **♦ ESD-Protected Data and Control Inputs**

### Ordering Information

| Р    | ART     | TEMP. RANGE    | PIN-PACKAGE    |
|------|---------|----------------|----------------|
| MAX5 | 018AIPG | -20°C to +85°C | 24 Plastic DIP |
| MAX5 | 018BIPG | -20°C to +85°C | 24 Plastic DIP |

### Pin Configuration

24 D4

23 D5

22 D6

21 D7

20 V<sub>EE</sub>

19 Out+

18 Out-

17 V<sub>CC</sub>

16 COMP

15 Ref+

14 Ref-

13 Sync

### Functional Diagram



MIXIM

Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage                                            |    |
|-----------------------------------------------------------|----|
| VEE (measured to VCC)7.0V to 0.9                          | 5V |
| Input Voltages                                            |    |
| CONV, Data, and Controls (measured to VCC)VEE to 0.5      | 5V |
| Ref+ (measured to Vcc)VEE to 0.5                          | 5V |
| Ref- (measured to V <sub>CC</sub> )V <sub>EE</sub> to 0.1 | 5V |

| Operating Temperature Ranges        |                |
|-------------------------------------|----------------|
| Ambient                             | 20°C to +85°C  |
| Junction                            | +175°C         |
| Lead Temperature (soldering, 10sec) | +300°C         |
| Storage Temperature Range           | 60°C to +150°C |
|                                     |                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### DC ELECTRICAL CHARACTERISTICS

( $V_{CC}$  = ground,  $V_{EE}$  = -5.2V ±0.3V,  $C_C$  = 0pF,  $I_{SET}$  = 1.105mA,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.)

| PARAMETER                                       | SYMBOL           | CONDITIONS                       | TEST<br>LEVEL | MIN   | TYP  | MAX  | UNITS        |
|-------------------------------------------------|------------------|----------------------------------|---------------|-------|------|------|--------------|
| Integral Linearity Error                        | ILE              | 1.0mA < I <sub>SET</sub> < 1.3mA | VI            | -0.37 |      | 0.37 | % Full Scale |
| integral Ellieanty Ellor                        | ILL              | 1.011A < 15E1 < 1.511IA          | VI            | -0.95 |      | 0.95 | LSB          |
| Differential Linearity Error                    | DLE              | 1.0mA < I <sub>SET</sub> < 1.3mA | VI            | -0.2  |      | 0.2  | % Full Scale |
|                                                 |                  | SET -                            |               | -0.5  |      | 0.5  | LSB          |
| Gain Error                                      |                  |                                  | VI            | -6.5  |      | 6.5  | % Full Scale |
| Gain-Error Tempco                               |                  |                                  | V             |       | 150  |      | ppm/°C       |
| Input Capacitance,<br>Ref+, Ref-                | C <sub>REF</sub> |                                  | V             |       | 5    |      | pF           |
| Compliance Voltage,<br>Positive Output          |                  |                                  | VI            | -1.2  |      | 1.5  | V            |
| Compliance Voltage,<br>Negative Output          |                  |                                  | VI            | -1.2  |      | 1.5  | V            |
| Equivalent Output<br>Resistance                 | Rout             |                                  | VI            | 20    |      |      | kΩ           |
| Output Capacitance                              | Cout             |                                  | V             |       | 12   |      | pF           |
| Maximum Current,<br>Positive Output             | IO+(MAX)         |                                  | IV            | 45    |      |      | mA           |
| Maximum Current,<br>Negative Output             | IO-(MAX)         |                                  | IV            | -45   |      |      | mA           |
| Output Offset Current                           | los              |                                  | VI            |       | 0.05 | 0.5  | LSB          |
| Input Voltage, Logic High                       | VIH              |                                  | VI            | -1.0  |      |      | V            |
| Input Voltage, Logic Low                        | VIL              |                                  | VI            |       |      | -1.5 | V            |
| Convert Voltage,<br>Common-Mode Range           |                  |                                  | IV            | -0.5  |      | -2.5 | V            |
| Convert Voltage,<br>Differential                |                  |                                  | IV            | 0.4   |      | 1.2  | V            |
| Input Current, Logic Low,<br>Data and Controls  | I <sub>IL</sub>  |                                  | VI            |       | 35   | 120  | μА           |
| Input Current, Logic High,<br>Data and Controls | l <sub>IH</sub>  |                                  | VI            |       | 40   | 120  | μА           |
| Input Current, Convert                          | ICONV            |                                  | VI            |       | 2    | 60   | μΑ           |

### **DC ELECTRICAL CHARACTERISTICS (continued)**

(V<sub>CC</sub> = ground, V<sub>EE</sub> = -5.2V ±0.3V, C<sub>C</sub> = 0pF, I<sub>SET</sub> = 1.105mA, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted.)

| PARAMETER                            | SYMBOL          | CONDITIONS | TEST<br>LEVEL | MIN  | TYP | MAX | UNITS |
|--------------------------------------|-----------------|------------|---------------|------|-----|-----|-------|
| Input Capacitance, Data and Controls | C <sub>IN</sub> |            | V             |      | 3   |     | pF    |
| Power-Supply Sensitivity             |                 |            | VI            | -120 | 20  | 120 | μΑ/V  |
| Supply Current                       | IEE             |            | VI            |      | 155 | 220 | mA    |

#### **AC ELECTRICAL CHARACTERISTICS**

(R<sub>L</sub> =  $37.5\Omega$ , C<sub>L</sub> = 5pF, I<sub>SET</sub> = 1.105mA, T<sub>A</sub> =  $+25^{\circ}C$ , unless otherwise noted.)

| PARAMETER                 | SYMBOL                                 | CONDITIONS                                                             | TEST<br>LEVEL | MIN | TYP | MAX | UNITS  |  |
|---------------------------|----------------------------------------|------------------------------------------------------------------------|---------------|-----|-----|-----|--------|--|
| Maximum Conversion Rate   |                                        | MAX5018B                                                               | III           | 165 |     |     | Msps   |  |
| Maximum Conversion Rate   |                                        | MAX5018A                                                               | Ш             | 275 |     |     | ivisps |  |
|                           |                                        | 10% to 90% G.S., T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | III           |     |     | 1.6 |        |  |
| Rise Time                 | t <sub>R</sub>                         |                                                                        | IV            |     |     | 2.0 | ns     |  |
|                           |                                        | 10% to 90% G.S., $R_L = 25\Omega$                                      | V             |     | 1.0 |     |        |  |
| Current Settling Time,    |                                        | To 0.2% G.S.                                                           | V             |     | 7.0 |     |        |  |
| Clocked Mode              | tsı                                    | To 0.8% G.S.                                                           | V             |     | 5.5 |     | ns     |  |
| Olocica Mode              |                                        | To 0.2% G.S., R <sub>L</sub> = 25 <b>Ω</b>                             | V             |     | 4.5 |     |        |  |
| Clock to Output Delay,    | tDSC                                   | TA = TMIN to TMAX                                                      | III           |     | 2.2 | 4.0 | nc     |  |
| Clocked Mode              |                                        | TA - TMIN TO TMAX                                                      | IV            |     |     | 4.5 | ns     |  |
| Data to Output Delay,     | t <sub>DST</sub>                       | TA = TMIN to TMAX                                                      | Ш             |     | 3.2 | 6.0 | ns     |  |
| Transparent Mode          |                                        | I A = IMIN to IMAX                                                     | IV            |     |     | 6.0 | 115    |  |
| Convert Pulse Width,      | t <sub>PWL</sub> ,<br>t <sub>PWH</sub> | B Grade                                                                | III           | 3.0 |     |     | ns     |  |
| (low or high)             |                                        | A Grade                                                                | III           | 1.8 |     |     | 115    |  |
| Glitch Energy             |                                        | Area = 1/2VT                                                           | V             |     | 4   |     | pV-s   |  |
| Reference Bandwidth, -3dB |                                        |                                                                        | V             |     | 1.0 |     | MHz    |  |
| Setup Time, Data and      | ts                                     | $T_A = +25$ °C                                                         | III           | 1.0 |     |     | nc     |  |
| Controls                  | ıs                                     | TA = TMIN to TMAX                                                      | IV            | 1.0 |     |     | ns     |  |
| Hold Time, Data and       | +                                      | $T_A = +25^{\circ}C$                                                   | III           | 0.5 |     |     | nc     |  |
| Controls                  | tH                                     | $T_A = T_{MIN}$ to $T_{MAX}$ IV 0.5                                    |               |     | ns  |     |        |  |
| Claur Data                |                                        | 20% to 80% G.S., T <sub>A</sub> = +25°C                                | III           | 390 |     |     | Muc    |  |
| Slew Rate                 |                                        | $T_A = T_{MIN}$ to $T_{MAX}$                                           | IV            | 325 |     |     | V/µs   |  |
| Clock Feedthrough         |                                        | TA = TMIN to TMAX                                                      | III           |     |     | -48 | dB     |  |
| Clock reediliough         |                                        | I IA - IMIN TO IMAX                                                    | IV            |     |     | -48 | aR     |  |

| TEST-LEVEL CODES                                                                           | TEST LEVEL | TEST PROCEDURE                                                                                      |
|--------------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------|
| All electrical characteristics are subject to                                              | 1          | 100% production tested at the specified temperature.                                                |
| the following conditions:                                                                  | II         | 100% production tested at $T_A = +25$ °C, and sample tested at the specified temperatures.          |
| All parameters having min/max specifica-                                                   | III        | QA sample tested at only the specified temperatures.                                                |
| tions are guaranteed. The Test Level column indicates the specific device testing actually | IV         | Parameter is guaranteed (but not tested) by design and characterization data.                       |
| performed during production and Quality Assurance inspection. Any blank section in         | V          | Parameter is a typical value for reference only.                                                    |
| the data column indicates that the specification is not tested at the specified condition. | VI         | 100% production tested at $T_A = +25$ °C. Parameter is guaranteed over specified temperature range. |

Unless otherwise noted, all tests are pulsed tests; therefore,  $T_j = T_C = T_A$ .

### Pin Description

| PIN        | NAME       | FUNCTION                          |
|------------|------------|-----------------------------------|
| 1, 2, 3    | D3, D2, D1 | Data Bits 3, 2, and 1             |
| 4          | D0         | Data Bit 0 (LSB)                  |
| 5, 20      | VEE        | Negative Supply                   |
| 6          | CONV       | Convert Clock Input               |
| 7          | CONV       | Convert-Clock-Input Complement    |
| 8          | FT         | Register Feedthrough Control      |
| 9, 17      | Vcc        | Positive Supply                   |
| 10         | FH         | Data Force-High Control           |
| 11         | Blank      | Video Blank Input                 |
| 12         | BRT        | Video Bright Input                |
| 13         | Sync       | Video Sync Input                  |
| 14         | Ref-       | Reference Current, Negative Input |
| 15         | Ref+       | Reference Current, Positive Input |
| 16         | COMP       | Compensation Input                |
| 18         | Out-       | Output Current Negative           |
| 19         | Out+       | Output Current Positive           |
| 21         | D7         | Data Bit 7 (MSB)                  |
| 22, 23, 24 | D6, D5, D4 | Data Bits 6, 5, and 4             |

#### \_Detailed Description

The MAX5018 is an ultra-high-speed video digital-to-analog converter (DAC) capable of up to 275Msps conversion rates. This high speed makes the device suitable for driving 1500 x 1800 pixel displays at 70Hz to 90Hz update rates.

The MAX5018 is separated into different conversionrate categories, as shown in Table 1.

The MAX5018 has ECL logic-level-compatible video controls and data inputs. The complementary analog output currents produced by the devices are proportional to the product of the digital control and data inputs in conjunction with the analog reference current. The MAX5018 is segmented so that the input data's four MSBs are separated into a parallel thermometer code. From here, fifteen identical current sinks are driven to fabricate sixteen coarse output levels. The remaining four LSBs drive four binary-weighted current switches.

MSB currents are then summed with the LSBs that contribute one-sixteenth of full-scale to provide the 256 distinct analog output levels.

The video-control inputs drive weighted current sinks, which are added to the output current to produce composite video-output levels. These controls (sync, blank, reference white (force high), and bright) are required in video applications.

A feature that similar video DACs do not have is feed-through control. The feedthrough pin (FT) allows registered or unregistered operation of the video control and data inputs. In registered mode, the composite functions are latched to the pixel data to prevent screenedge distortions (generally found on unregistered video DACs).

Table 1. The MAX5018 Family and Speed Designations

| PART     | UPDATE  | COMMENTS                                                                      |
|----------|---------|-------------------------------------------------------------------------------|
| MAX5018A | 275Msps | Suitable for 1200 x 1500 to 1500 x 1800 displays at 60Hz to 90Hz update rate. |
| MAX5018B | 165Msps | Suitable for 1024 x 1280 to 1200 x 1500 displays at 60Hz to 90Hz update rate. |

#### Applications Information

#### General

Figure 1 shows a typical application using the MAX5018 in a color-raster circuit. The MAX5018 requires few external components and is extremely easy to use. The MAX5018's very high operating speeds require good circuit layout, supply decoupling, and proper transmission-line design. For best performance, note the following considerations.

#### Input Considerations

Video-input data and controls can be directly connected to the MAX5018. Note that all ECL inputs are terminated as closely to the device as possible to reduce ringing, crosstalk, and reflections. Maxim recommends that stripline or microstrip techniques be used for all ECL interfaces. A convenient and commonly used microstrip impedance is about  $130\Omega$ , which is easily terminated using a  $330\Omega$  resistor to VEE and a  $220\Omega$  resistor to ground. This arrangement gives a Thevenin-equivalent termination of  $130\Omega$  to -2V without the need for a -2V supply. Standard single in-line package (SIP) 220/330 resistor networks are available for this purpose.

Figure 2 shows equivalent input circuits.

#### **Output Considerations**

The analog outputs are designed to directly drive a dual  $50\Omega$  or  $75\Omega$  load-transmission system as shown in Figure 1. The MAX5018 output source impedances are high-impedance current sinks. The load impedance (RL) must be  $25\Omega$  or  $37.5\Omega$  to attain standard RS-343-A video levels. Any deviation from this impedance affects the resulting video output levels proportionally. As with the data interface, it is important that all analog transmission lines have matched impedance throughout, including connectors and transitions between printed wiring and coaxial cable. The combination of matched source-termination resistor Rs and load terminator RL minimizes reflections of both forward and reverse traveling waves in the analog transmission system.

#### **Power Considerations**

The MAX5018 has two analog power-supply pins and operates from a standard -5.2V single supply. Proper supply bypassing augments the MAX5018's inherent supply-noise-rejection characteristics. As shown in Figure 1, each supply pin should be bypassed as close to the device as possible with 0.01 $\mu$ F and 10 $\mu$ F capacitors.



Figure 1. Typical Interface Circuit

This device also has two analog ground pins ( $V_{CC}$ ). Tie both ground pins to the analog ground plane. All power and ground pins must be connected in any application. If a +5V power source is required, the  $V_{CC}$  ground pins become the positive supply pins, while the  $V_{EE}$  supply pins become the ground pins. The relative polarities of the other input and output voltages must be maintained.

#### **Reference Considerations**

The MAX5018 has two reference inputs (Ref+ and Ref-). The input pins are connected to the inverting and non-inverting inputs of an internal amplifier that serves as a reference buffer amplifier.

The buffer amplifier's output is the reference for the current sinks. The amplifier feedback loop is connected

around one of the current sinks for better accuracy. (See Figure 3.)

Since the analog output currents are proportional to the digital input data and  $I_{Set}$ , full-scale output can be adjusted by varying the reference current.  $I_{Set}$  is controlled through the MAX5018's Ref+ input. Figure 1 shows the method and the necessary equations for setting  $I_{Set}$ . The MAX5018 uses an external negative-voltage reference. The external reference must be stable to achieve a satisfactory output, and Ref- should be driven through a resistor to minimize offsets caused by bias current. To change the full-scale output, vary the value for  $I_{Set}$  with the  $500\Omega$  trimmer. A double  $50\Omega$  load  $(25\Omega)$  can be driven if  $I_{Set}$  is increased by 50% for doubly terminated  $75\Omega$  video applications.



Figure 2. Equivalent Input Circuits—Data, Clock, Controls, and Reference

#### Compensation

The MAX5018 provides an external compensation input (COMP) for the reference buffer amplifier. To use this pin correctly, connect a capacitor between COMP and VEE, as shown in Figure 1. Keep lead lengths as short as possible. Use a large capacitor (0.01µF) if the reference is to be kept as a constant. The capacitor's value determines the amplifier's bandwidth. If reference modulation is required, smaller capacitance values can be used to achieve up to a 1MHz bandwidth.

#### **Data Inputs and Video Controls**

The MAX5018 has standard, single-ended data inputs. The inputs are registered to produce the lowest differential data-propagation delay (skew) to minimize glitching. Also, four video-control inputs generate composite

video outputs: sync, blank, bright, and reference white (force high). Feedthrough control is also provided. All of the controls and data inputs are ECL compatible. In addition, all have internal pulldown resistors to leave them at a logic low so the pins are inactive when not used. This feature is useful if the devices are applied as standard DACs without the need for video controls, or if fewer than eight bits are used.

The MAX5018 is usually configured in synchronous mode. In this mode, the controls and data are synchronized to prevent pixel dropout. This reduces screenedge distortions and provides the lowest output noise while maintaining the highest conversion rate. With the FT control open (low), each rising edge of the convert clock (CONV) latches decoded data and control values into a D-type internal register. The switched-current



Figure 3. Reference Buffer and DAC Output Circuit

sinks convert the registered data into the appropriate analog output. When FT is tied high, the control inputs and data are not registered. The analog output asynchronously tracks the input data and video controls. Feedthrough itself is asynchronous and is usually used as a DC control.

To be registered synchronously, control and data inputs must be present at the input pins for a specific setup time ( $t_{\rm S}$ ) before and a specific hold time ( $t_{\rm H}$ ) after CONV's rising edge. Setup and hold times are not important in asynchronous mode. The minimum pulse widths high ( $t_{\rm PWH}$ ) and low ( $t_{\rm PWL}$ ), as well as settling time, become the limiting factors (Figure 4).

The video controls produce the output levels needed for horizontal blanking, frame synchronization, etc., to be compatible with video-system standards as described in RS-343-A. Table 2 shows the video-control effects on the analog output. Internal logic governs blank, sync, and force high so that they override the data inputs as needed in video applications. Sync overrides both the data and other controls to produce full negative video output (Figure 5).

Reference-white, video-level output is provided by force high, which drives the internal digital data to full-scale output (100IRE units). Bright gives an additional 10% of full-scale value to the output level. This function can be used in graphic displays for highlighting menus, cursors, or warning messages. If the devices are used in non-video applications, the video controls can be left open.

#### **Convert Clock**

For best performance, the clock should be differentially ECL driven by using CONV and CONV (Figure 6). Driving the clock in this manner minimizes clock noise and power-supply/output intermodulation. The clock's rising edge synchronizes the data and control inputs to the MAX5018. Since CONV determines the actual switching threshold of CONV, the clock can be driven single-ended by connecting a bias voltage to CONV. This bias voltage sets the converter clock's switching threshold.

#### **Analog Outputs**

The MAX5018 has two analog outputs that are high-impedance, complementary current sinks. The outputs vary in proportion to the input data, controls, and reference-current values so that the full-scale output can be changed by setting I<sub>Set</sub>.

In video applications, the outputs can drive a doubly terminated  $50\Omega$  or  $75\Omega$  load to standard video levels. In the standard configuration shown in Figure 7, the output voltage is the product of the output current and load impedance and is between 0V and -1.07V. Out-(Figure 5) provides a video output waveform with the Sync pulse bottom at -1.07V. Out+ is inverted with Sync up.



Figure 4. Timing Diagram



Figure 5. Video-Output Waveform for Standard Load

Table 2. Video-Control Operation (output values for setup: 10IRE, 75 $\Omega$  standard load)

| SYNC | BLANK | REF<br>WHITE | BRIGHT | DATA<br>INPUT | OUT- (mA) | OUT- (V) | OUT- (IRE) | DESCRIPTION         |
|------|-------|--------------|--------|---------------|-----------|----------|------------|---------------------|
| 1    | Х     | Х            | Х      | Х             | 28.57     | -1.071   | -40        | Sync Level          |
| 0    | 1     | Х            | Х      | Х             | 20.83     | -0.781   | 0          | Blank Level         |
| 0    | 0     | 1            | 1      | Х             | 0.00      | 0.000    | 110        | Enhanced High Level |
| 0    | 0     | 1            | 0      | Х             | 1.95      | -0.073   | 100        | Normal High Level   |
| 0    | 0     | 0            | 0      | 000           | 19.40     | -0.728   | 7.5        | Normal Low Level    |
| 0    | 0     | 0            | 0      | 111           | 1.95      | -0.073   | 100        | Normal High Level   |
| 0    | 0     | 0            | 1      | 000           | 17.44     | -0.654   | 17.5       | Enhanced Low Level  |
| 0    | 0     | 0            | 1      | 111           | 0.00      | 0.000    | 110        | Enhanced High Level |



Figure 6. CONV, CONV Switching Levels



Figure 7. Standard Load (a) and Test Load (b)

### Package Information



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

12 \_\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 (408) 737-7600