# # CMOS 12-Bit Buffered Multiplying DACs ### **General Description** The MX7545A and MAX7645, 12-bit CMOS multiplying digital-to-analog converters (DAC) with internal data latches, are improved versions of the industry standard MX7545. The MX7545A features a 100ns max write pulse width (150ns for MAX7645) which allows interfacing to a wide range of fast 8- and 16-bit microprocessors. The MX7545A/MAX7645 are loaded by a single 12-bit wide word when CS and WR are both low. The CS and WR inputs can be connected low making the input data latches transparent and allowing unbuffered operation of these DACs. The MX7545A is specified both with a single +5V and +15V power supply. With a +5V supply, the digital inputs are TTL and +5V-CMOS compatible while high voltage CMOS compatibility is maintained with a +15V supply. The MAX7645 is TTL and CMOS compatible with a +15V supply. Maxim MX7545A and MAX7645 use low tempco thinfilm resistors laser trimmed to $\pm 14$ LSB linearity and better than $\pm 1 \text{LSB}$ gain accuracy. The digital inputs have improved protection against electrostatic discharge (ESD) damage and can typically withstand over 6,000V of ESD voltage. Both the MX7545A and the MAX7645 are supplied in 20-lead narrow DIP, surface mount Small Outline and PLCC packages. #### **Applications** Motion Control Systems Automatic Test Equipment μP Controlled Systems Programmable Gain Amplifiers Programmable Power Supplies ### Typical Operating Circuit #### ♦ Improved Versions of MX7545 - ◆ Gain Accuracy to ±1 LSB Max. - **Fast Interface Timing** - ♦ All Grades 12-Bit Accurate - MX7545A TTL/CMOS Compatible for V<sub>DD</sub> = 5V CMOS Compatible for $V_{DD} = 15V$ - ♦ MAX7645 TTL/CMOS Compatible for V<sub>DD</sub> = 15V - ♦ Small Footprint Packages - ♦ Improved ESD Protection ### Ordering Information Features | PART | TEMP. RANGE | PACKAGE | GAIN<br>ERROR | |--------------------|-----------------|-------------|---------------| | MX7545ALN | 0°C to +70°C | Plastic DIP | ±1 LSB | | <b>MX</b> 7545AKN | 0°C to +70°C | Plastic DIP | ±3 LSB | | MX7545ALCWP | 0°C to +70°C | Wide SO | ±1 LSB | | MX7545AKCWP | 0°C to +70°C | Wide SO | ±3 LSB | | <b>MX</b> 7545AK/D | 0°C to +70°C | Dice | ±3 LSB | | <b>MX</b> 7545ALP | 0°C to +70°C | PLCC | ±1 LSB | | <b>MX</b> 7545AKP | 0°C to +70°C | PLCC | ±3 LSB | | MX7545AKEWP | -40°C to +85°C | Wide SO | ±3 LSB | | MX7545ACQ | -40°C to +85°C | CERDIP | ±1 LSB | | <b>MX</b> 7545ABQ | -40°C to +85°C | CERDIP | ±3 LSB | | <b>MX</b> 7545AUQ | -55°C to +125°C | CERDIP | ±1 LSB | | MX7545ATQ | -55°C to +125°C | CERDIP | ±3 LSB | #### Ordering Information continued at end of data sheet. Maxim reserves the right to ship ceramic sidebraze packages in lieu of CERDIP packages. ### Pin Configuration MIXIM Maxim Integrated Products 1 ### **ABSOLUTE MAXIMUM RATINGS** | V <sub>DD</sub> to DGND | 0.3V. +17V | |-------------------------------------------|------------------| | Digital Input Voltage to DGND | | | VRFB, VREF to DGND | ±25V | | OUT1 to DGND | 0.3V, Vpp + 0.3V | | AGND to DGND | | | Power Dissipation (Any Package) to +75°C. | | | Derate Above +75°C by | | | Operating Temperature Ranges | | |--------------------------------------|----------------| | MX7545AK/AL, MAX7645AC/BC | 0°C to +70°C | | MX7545AB/AC/AKE, MAX7645AE/BE | 40°C to +85°C | | MX7545AT/AU, MAX7645AM/BM | 55°C to +125°C | | Storage Temperature | 65°C to +150°C | | Lead Temperature (Soldering, 10 sec) | +300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ELECTRICAL CHARACTERISTICS—MX7545A** (V<sub>DD</sub> = +5V, V<sub>REF</sub> = +10V, V<sub>OUT</sub> = 0V, AGND = DGND. T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub> unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|------|----------------|-------------| | STATIC PERFORMANCE | - | | | | | | | | Resolution | N | | | 12 | | | Bits | | Relative Accuracy | INL | Endpoint measurer | ment | | - | ±1/2 | LSB | | Differential Non-Linearity | DNL | All grades guarante<br>12-bit monotonic o | eed<br>over temperature range | | | ±1 | LSB | | Gain Error | FSE | Measured using internal RFB; DAC | K,B,T TA = +25°C<br>TA = TMIN to TMAX | | | ±3<br>±4 | 1.00 | | | 1 OL | register loaded<br>with all 1s. | L,C,U T <sub>A</sub> = +25°C<br>T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | | | ±1<br>±2 | LSB | | Gain Tempco<br>ΔGain/ΔTemp. (Note 1) | TCFS | | | | ±2 | ±5 | ppm/°C | | DC Supply Rejection<br>ΔGain/ΔV <sub>DD</sub> (Note 1) | PSR | ΔV <sub>DD</sub> = ±5% | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | | | 0.002<br>0.004 | %/% | | DYNAMIC PERFORMANCE | | | | | | | <del></del> | | Current Settling Time (Note 1) | ts | To $\pm 1/2$ LSB. OUT1 load is 100 $\Omega$ in parallel with 13pF. $\overline{\text{CS}}$ = 0V. $\overline{\text{DAC}}$ output measured from falling edge of $\overline{\text{WR}}$ . | | | | 1 | μs | | Propagation Delay<br>(Notes 1, 2) | ten | From digital inputs, DB11-DB0, change to 90% of final analog output. OUT1 load is 100Ω in parallel with 13pF. | T <sub>A</sub> = +25°C | | | 200 | ns | | Digital to Analog<br>Glitch Impulse<br>(Notes 1, 2) | | V <sub>REF</sub> = AGND<br>OUT1 load is<br>100Ω in parallel<br>with 13pF. | T <sub>A</sub> = +25°C | | 5 | | nV-s | | AC Feedthrough at OUT1 (Notes 1, 3) | FTE | V <sub>REF</sub> = ±10V, 10kHz sine wave,<br>DB11-DB0 = 0V. | | | 5 | | mVp-p | | REFERENCE INPUT | | | | | | | | | Input Resistance | R <sub>REF</sub> | V <sub>REF</sub> pin to AGND | | 10 | 15 | 20 | kΩ | | Input Resistance Tempco | TCR | <u> </u> | | | -300 | | ppm/°C | **ELECTRICAL CHARACTERISTICS—MX7545A (Continued)** $(V_{DD} = +5V, V_{REF} = +10V, V_{OUT} = 0V, AGND = DGND. T_A = T_{MIN} to T_{MAX} unless otherwise noted.)$ | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------------------|-------------------|--------------------------------------------------|---------------------------------------------------------------------------------|------------|-----------|-----------|----------| | ANALOG OUTPUTS | | | | | | | | | OUT1 Capacitance<br>(Note 1) | C <sub>OUT1</sub> | DB11-DB0 = 0V, W<br>DB11-DB0 = V <sub>DD</sub> , | | | 40<br>100 | 70<br>150 | pF | | | | | All T <sub>A</sub> = +25°C | | | 10 | | | OUT1 Leakage Current | I <sub>LKG</sub> | WR = CS = 0V<br>DB11-DB0 = 0V | K,B,L,C T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | | | 50 | nA | | | | | T,U T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | | | 200 | 1 | | DIGITAL INPUTS | | | | | | | | | Input High Voltage | V <sub>IH</sub> | | | 2.4 | | | V | | Input Low Voltage | V <sub>IL</sub> | | | | | 0.8 | V | | Input Current | I <sub>IN</sub> | V <sub>IN</sub> = 0V or V <sub>DD</sub> | TA = +25°C<br>TA = TMIN to TMAX | | +0.001 | ±1<br>±10 | μΑ | | Input Capacitance (Note 1) | Cin | VIN = 0V; DB11-DB0, WR, CS | | | | 8 | pF | | SWITCHING CHARACTERIS | STICS (Not | tes 1, 4) | | _ | | | • | | | | | All T <sub>A</sub> = +25°C | 100 | | | | | Chip Select to<br>Write Setup Time | tcs | | K,B,L,C T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | 130 | | | ns | | | | | T, U $T_A = T_{MIN}$ to $T_{MAX}$ | 170 | | | 1 | | Chip Select to<br>Write Hold Time | t <sub>СН</sub> | | | 0 | | | ns | | | | | All T <sub>A</sub> = +25°C | 100 | | • | | | Write Pulse Width | twR | $t_{CS} \ge t_{WR}, t_{CH} \ge 0$ | K,B,L,C $T_A = T_{MIN}$ to $T_{MAX}$ | 130 | | | ns | | | | | T, U $T_A = T_{MIN}$ to $T_{MAX}$ | 170 | ·- | | ] | | Data Setup Time | tos | | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | 100<br>150 | | | ns | | Data Hold Time | t <sub>DH</sub> | | | 5 | | | ns | | POWER REQUIREMENTS | | | | | | | | | Supply Voltage | V <sub>DD</sub> | ±5% for specified ( | performance | | +5 | | V | | Supply Current | I <sub>DD</sub> | All digital inputs: 0 | / <sub>IL</sub> or V <sub>IH</sub><br>V or V <sub>DD</sub> | | 5 | 2<br>100 | mΑ<br>μΑ | Note 1: Sample tested to ensure compliance. Note 2: DB11-DB0 changed from 0V to V<sub>DD</sub> or V<sub>DD</sub> to 0V. Note 3: In ceramic packages the feedthrough can be further reduced by grounding the metal lid of the package. Note 4: See timing diagram for definitions of the switching times. **ELECTRICAL CHARACTERISTICS—MX7545A, MAX7645** $(V_{DD} = +15V, V_{REF} = +10V, V_{OUT} = 0V, AGND = DGND. T_A = T_{MIN} to T_{MAX} unless otherwise noted.)$ | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------|-----------|--------------------|----------| | STATIC PERFORMANCE | | | * | <u> </u> | | | | | Resolution | N | | | 12 | | | Bits | | Relative Accuracy | INL | Endpoint measurement | MX7545A<br>MAX7645A<br>MAX7645B | | | ±1/2<br>±1/2<br>±1 | LSB | | Differential Non-Linearity | DNL | All grades guaranto<br>12-bit monotonic o | eed<br>ver temperature range | | | ±1 | LSB | | Gain Error | FSE | Measured using internal RFB; | K,B,T T <sub>A</sub> = +25°C<br>T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | | | ±3<br>±4 | | | Gain Error | PSE | DAC register loaded with all 1s. | L,C,U T <sub>A</sub> = +25°C<br>T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | | | ±1<br>±2 | LSB | | Gain Tempco<br>ΔGain/ΔTemp. (Note 1) | TCFS | | | | ±2 | ±5 | ppm/°C | | DC Supply Rejection<br>ΔGain/ΔV <sub>DD</sub> (Note 1) | PSR | ΔV <sub>DD</sub> = ±5% | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | | | 0.002<br>0.004 | %/% | | DYNAMIC PERFORMANCE | | | | | | | _ | | Current Settling Time (Note 1) | ts | | load is 100Ω in parallel DAC output measured of WR. | | | 1 | μs | | Propagation Delay<br>(Notes 1, 2) | t <sub>PD</sub> | From digital inputs, DB11-DB0, change to 90% of final analog output. OUT1 load is 100Ω in parallel with 13pF. | T <sub>A</sub> = +25°C | | | 150 | ns | | Digital to Analog<br>Glitch Impulse<br>(Notes 1, 2) | Q | V <sub>REF</sub> = AGND<br>OUT1 load is<br>100Ω in parallel<br>with 13pF.<br>Alternately loaded<br>with all 0's<br>and 1's. | T <sub>A</sub> = +25°C | | 5 | | nV-s | | AC Feedthrough at OUT1 (Notes 1, 3) | FTE | V <sub>REF</sub> = ±10V, 10kH<br>DB11-DB0 = 0V. | tz sine wave, | | 5 | | mVp-p | | REFERENCE INPUT | • | | | • | | | • | | Input Resistance | R <sub>REF</sub> | V <sub>REF</sub> pin to AGND | MX7545A<br>MAX7645 | 10<br>7 | 15<br>11 | 20<br>15 | kΩ | | Input Resistance Tempco | TCR | | | | -300 | | ppm/°C | | ANALOG OUTPUTS | | | | | | | | | OUT1 Capacitance<br>(Note 1) | C <sub>OUT1</sub> | DB11-DB0 = 0V, W<br>DB11-DB0 = V <sub>DD</sub> , N | | | 40<br>100 | 70<br>150 | pF<br>pF | | | | WE 00 01 | All T <sub>A</sub> = +25°C | | | 10 | | | OUT1 Leakage Current | I <sub>LKG</sub> | WR = CS = 0V<br>DB11-DB0 = 0V | K,B,L,C TA = TMIN to TMAX | | | 50 | nA | | | | | $T_{,U}$ $T_{A} = T_{MIN}$ to $T_{MAX}$ | | | 200 | <u> </u> | MIXIM # ELECTRICAL CHARACTERISTICS—MX7545A, MAX7645 (Continued) (V<sub>DD</sub> = +15V, V<sub>REF</sub> = +10V, V<sub>OUT</sub> = 0V, AGND = DGND. T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub> unless otherwise noted.) | PARAMETER | SYMBOL | CC | ONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------|-----------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------|----------|------------|----------| | DIGITAL INPUTS | | | | | | | | | Input High Voltage | ViH | | MX7545A<br>MAX7645 | 13.5<br>2.4 | | | V | | Input Low Voltage | V <sub>IL</sub> | | MX7545A<br>MAX7645 | | | 1.5<br>0.8 | ٧ | | Input Current | I <sub>IN</sub> | V <sub>IN</sub> = 0V or V <sub>DD</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | | +0.001 | ±1<br>±10 | μΑ | | Input Capacitance<br>(Note 1) | C <sub>IN</sub> | VIN = 0V; DB11-DB0 | o, wr, cs | | <u> </u> | 8 | pF | | SWITCHING CHARACTI | ERISTICS-M | (7545A (Notes 1, 4) | | | | | | | | | | All T <sub>A</sub> = +25°C | 75 | | | 1 | | Chip Select to<br>Write Setup Time | tcs | | K,B,L,C $T_A = T_{MIN}$ to $T_{MAX}$ | 85 | | | ns | | Willia Goldp Time | | | T,U $T_A = T_{MIN}$ to $T_{MAX}$ | 95 | | | <u> </u> | | Chip Select to<br>Write Hold Time | tон | | | 0 | | | ns | | | | | All T <sub>A</sub> = +25°C | 75 | · | | | | Write Pulse Width | twn | $t_{\text{WR}}$ $t_{\text{CS}} \ge t_{\text{WR}}, t_{\text{CH}} \ge 0$ | K,B,L,C TA = TMIN to TMAX | 85 | | | ns | | | | | T,U T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | 95 | | | | | Data Setup Time | tos | | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | 60<br>80 | | | ns | | Data Hold Time | t <sub>DH</sub> | | | 5 | | | ns | | SWITCHING CHARACT | ERISTICS-MA | AX7645 (Notes 1, 4) | | _ | | | | | Chip Select to<br>Write Setup Time | t <sub>CS</sub> | | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | 150<br>210 | | | ns | | Chip Select to<br>Write Hold Time | t <sub>CH</sub> | | | 0 | | | ns | | Write Pulse Width | t <sub>WR</sub> | $t_{CS} \ge t_{WR}, t_{CH} \ge 0$ | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | 150<br>210 | | | ns | | Data Setup Time | t <sub>DS</sub> | | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> | 225<br>300 | | _ | ns | | Data Hold Time | t <sub>DH</sub> | | | 10 | | _ | ns | | POWER REQUIREMENT | rs . | | | | | | | | Supply Voltage | V <sub>DD</sub> | ±5% for specified | performance | | +15 | | V | | Supply Current | I <sub>DD</sub> | All digital inputs: | V <sub>IL</sub> or V <sub>IH</sub><br>DV or V <sub>DD</sub> | | 5 | 2<br>100 | mA<br>μA | Note 1: Sample tested to ensure compliance. Note 2: DB11-DB0 changed from 0V to V<sub>DD</sub> or V<sub>DD</sub> to 0V. Note 3: In ceramic packages the feedthrough can be further reduced by grounding the metal lid of the package. Note 4: See timing diagram for definitions of the switching times. # FULL SCALE GAIN ERROR VS TEMPERATURE # OUTPUT LEAKAGE CURRENT VS TEMPERATURE # Detailed Description D/A Converter The basic MX7545A/MAX7645 DAC circuit consists of a laser trimmed, thin-film R-2R resistor array with NMOS current switches as shown in Figure 1. Binarily weighted currents are switched to either OUT1 or AGND depending on the status of each input data bit. Although the current at OUT1 and AGND depends on the digital input code, the sum of the two output currents are always equal to the input current at V<sub>RFF</sub>. Either current output can be converted into a voltage by adding an external output amplifier (Figure 3). The $V_{\rm REF}$ input accepts a wide range of signals including fixed and time varying voltage or current inputs. If a current source is used for the reference input, then a low tempco external resistor should be used for $R_{\rm FB}$ to minimize gain variation with temperature. ### Typical Performance Characteristics # LOGIC THRESHOLD VOLTAGE vs SUPPLY VOLTAGE # SUPPLY CURRENT VS TEMPERATURE Figure 1. Simplified D/A Circuit of MX7545A/MAX7645 Figure 2. Digital Input Structure The internal feedback resistor R<sub>FB</sub> is compensated with an NMOS switch that matches the NMOS switches used in the R-2R array. This results in excellent supply rejection and gain temperature coefficient. The OUT1 pin output capacitance, $C_{OUT1}$ , is code dependent and is typically 40pF with all switches to AGND and 100pF with all switches to OUT1. #### Digital Circuit The digital circuit for one bit is shown in Figure 2. The digital CONTROL signal is HIGH when WR and CS are both low. When WR and CS are tied low, the digital input directly controls the DAC switches. The input buffer inverters act as level shifters converting TTL levels into CMOS logic levels. These input buffers are TTL compatible (0.8V and 2.4V) at $V_{DD}$ = +5V for MX7545A, and $V_{DD}$ = +15V for MAX7645. The MX7545A also works with $V_{DD}$ = +15V where the input buffers are CMOS compatible (1.5V and 13.5V). When the digital input voltages are between 1V and 6V the input buffers operate in their linear regions drawing current from the power supply. Therefore to minimize high supply currents the digital input voltages should be kept as close to the supply and ground voltages ( $V_{DD}$ and DGND) as possible. # Circuit Configurations Unipolar Operation The most common configuration for the MX7545A/MAX7645 is shown in Figure 3. This circuit is used for unipolar operation or 2-quadrant multiplication. The code table for this mode is given in Table 1. Note that the polarity of the output is the inverse of the reference voltage, V<sub>RFF</sub>. In many applications gain adjustment will not be necessary especially when using parts with maximum gain error of ±1LSB. In these cases, and when the gain is trimmed at the reference source, resistors R1 and R2 in Figure 3 can be omitted. However, if the trims are desired and the DAC is operated over a wide temperature range, low tempco (<300ppm/°C) resistors should be used for R1 and R2. The capacitor C1 provides phase compensation and helps reduce overshoot and ringing when fast amplifiers are used at the output of the DAC. Figure 3. Unipolar Binary Operation Table 1. Unipolar Binary Code Table for Circuit of Figure 3 | DIGITAL INPUT | | |----------------|---------------------------------------------------------| | MSB LSB | ANALOG OUTPUT | | 1111 1111 1111 | -V <sub>IN</sub> (4095) | | 1000 0000 0000 | $-V_{IN}\left(\frac{2048}{4096}\right) = -1/2 \ V_{IN}$ | | 0000 0000 0001 | $-V_{IN}\left(\frac{1}{4096}\right)$ | | 0000 0000 0000 | 0 | #### **Bipolar Operation** Figure 4 shows the MX7545A/MAX7645 operating in the bipolar, or 4-quadrant multiplying mode. A second amplifier and three matched resistors (R3, R4 and R5) are required. These resistors must be of the same material (preferably metal film or wire-wound) for good temperature tracking characteristics, and should match to 0.01% for 12-bit performance. The output code is 2's complement and is listed in Table 2. In multiplying applications, the MSB determines output polarity while the other 11 bits control amplitude. The U1 inverter on the MSB line converts the 2's complement input code to offset-binary code. If this inversion is done in software using an exclusive-OR instruction or the input code is in offset binary, the U1 inverter can be omitted. Table 3 shows the code relationships to output voltage for the offset binary operation. Figure 4. Bipolar Operation (2's Complement Code) Table 2. 2's Complement Code Table for Circuit of Figure 4 | DIGITAL INPUT<br>MSB LSB | ANALOG OUTPUT | |--------------------------|------------------------------------------------| | 0111 1111 1111 | +V <sub>IN</sub> (2047) | | 0000 0000 0001 | +V <sub>IN</sub> $\left(\frac{1}{2048}\right)$ | | 0000 0000 0000 | 0 | | 1111 1111 1111 | $-V_{IN}\left(\frac{1}{2048}\right)$ | | 1000 0000 0000 | -V <sub>IN</sub> (2048) | To adjust the circuit, load the DAC with a code of 1000 0000 0000 and trim R1 for a 0V output. With R1 and R2 omitted, an alternative zero trim is to adjust the ratio of R3 and R4 for 0V out. Full scale can be trimmed by loading the DAC with all "zeros" or all "ones" and adjusting the amplitude of V<sub>REF</sub> or varying R5 until the desired positive or negative output is obtained. In many applications the gain adjustment will not be necessary, especially when using the parts with guaranteed maximum ±1LSB gain errors. In those cases, the gain can be trimmed at the reference source and resistors R1 and R2 in Figure 4 omitted. However, if the trims are desired and the DAC is operated over a wide temperature range, then low tempco (<300ppm/°C) resistors should be used for R1 and R2. ### \_(Voitage Mode) Single Supply The MX7545A/MAX7645 can be conveniently used in single supply (voltage mode) operation with OUT1 and AGND biased at any voltage between DGND and $V_{DD}$ . This is possible since the ladder termination resistor is connected to AGND. OUT1 and AGND must not be allowed to go 0.3V lower than the DGND or 0.3V higher than $V_{DD}$ . Otherwise, internal diodes would turn on causing a high current flow from the supply which could possibly destroying the device. Figure 5 shows the MX7545A/MAX7645 connected as a voltage output DAC. OUT1 is connected to the reference input and AGND is grounded. $V_{REF}$ pin, now the DAC output, is a voltage source with a constant impedance equal to the reference input resistance. This output should be buffered with an op amp when a lower output impedance is required. $R_{FB}$ pin is not used in this mode. The input impedance of the reference input (OUT1) for this mode is code dependent, and the response time of the circuit depends on the behavior of the reference source with changing load conditions. Table 3. Offset Binary Code Table | DIGITAL INPUT<br>MSB LSB | ANALOG OUTPUT | |--------------------------|---------------------------------------| | 1111 1111 1111 | +V <sub>REF</sub> (2047) | | 1000 0000 0001 | +V <sub>REF</sub> (1/2048) | | 1000 0000 0000 | 0 | | 0111 1111 1111 | $-V_{REF}\left(\frac{1}{2048}\right)$ | | 0000 0000 0000 | -V <sub>REF</sub> (2048) | Two advantages of the voltage mode operation are single supply operation and that a negative reference is not required for a positive output. It should also be noted that the reference input (the voltage at OUT1) must always be positive and limited to no more than 2.5V when $V_{\rm DD}$ is 15V. If the reference voltage is greater than 2.5V or $V_{\rm DD}$ is reduced, resistance mismatches in the DAC's internal NMOS switches result in degraded linearity and differential nonlinearity (DNL). Figures 6 and 7 show the typical dependence of DNL on supply voltage, $V_{\rm DD}$ , and the reference voltage, $V_{\rm REF}$ . If the DAC is offset from DGND by biasing OUT1 and AGND at a voltage above DGND, this will effect DNL and its effect will be the same as reducing $V_{\rm DD}$ by the amount of the offset. Figure 5. Single Supply Operation Using Voltage Switching Mode Figure 6. Differential Nonlinearity vs. V<sub>DD</sub> for Figure 4 Circuit. Reference Voltage = 2.5 Volts. Shaded Area Shows Range of Values of Differential Nonlinearity that Typically Occur for L, C and U Grades. The unipolar and bipolar circuits in Figures 3 and 4 can all be converted to voltage output mode. Figure 8 shows the 2's complement bipolar circuit of Figure 4 modified to work with an output range of +2V to +8V around an offset ground potential of +5V from a single supply, V<sub>DD</sub>, of +10V to +15V. The MAX673 reference is used to bias the AGND at +5V. Resistors R1 and R2 form a voltage divider together with the DAC reference Figure 7. Differential Nonlinearity vs. Reference Voltage for Figure 4 Circuit. V<sub>DD</sub> = 15 Volts. Shaded Area Shows Range of Values of Differential Nonlinearity that Typically Occur for L, C, and U Grades. Figure 8. Single Supply "Bipolar" 2's Complement D/A Converter input resistor, supplying the DAC with +2V input voltage. If the application requires a wide temperature range, the +2V should be generated with an op amp to avoid drifts due to tempco matching of the DAC resistors to the external resistors. Output voltage ranges can be produced by changing R4 to change the offset, and (R1 + R2) to change the gain (slope) of the DAC transfer function. To ensure good linearity, the supply voltage, $V_{\rm DD}$ , must be kept at least +5V above the OUT1 voltage. ### Microprocessor Interfacing The MX7545A/MAX7645 directly interfaces to 8- and 16-bit microprocessors using standard WR and CS control signals and its 12-bit data latch. Figure 9 shows a typical interface circuit for an 8-bit processor. This application uses two memory addresses for the lower 8-bits and the upper 4-bits of data to the DAC. A 4-bit external latch is required to implement the interface. For processors with 16-bit wide address busses and 8-bit data busses, such as 6800, 8080 and Z80, the 12 lower address lines can be used to supply data to the DAC, as shown in Figure 10. The upper 4 bits contain the address of the DAC that is selected. This arrangement takes 4k bytes of address locations for each DAC and the data is written with a single instruction cycle. Figure 9. 8-Bit Processor to MX7545A/MAX7645 Interface # Application Information Output Amplifier Offset For best linearity, OUT1 and AGND should be terminated at exactly 0V. In most applications OUT1 is connected to the summing junction of an inverting op amp. The input offset voltage of the amplifier can degrade the linearity of the DAC by causing OUT1 to be terminated to a non-zero voltage. The resulting error is: Error Voltage = V<sub>OS</sub> (1 + R<sub>FB</sub>/R) where $V_{OS}$ is the op amp's offset voltage and $R_O$ is the output resistance of the DAC. R is a function of the digital input code, and varies from approximately 11kohms to 33kohms. The error voltage range is then typically 4/3 $V_{OS}$ to 2 $V_{OS}$ , a change of 2/3 $V_{OS}$ . An amplifier with 3mV of offset will therefore degrade the Figure 10. Connecting the MX7545A/MAX7645 to 8-Bit Processors via the Address Bus linearity by 2mV, almost a full LSB with a 10V reference voltage. For best linearity, a low-offset amplifier such as the MAX400 should be used, or the amplifier offset must be trimmed to zero. A good rule of thumb is that $V_{\rm OS}$ should be no more than 1/10 LSB. The output amplifier input bias current ( $I_B$ ) can also limit performance since $I_B \times R_{FB}$ generates an offset error. $I_B$ should therefore be much less than the DAC output current for 1LSB, typically 250nA with $V_{REF} = 10V$ . One tenth of this value, 25nA, is recommended. Offset and linearity can also be impaired if the output amplifier noninverting input is grounded through a "bias current compensation resistor". This resistor adds to the offset at this pin and should not be used. Best performance is obtained when the noninverting input is directly connected to ground. #### **Dynamic Considerations** In static or DC applications, the AC characteristics of the output amplifier are not critical. In higher speed applications, where either the reference input is an AC signal or the DAC output must quickly settle to a new programmed value, the AC parameters of the output op-amp must be considered. Another error source in dynamic applications is parasitic coupling of signal from the $V_{REF}$ pin to OUT1. This normally is a function of board layout and lead-to-lead capacitance. Noise signals can also be injected into the DAC outputs when the digital inputs are switched. This digital feedthrough is usually dependent on circuit board layout and on-chip capacitive coupling. Layout induced feedthrough can be minimized with guard traces between digital inputs, $V_{REF}$ , and OUT1 pins. The DAC output follows the digital inputs when the WR and CS pins are low. In systems where the data is not valid for the full period when WR is low, invalid outputs and voltage glitches can appear at the DAC output. Adjusting the timing of the WR signal so that it is low only when data valid can eliminate this problem. #### Compensation A compensation capacitor, C1, may be required when the DAC is used with a high speed output amplifier. The purpose of the capacitor is to cancel the pole formed by the DAC output capacitance C<sub>OUT1</sub> and the internal feedback resistor, R<sub>FB</sub>. Its value depends on the type of op amp used but typically ranges from 10pF to 33pF. Too small a value causes output ringing while excess capacitance overdamps the output. The size of C1 can be minimized and the output voltage settling time improved by keeping the circuit board trace and stray capacitance at OUT1 as low as possible. \*\*Grounding and Bypassing\*\* Since OUT1, AGND and noninverting input of the output amplifier are sensitive to offset voltages, nodes that are to be grounded should be connected directly to "single point" ground through a separate, low resistance (less than 0.2 ohms) connection. The current at OUT1 and AGND varies with input code, creating a code dependent error if these terminals are connected to ground (or a "virtual ground") through a resistive path. A $1\mu F$ bypass capacitor, in parallel with a $0.01\mu F$ ceramic capacitor, should be connected across the DAC $V_{DD}$ and DGND as close to the pins as possible. The MX7545A/MAX7645 has high-impedance digital inputs. To minimize noise pick-up, they should be tied to either $V_{DD}$ or DGND when not used. It is good practice to connect active inputs to $V_{DD}$ or DGND through high valued resistors (1Mohms) to prevent static charge accumulation if the pins are left floating, such as when a circuit card is left unconnected. It is also recommended that two back-to-back diodes be connected between the DGND and AGND pins in systems where these pins tie on the backplane. ### Ordering Information (continued) | PART | TEMP. RANGE | PACKAGE | GAIN<br>ERROR | |-------------|-----------------|-------------|---------------| | MAX7645ACPP | 0°C to +70°C | Plastic DIP | ±1 LSB | | MAX7645BCPP | 0°C to +70°C | Plastic DIP | ±3 LSB | | MAX7645ACWP | 0°C to +70°C | Wide SO | ±1 LSB | | MAX7645BCWP | 0°C to +70°C | Wide SO | ±3 LSB | | MAX7645B/D | 0°C to +70°C | Dice | ±3 LSB | | MAX7645ACQP | 0°C to +70°C | PLCC | ±1 LSB | | MAX7645BCQP | 0°C to +70°C | PLCC | ±3 LSB | | MAX7645AEJP | -40°C to +85°C | CERDIP | ±1 LSB | | MAX7645BEJP | -40°C to +85°C | CERDIP | ±3 LSB | | MAX7645AMJP | -55°C to +125°C | CERDIP | ±1 LSB | | MAX7645BMJP | -55°C to +125°C | CERDIP | ±3 LSB | Maxim reserves the right to ship ceramic packages in lieu of CERDIP packages. ### \_\_Pin Configuration (continued) Top View 20 Lead Plastic Chip Carrier (Quad Pak) ### \_ Chip Topography ### Package Information Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. 12 \_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 (408) 737-7600