

## **ADVANCED INFORMATION**

# MX10C805X

# **FEATURE**

- High performance CMOS ROM CPU
- Operation Voltage 5V
- Up to 40MHz operation (3.5MHz to 40MHz)
- Three 16-bit timer/counters
- · 256 Bytes of on-chip data RAM
- 4/8/16/32/64 Kbytes on-chip Program memory
- 32 Programmable I/O lines
- On-chip Watch-Dog-Timer (WDT)
- 6 interrupt Sources

#### **GENERAL DESCRIPTION**

The single-chip 8-bit microcontroller is manufactured in MXIC's advanced CMOS process. This device uses the same powerful instruction set, has the same architecture, and is pin-to-pin compatible with the existing 80C51. The added features make it an even more powerful

#### ROM Code protection

- Two priority levels
- Power saving Idle and power down modes

SINGLE-CHIP 8-BIT MICROCONTROLLER

- 64 K external program memory space
- 64 K external data memory space
- Available in PLCC, PQFP, and PDIP package
- Four 8-bit I/O ports

**40 PDIP** 

- · Full-duplex enhanced UART compatible with the standard 80C51 and the 80C52
- Extended Temperature Range (-40°C to +85°C)

microcontroller for applications that require clock output, and up/down counting capabilities such as motor control. It also has a more versatile serial channel that facilitates multi-processor communications.

(T2) P1.0 1

b vcc

40

#### P1.4 P1.3 P1.2 P1.1 P1.1 N.C. VCC P0.0 P0.2 P0.3 (T2EX) P1.1 D P0.0 (AD0) 2 39 D P0.1 (AD1) P1.2 40 39 3 38 1 b P0.4 P1.5 07 D P0.2 (AD2) P1.3 🗆 4 37 P1.6 ] P0.5 D P0.3 (AD3) P1.4 🗆 5 36 D P0.6 P1 7 0.4 (AD4) P1.5 🗆 6 35 P0.5 (AD5) RST 🗆 D P0.7 P1.6 7 34 \_\_\_\_ P0.6 (AD6) P3.0 🗆 P1.7 🗆 8 33 <u>P0.7 (AD7)</u> MX10C805X N.C. 112 MX10C805X 34 Ы м.с. RESET 9 32 EA P3.1 🗆 (RXD) P3.0 10 31 D PSEN (TXD)P3.1 11 30 P3.2 🗆 (INT0) P3.2 12 29 D P2.7 P3.3 [ P2.7 (A15) (INT1) P3.3 28 13 P3.4 [ 🗆 P2.6 P2.6 (A14) (T0) P3.4 🗖 27 14 D P2.5 P3.5 🗆 P2.5 (A13) (T1) P3.5 🗖 15 26 18 23 \_\_ P2.4 (A12) (WR) P3.6 16 25 KTAL2 XTAL1 N.C P2.0 P2.3 (A11) VSS P2.1 P2.2 P2.3 P2.4 P3.7 (RD) P3.7 17 24 P2.2 (A10) XTAL2 18 23 XTAL1 22 D P2.1 (A9) 19 **44 PQFP** \_\_ P2.0 (A8) VSS 🗆 20 21 P1.2 P1.1 P1.0 N.C. P0.0 P0.2 P0.3 P1.4 P1.3 34 P1.5 33 P0 4 P1.6 P0.5 P1.7 \_\_\_\_ P0.6 RST 🗆 □ P0.7 TT P3.0 N.C. MX10C805X N.C P3.1 P3.2 P3.3 P2.7 P3.4 P2.6 P2.5 P3.5 [ 23 P3.6 P3.7 ATAL2 VSS | VSS | P2.0 [ P2.1 [ P2.2 [ P2.3 [ P2.3 ]

#### **PIN CONFIGURATIONS**

**44 PLCC** 



MX10C805X

#### **BLOCK DIAGRAM**





#### **PROCESS INFORMATION**

This device is manufactured on a MXIC CMOS process.

PACKAGES



#### **PIN DESCRIPTIONS**

VCC : Supply voltage.

#### VSS : Circuit ground.

Port 0 : Port 0 is an 8-bit, open drain, bidirectional I/O port. As an output port each pin can sink several LS TTL inputs. Port 0 pins that have 1's written to them float, and in that state can be used as high-impedance inputs.

Port 0 is also the multiplexed low-order address and data bus during accesses to external Program and Data Memory. In this application it uses strong internal pullups when emitting 1's, and can source and sink serveral LS TTL inputs.

Port 1 : Port 1 is an 8-bit bidirectional I/O port with internal pullups. The port 1 output buffers can drive LS TTL inputs. Port 1 pins that have 1's written to them are pulled high by the internal pullups, and in that state can be used as inputs. As inputs, Port 1 pins that are externally pulled low will source current (IIL, on the data sheet) because of the internal pullups. In additional, Port 1 serves the functions of the following special features of the MX10C805X :

| Port Pin | Alternate Function                   |
|----------|--------------------------------------|
| P1.0     | T2 (External Count Input to Timer/   |
|          | Counter 2), Clock-Out                |
| P1.1     | T2EX (Timer/Counter 2 Capture/Reload |
|          | Trigger and Direction Control)       |

Port 2 : Port 2 is an 8-bit bidirectional I/O port with internal pullups. The port 2 output buffers can drive LS TTL inputs. Port 2 pins that have 1's written to them are pulled high by the internal pullups, and in that state can be used as inputs. As inputs, Port 2 pins that are externally pulled low will source current (IIL, on the data sheet) because of the internal pullups.

Port 2 emits the high-order address byte during fetches from external Program Memory and during accesses to external Data Memory that use 16-bit addresses (MOVX @DPTR). In this application it uses strong internal pullups when emitting 1's. During accesses to external Data Memory that use 8-bit addresses (MOVX @Ri), Port 2 emits the contents of the P2 Special Function Register.

Port 3 : Port 3 is an 8-bit bidirectional I/O port with internal pullups. The port 3 output buffers can drive LS TTL inputs. Port 3 pins that have 1's written to them are pulled high by the internal pullups, and in that state can be used as inputs. As inputs, Port 3 pins that are externally pulled low will source current (IIL, on the data sheet) because of the internal pullups.

Port 3 also serves the function of various special features of the 8051 Family, as listed below :

| Port Pin | Alternate Function                     |
|----------|----------------------------------------|
| P3.0     | RXD (serial input port)                |
| P3.1     | TXD (serial output port)               |
| P3.2     | INT0 (external interrupt 0)            |
| P3.3     | INT1 (external interrupt 1)            |
| P3.4     | T0 (Timer 0 external input)            |
| P3.5     | T1 (Timer 1 external input)            |
| P3.6     | WR (external data memory write sttobe) |
| P3.7     | RD (external data memory read strobe)  |



RST : Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device. The port pins will be driven to their reset condition when a minimum VIHI voltage is applied whether the oscillator is running or not. An internal pulldown resistor permits a power-on reset with only a capacitor connected to VCC.

ALE : Address Latch Enable output pulse for latching the low byte of the address during accesses to external memory.

In normal operation ALE is emitted at a constant rate of 1/6 the oscillator frequency, and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external Data Memory.

If desired, ALE operation can be disabled by setting bit 5 of SFR location 87H (PCON). With this bit set, the pin is weakly pulled high. However, the ALE disable feature will be suspended during a MOVX or MOVC instruction, idle mode, power down mode. The ALE disable feature will be terminated by reset. When the ALE disable feature is suspended or terminated, the ALE pin will no longer be pulled up weakly. Setting the ALE-disable bit has no affect if the micrcontroller is in external execution mode.

Throughout the remainder of this data sheet, ALE will refer to the signal coming out of the ALE pin, and the pin will be referred to as the ALE pin.

PSEN : Program Store Enable is the read strobe to external Program Memory.

When the MX10C805X is executing code from external Program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external Data memory.

EA/VPP : Extrernal Access enable. EA must be strapped to VSS in order to enable the twiceto fetch code from external Program Memory locations 0000H to 0FFFFH. EA will be internally latched on reset.

EA should be strapped to VCC for internal program executions.

XTAL1 : Input to the inverting oscillator amplifier.

XTAL2 : Output from the inverting oscillator amplifier.

#### **OSCILLATOR CHARACTERISTICS**

XTAL1 and XTAL2 are the input and output, respectively, of a inverting amplifier which can be configured for use as an on-chip oscillator, as shown in Figure 3. Either a quartz crystal or ceramic resonator may be used.



To drive the device from an external clock source, XTAL1 should be driven, while XTAL2 floats, as shown in Figure 4. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clocking circuitry is through a divide-by-two flip-flop, but minimum and maximum high and low times specified on the data sheet must be observed.

An external oscillator may encounter as much as a 100 pF load at XTAL1 when it starts up. This is due to interaction between the amplifer and its feedback capacitance. Once the external signal meets the VIL and VIH specifications the capacitance will not exceed 20 pF.





#### **IDLE MODE**

The user's software can invoke the Idle Mode. When the microcontroller is in this mode, power consumption is reduced. The Special Function Registers and the onboard RAM retain their values during Idle, but the processor stops executing instructions. Idle Mode will be exited if the chip is reset or if an enabled interrupt occurs.

#### **ABSOLUTE MAXIMUM RATING\***

| Ambient Temperature Under Bias  | -40℃ to +85℃   |
|---------------------------------|----------------|
| Storage Temperature             | -65℃ to +150℃  |
| Voltage on Any Other Pin to VSS | -0.5V to +6.5V |
| IOL Per I/O Pin                 | 15mA           |
| Power Dissipation               | 1.5W           |

(Based on PACKAGE heat transfer limitations, not device consumption)

| Mode       | Program Memory | ALE | PSEN | PORT0 | PORT1 | PORT2   | PORT3 |
|------------|----------------|-----|------|-------|-------|---------|-------|
| Idle       | Internal       | 1   | 1    | Data  | Data  | Data    | Data  |
| Idle       | External       | 1   | 1    | Float | Data  | Address | Data  |
| Power Down | Internal       | 0   | 0    | Data  | Data  | Data    | Data  |
| Power Down | External       | 0   | 0    | Float | Data  | Data    | Data  |

#### Table 2. Status of the External Pins during Idle and Power Down

#### POWER DOWN MODE

To save even more power, a Power Down mode can be invoked by software. If this mode, the oscillator is stopped and the instruction that invoked Power Down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values until the Power Down mode is terminated.

On the MX10C805X either a hardware reset or an external interrupt can cause an exit from Power Down. Reset redefines all the SFRs but does not change the onchip RAM. An external interrupt allows both the SFRs and on-chip RAM to retain their values. To properly terminate Power Down, the reset or external interrupt should not be executed before VCC is restored to its normal operating level, and must be held active long enough for the oscillator to restart and stabilize (normally less than 10 ms).

With an external interrupt, INTO and INT1 must be enabled and configured as level-sensitive. Holding the pin low restarts the oscillator but bringing the pin back high completes the exit. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put the device into Power Down.

#### **OPERATING CONDITIONS**

| Symbol | Description                    | Min | Max | Units |
|--------|--------------------------------|-----|-----|-------|
| TA     | Ambient Temperature Under Bias |     |     |       |
|        | Commerical                     | 0   | +70 | °C    |
|        | Industrial                     | -40 | +85 | °C    |
| VCC    |                                | 4.5 | 5.5 | V     |
| fOSC   | Oscillator Frequency           | 3.5 | 40  | MHz   |



#### DC CHARACTERISTICS (Over Operating Conditions)

All parameter values apply to all devices unless otherwise indicated.

| Symbol | Parameter                         | Min        | Тур | Max         | Unit  | Test Conditions     |
|--------|-----------------------------------|------------|-----|-------------|-------|---------------------|
|        |                                   |            |     | (Note 4)    |       |                     |
| VIL    | Input Low Voltage                 | -0.5       |     | 0.2 VCC-0.1 | V     |                     |
| VIL1   | Input Low Voltage EA              | 0          |     | 0.2 VCC-0.3 | V     |                     |
| VIH    | Input High Voltage                | 0.2 VCC+0. | 9   | VCC+0.5     | V     |                     |
|        | (Except XTAL1, RST)               |            |     |             |       |                     |
| VIH1   | Input High Voltage                | 0.7 VCC    |     | VCC+0.5     | V     |                     |
|        | (XTAL1, RST)                      |            |     |             |       |                     |
| VOL    | Output Low Voltage (Note 5)       |            |     |             |       |                     |
|        | (Ports 1, 2, and 3)               |            |     | 0.4         | V     | IOL=1.6 mA (Note 1) |
| VOL1   | Output Low Voltage (Note 5)       |            |     |             |       |                     |
|        | (Port 0, ALE, PSEN)               |            |     | 0.4         | V     | IOL=3.2 mA (Note 1) |
| VOH    | Output High Voltage               | 0.9 VDD    |     |             | V     | IOH=-10 uA          |
|        | (Port 1, 2 and 3, ALE, PSEN)      | 0.75 VDD   |     |             | V     | IOH=-30 uA          |
|        |                                   | 0.5 VDD    |     |             | V     | IOH=-60uA           |
| VOH1   | Output High Voltage               | 0.9 VDD    |     |             | V     | IOH=-80 uA          |
|        | (Port 0 in External Bus Mode)     | 0.75 VDD   |     |             | V     | IOH=-300 uA         |
|        |                                   | 0.5 VDD    |     |             | V     | IOH=-800 uA         |
| IIL    | Logical 0 Input Current           |            |     | -50         | uA    | VIN=0.4V            |
|        | (Ports 1, 2 and 3)                |            |     |             |       |                     |
| ILI    | Input leakage Current (Port 0)    |            |     | ±10         | uA    | VIN=VIL or VIH      |
| ITL    | Logical 1 to 0 Transition Current |            |     | -750        | uA    | VIN=2V              |
|        | (Ports 1, 2 and 3)                |            |     |             |       |                     |
|        | Industrial                        |            |     |             |       |                     |
| PRST   | RST Pulldown Resistor             | 15         |     | 150         | K ohm |                     |
| CIO    | Pin Capacitance                   |            | 10  |             | pF    | @1 MHz, 25℃         |
| ICC    | Power Supply Current:             |            |     |             |       | (Note 3)            |
|        | Active Mode at 40 MHz             |            |     | 60          | mA    |                     |
|        | Idle Mode at 40 MHz(70 °C 5.5V)   |            |     | 28          | mA    |                     |
|        | Power Down Mode                   |            | 2   | 10          | uA    |                     |

NOTES:

1. Capacitive loading on Ports 0 and 2 may cause noise pulses above 0.4V to be superimposed on the VOLs of ALE and Ports 1, 2 and 3. The noise is due to external bus capacitance discharging into the Port 0 and Port 2 pins when these pins change from 1 to 0. In applications where capacitive loading exceeds 100 pF, the noise pulses on these signlas may exceed 0.8V. It may be desirable to qualify ALE or other signals with a Schmitt Triggers, or CMOS-level input logic.

2. Capacitive loading on Ports 0 and 2 cause the VOH on ALE and PSEN to drop below the 0.9 VCC specification when the address lines are stabilizing.

3. Minimum VCC for Power Down is 2V.

4. Typicals are based on a limited number of samples and are not guaranteed. The values listed are room temperature and 5V.

5. Under steady state (non-transient) conditions, IOL must be externally limited as follows: Maximum IOL per port pin: 10mA

| Maximum IOL per port pin:<br>Maximum IOL per 8-bit port: | ····, · ·        | 10mA   |
|----------------------------------------------------------|------------------|--------|
|                                                          | Port 0:          | 26mA   |
|                                                          | Ports 1, 2 and 3 | : 15mA |

Maximum total IOL for all output pins: 71mA

If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.













#### **EXPLANATION OF THE AC SYMBOLS**

Each timing symbol has 5 characters. The first character is always a "T" (stands for time). The other characters, depending on their positions, stand for the name of a signal or the logical status of that signal. The following is a list of all the characters and what they stand for.

A: Address C: Clock D: Input Data H: Logic level HIGH L: Logic level LOW, or ALE P: PSEN Q: Output Data R: RD signal T: Time V: <u>Valid</u> W: WR signal X: No longer a valid logic level Z: Float

For example, TAVLL = Time from Address Valid to ALE Low

TLLPL = Time from ALE Low to  $\overrightarrow{PSEN}$  Low



#### **AC CHARACTERISTICS**

(Over Operating Conditions, Load Capacitance for Port 0, ALE/PROG and PSEN = 100 pF, Load Capacitance for All Other Outputs = 80 pF)

| SYMBOL  | PARAMETER                                 | 33  | 33 MHz |    |
|---------|-------------------------------------------|-----|--------|----|
|         |                                           |     | MAX    | -  |
| EXTERNA | L PROGRAM MEMORY                          |     |        |    |
| TLHLL   | ALE PULSE DURATION                        | 20  | -      | NS |
| TAVLL   | ADDRESS SET-UP TIME TO ALE                | 17  | -      | NS |
| TLLAX   | ADDRESS HOLD TIME AFTER ALE               | 10  | -      | NS |
| TLLIV   | TIME FROM ALE TO VALID INSTRUCTION INPUT  | -   | 55     | NS |
| TLLPL   | TIME FROM ALE TO CONTROL PULSE PSEN       | 17  | -      | NS |
| TPLPH   | CONTROL PULSE DURATION PSEN               | 70  | -      | NS |
| TPLIV   | TIME FROM PSEN TO VALID INSTRUCTION INPUT | -   | 12     | NS |
| TPXIX   | INPUT INSTRUCTION HOLD TIME AFTER PSEN    | 0   | -      | NS |
| TPXIZ   | INPUT INSTRUCTION FLOAT DELAY AFTER PSEN  | -   | 20     | NS |
| TAVIV   | ADDRESS TO VALID INSTRUCTION INPUT        | -   | 95     | NS |
| TPLAZ   | TO PSEN ADDRESS FLOAT TIME                | -   | 10     | NS |
| EXTERNA | L DATA MEMORY                             |     |        |    |
| TLHLL   | ALE PULSE DURATION                        | 20  | -      | NS |
| TAVLL   | ADDRESS SET-UP TIME TO ALE                | 17  | -      | NS |
| TLLAX   | ADDRESS HOLD TIME AFTER ALE               | 10  | -      | NS |
| TRLRH   | RD PULSE DURATION                         | 80  | -      | NS |
| TWLWH   | WR PULSE DURATION                         | 80  | -      | NS |
| TRLDV   | RD TO VALID DATA INPUT                    | -   | 60     | NS |
| TRHDX   | DATA HOLD TIME AFTER RD                   | 0   | -      | NS |
| TRHDZ   | DATA FLOAT DELAY AFTER RD                 | 32  | -      | NS |
| TLLDV   | TIME FROM ALE TO VALID DATA INPUT         | -   | 90     | NS |
| TAVDV   | ADDRESS TO VALID INPUT                    | -   | 105    | NS |
| TLLWL   | TIME FROM ALE TO RD OR WR                 | 40  | 140    | NS |
| TAVWL   | TIME FROM ADDRESS TO RD OR WR             | 45  | -      | NS |
| TWHLH   | TIME FROM RD OR WR HIGH TO ALE HIGH       | 10  | 55     | NS |
| TQVWX   | DATA VALID TO WR TRANSITION               | 10  | -      | NS |
| TQVWH   | DATA SET-UP TIME BEFORE WR                | 125 | -      | NS |
| TWHQX   | DATA HOLD TIME AFTER WR                   | 10  | -      | NS |
| TRLAZ   | ADDRESS FLOAT DELAY AFTER RD              | -   | 0      | NS |

tCK min. = 1/f max. (maximum operating frequency); tCK=clock period

NOTE:

1. The maximun operating frequency is limited to 40 MHz and the minimum to 3.5 MHz.



#### External clock drive XTAL

| SYMBOL | PARAMETER                 | VARIABL | VARIABLE CLOCK |     |  |
|--------|---------------------------|---------|----------------|-----|--|
|        |                           | MIN     | MAX            |     |  |
| fCLK   | clock frequency           | 1.2     | 16 (tbf.)      | MHz |  |
| tCLCL  | clock period              | 63      | 833            | ns  |  |
| tCHCX  | HIGH time                 | 20      | tCK-tCLCX      | ns  |  |
| tCLCX  | LOW time                  | 20      | tCK-tCHCX      | ns  |  |
| tCLCH  | RISE time                 | -       | 20             | ns  |  |
| tCHCL  | FALL time                 | -       | 20             | ns  |  |
| tCY    | cycle time (tCY = 12 tCK) | 0.75    | 10             | ms  |  |

#### SERIAL PORT CHARACTERISTICS

#### Serial Port Timing : Shift Register Mode

| SYMBOL | PARAMETER 33 MHz OSCILLATOR              |     | DSCILLATOR | UNIT |
|--------|------------------------------------------|-----|------------|------|
|        |                                          | MIN | MAX        |      |
| tXLXL  | Serial Port clock cycle time             | 360 | -          | ns   |
| tQVXH  | Output data setup to clock rising edge   | 167 | -          | ns   |
| tXHQX  | Output data hold after clock rising edge | 5   | -          | ns   |
| tXHDX  | Input data hold after clock rising edge  | 0   | -          | ns   |
| tXHDV  | Clock rising edge to input data valid    | -   | 167        | ns   |

#### **EXTERNAL CLOCK DRIVE WAVEFORM**



#### AC TESTING INPUT, OUTPUT WAVEFORMS

|   | VCC-0.5<br>0.45V           | 0.2 VCC+0.9<br>0.2 VCC-0.1                                                                                                        |  |
|---|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| L | ogic <sup>'</sup> "1" 0.45 | ring testing are driven at VCC-0.5V for a<br>5V for a Logic "0". Timing measurements<br>/IH min for a Logic "1" and VIL max for a |  |

#### **FLOAT WAVEFORM**





#### EXTERNAL PROGRAM MEMORY READ CYCLE



#### EXTERNAL DATA MEMORY READ CYCLE





#### EXTERNAL DATA MEMORY WRITE CYCLE



#### SHIFT REGISTER MODE TIMING WAVEFORMS





### **REVISION HISTORY**

| REVISION | DESCF  |
|----------|--------|
| 0.3      | Modify |

DESCRIPTION Modify Block Diagram PAGE P2

DATE APR/09/1999



## MACRONIX INTERNATIONAL CO., LTD.

HEADQUARTERS: TEL:+886-3-578-6688 FAX:+886-3-563-2888

EUROPE OFFICE: TEL:+32-2-456-8020 FAX:+32-2-456-8021

JAPAN OFFICE: TEL:+81-44-246-9100 FAX:+81-44-246-9105

SINGAPORE OFFICE: TEL:+65-348-8385 FAX:+65-348-8096

TAIPEI OFFICE: TEL:+886-2-2509-3300 FAX:+886-2-2509-2200

MACRONIX AMERICA, INC. TEL:+1-408-453-8088 FAX:+1-408-453-8488

CHICAGO OFFICE: TEL:+1-847-963-1900 FAX:+1-847-963-1909

http://www.macronix.com