

# MT4LC4M16R6, MT4LC4M16N3

For the latest data sheet, please refer to the Micron Web site: www.micron.com/products/datasheets/dramds.html

**PIN ASSIGNMENT (Top View)** 

## **FEATURES**

- Single +3.3V ±0.3V power supply
- Industry-standard x16 pinout, timing, functions, and package
- 12 row, 10 column addresses (R6) 13 row, 9 column addresses (N3)
- High-performance CMOS silicon-gate process
- All inputs, outputs and clocks are LVTTL-compatible
- Extended Data-Out (EDO) PAGE MODE access
- 4,096-cycle CAS#-BEFORE-RAS# (CBR) REFRESH distributed across 64ms
- Optional self refresh (S) for low-power data retention

| OPTIONS                                                            | MARKING |
|--------------------------------------------------------------------|---------|
| <ul> <li>Plastic Package</li> <li>50-pin TSOP (400 mil)</li> </ul> | TG      |
| • Timing                                                           |         |
| 50ns access                                                        | -5      |
| 60ns access                                                        | -6      |
| • Refresh Rates                                                    |         |
| 4K                                                                 | R6      |
| 8K                                                                 | N3      |
| Standard Refresh                                                   | None    |
| Self Refresh                                                       | S*      |
| Operating Temperature Range                                        |         |
| Commercial ( $0^{\circ}C$ to +70°C)                                | None    |

**NOTE:** 1. The "#" symbol indicates signal is active LOW.

\*Contact factory for availability.

# Part Number Example: MT4LC4M16R6TG-5

## **KEY TIMING PARAMETERS**

| SPEED | <sup>t</sup> RC | <sup>t</sup> RAC | <sup>t</sup> PC | <sup>t</sup> AA | <sup>t</sup> CAC | <sup>t</sup> CAS |
|-------|-----------------|------------------|-----------------|-----------------|------------------|------------------|
| -5    | 84ns            | 50ns             | 20ns            | 25ns            | 13ns             | 8ns              |
| -6    | 104ns           | 60ns             | 25ns            | 30ns            | 15ns             | 10ns             |

|                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                              | 50-Pin TSOP                                                                                                                                        |   |                                                                                                                                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vcc       III         DQ1       III         DQ2       III         DQ3       III         DQ4       III         DQ5       III         DQ6       III         DQ6       III         DQ6       IIII         NC       III         NC       III         NC       III         NC       III         A0       III         A2       III         A3       III         A5       III | 1 • 2<br>3 4<br>5 6<br>7 8<br>9 10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25 | 50<br>49<br>48<br>47<br>46<br>45<br>44<br>43<br>42<br>41<br>40<br>39<br>38<br>37<br>36<br>35<br>34<br>33<br>32<br>31<br>30<br>29<br>28<br>27<br>26 |   | Vss<br>DQ15<br>DQ14<br>DQ13<br>DQ12<br>Vss<br>DQ11<br>DQ9<br>DQ8<br>NC<br>Vss<br>CASL#<br>CASH#<br>OE#<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>A11<br>A10<br>A9<br>A8<br>A7<br>A6<br>Vss |
|                                                                                                                                                                                                                                                                                                                                                                        | (                                                                                                                            |                                                                                                                                                    | , |                                                                                                                                                                                         |

<sup>†</sup>A12 for N3 version, NC for R6 version.

|                   | MT4LC4M16R6 | MT4LC4M16N3 |
|-------------------|-------------|-------------|
| Configuration     | 4 Meg x 16  | 4 Meg x 16  |
| Refresh           | 4K          | 8K          |
| Row Address       | 4K (A0-A11) | 8K (A0-A12) |
| Column Addressing | 1K (A0-A9)  | 512 (A0-A8) |

### 4 MEG x 16 EDO DRAM PART NUMBERS

| PART NUMBER       | REFRESH<br>ADDRESSING | PACKAGE  | REFRESH  |
|-------------------|-----------------------|----------|----------|
| MT4LC4M16R6TG-x   | 4K                    | 400-TSOP | Standard |
| MT4LC4M16R6TG-x S | 4K                    | 400-TSOP | Self     |
| MT4LC4M16N3TG-x   | 8K                    | 400-TSOP | Standard |
| MT4LC4M16N3TG-x S | 8K                    | 400-TSOP | Self     |

x = speed





# FUNCTIONAL BLOCK DIAGRAM

MT4LC4M16R6 (12 row addresses)





### GENERAL DESCRIPTION

The 4 Meg x 16 DRAM is a high-speed CMOS, dynamic random-access memory device containing 67,108,864 bits and designed to operate from 3V to 3.6V. The device is functionally organized as 4,194,304 locations containing 16 bits each. The 4,194,304 memory locations are arranged in 4,096 rows by 1,024 columns on the MT4LC4M16R6 or 8,192 rows by 512 columns on the MT4LC4M16N3. During READ or WRITE cycles, each location is uniquely addressed via the address bits: 12 row-address bits (A0-A11) and 10 column-address bits (A0-A9) on the MT4LC4M16R6 or 13 row-address bits (A0-A12) and 9 column-address bits (A0-A8) on the MT4LC4M16N3 version. In addition, both byte and word accesses are supported via the two CAS# pins (CASL# and CASH#).

The CAS# functionality and timing related to address and control functions (e.g., latching column addresses or selecting CBR REFRESH) is such that the internal CAS# signal is determined by the first external CAS# signal (CASL# or CASH#) to transition LOW and the last to transition back HIGH. The CAS# functionality and timing related to driving or latching data is such that each CAS# signal independently controls the associated eight DQ pins.

The row address is latched by the RAS# signal, then the column address is latched by CAS#. This device provides EDO-PAGE-MODE operation, allowing for fast successive data operations (READ, WRITE or READ-MODIFY-WRITE) within a given row.

The 4 Meg x 16 DRAM must be refreshed periodically in order to retain stored data.

### **DRAM ACCESS**

Each location in the DRAM is uniquely addressable, as mentioned in the General Description. Use of both CAS# signals results in a word access via the 16 I/O pins (DQ0-DQ15). Using only one of the two signals results in a BYTE access cycle. CASL# transitioning LOW selects an access cycle for the lower byte (DQ0-DQ7), and CASH# transitioning LOW selects an access cycle for



Figure 1 WORD and BYTE WRITE Example



### **DRAM ACCESS (continued)**

the upper byte (DQ8-DQ15). General byte and word access timing is shown in Figures 1 and 2.

A logic HIGH on WE# dictates read mode, while a logic LOW on WE# dictates write mode. During a WRITE cycle, data-in (D) is latched by the falling edge of WE or CAS# (CASL# or CASH#), whichever occurs last. An EARLY WRITE occurs when WE is taken LOW prior to either CAS# falling. A LATE WRITE or READ-MODIFY-WRITE occurs when WE falls after CAS# (CASL# or CASH#) is taken LOW. During EARLY WRITE cycles, the data outputs (Q) will remain High-Z, regardless of the state of OE#. During LATE WRITE or READ-MODIFY-WRITE cycles, OE# must be taken HIGH to disable the data outputs prior to applying input data. If a LATE WRITE or READ-MODIFY-WRITE is attempted while keeping OE# LOW, no write will occur, and the data outputs will drive read data from the accessed location.

Additionally, both bytes must always be of the same mode of operation if both bytes are active. A CAS# precharge must be satisfied prior to changing modes of operation between the upper and lower bytes. For example, an EARLY WRITE on one byte and a LATE WRITE on the other byte are not allowed during the same cycle. However, an EARLY WRITE on one byte and a LATE WRITE on the other byte, after a CAS# precharge has been satisfied, are permissible.

### EDO PAGE MODE

DRAM READ cycles have traditionally turned the output buffers off (High-Z) with the rising edge of CAS#. If CAS# went HIGH and OE# was LOW (active), the output buffers would be disabled. The 64Mb EDO DRAM offers an accelerated page mode cycle by eliminating output disable from CAS# HIGH. This option is called EDO, and it allows CAS# precharge time (<sup>t</sup>CP) to occur without the output data going invalid (see READ and EDO-PAGE-MODE READ waveforms).

EDO operates like any DRAM READ or FAST-PAGE-MODE READ, except data is held valid after CAS# goes HIGH, as long as RAS# and OE# are held LOW and WE# is held HIGH. OE# can be brought LOW or HIGH while CAS# and RAS# are LOW, and the DQs will transition between valid data and High-Z. Using OE#, there are



Figure 2 WORD and BYTE READ Example





### RAS# VIH-



Figure 3 OE# Control of DQs



## Figure 4 WE# Control of DQs



# EDO PAGE MODE (continued)

two methods to disable the outputs and keep them disabled during the CAS# HIGH time. The first method is to have OE# HIGH when CAS# transitions HIGH and keep OE# HIGH for <sup>t</sup>OEHC thereafter. This will disable the DQs, and they will remain disabled (regardless of the state of OE# after that point) until CAS# falls again. The second method is to have OE# LOW when CAS# transitions HIGH and then bring OE# HIGH for a minimum of <sup>t</sup>OEP anytime during the CAS# HIGH period. This will disable the DQs, and they will remain disabled (regardless of the state of OE# after that point) until CAS# falls again (see Figure 3). During other cycles, the outputs are disabled at <sup>t</sup>OFF time after RAS# and CAS# are HIGH or at <sup>t</sup>WHZ after WE# transitions LOW. The <sup>t</sup>OFF time is referenced from the rising edge of RAS# or CAS#, whichever occurs last. WE# can also perform the function of disabling the output drivers under certain conditions, as shown in Figure 4.

EDO-PAGE-MODE operations are always initiated with a row address strobed in by the RAS# signal, followed by a column address strobed in by CAS#, just like for single location accesses. However, subsequent column locations within the row may then be accessed at the page mode cycle time. This is accomplished by cycling CAS# while holding RAS# LOW and entering new column addresses with each CAS# cycle. Returning RAS# HIGH terminates the EDO-PAGE-MODE operation.

### **DRAM REFRESH**

The supply voltage must be maintained at the specified levels, and the refresh requirements must be met in order to retain stored data in the DRAM. The refresh requirements are met by refreshing all rows in the 4 Meg x 16 DRAM array at least once every 64ms (8,192

# 4 MEG x 16 EDO DRAM

rows for N3 or 4,096 rows for R6). The recommended procedure is to execute 4,096 CBR REFRESH cycles, either uniformly spaced or grouped in bursts, every 64ms. The MT4LC4M16N3 internally refreshes two rows for each CBR cycle, whereas the MT4LC4M16R6 refreshes one row for every CBR cycle. For either device, executing 4,096 CBR cycles will refresh the entire device. The CBR REFRESH will invoke the internal refresh counter for automatic RAS# addressing. Alternatively, RAS#-ONLY REFRESH capability is inherently provided. However, with this method, only one row is refreshed on each cycle. Thus, 8,192 RAS-only REFRESH cycles are needed every 64ms on the MT4LC4M16N3 in order to refresh the entire device. JEDEC strongly recommends the use of CBR REFRESH for this device.

An optional self refresh mode is also available on the "S" version. The self refresh feature is initiated by performing a CBR Refresh cycle and holding RAS# low for the specified <sup>t</sup>RASS. The "S" option allows the user the choice of a fully static, low-power data retention mode or a dynamic refresh mode at the extended refresh period of 128ms, or 31.25µs per cycle, when using a distributed CBR refresh. This refresh rate can be applied during normal operation, as well as during a standby or battery backup mode.

The self refresh mode is terminated by driving RAS# HIGH for a minimum time of <sup>t</sup>RPS. This delay allows for the completion of any internal refresh cycles that may be in process at the time of the RAS# LOW-to-HIGH transition. If the DRAM controller uses a distributed CBR refresh sequence, a burst refresh is not required upon exiting self refresh, however, if the controller is using RAS# only or burst CBR refresh then a burst refresh using <sup>t</sup>RC (MIN) is required.



### ABSOLUTE MAXIMUM RATINGS\*

| Voltage on Vcc Relative to Vss1V to +4.6V       |
|-------------------------------------------------|
| Voltage on NC, Inputs or I/O Pins               |
| Relative to Vss1V to +4.6V                      |
| Operating Temperature, T <sub>A</sub> (ambient) |
| Commercial 0°C to +70°C                         |
| Storage Temperature (plastic)55°C to +150°C     |
| Power Dissipation 1W                            |

\*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS

(Note: 1) (Vcc =  $+3.3V \pm 0.3V$ )

| PARAMETER/CONDITION                                                                                                   | SYMBOL | MIN  | MAX       | UNITS | NOTES |
|-----------------------------------------------------------------------------------------------------------------------|--------|------|-----------|-------|-------|
| SUPPLY VOLTAGE                                                                                                        | Vcc    | 3    | 3.6       | V     |       |
| INPUT HIGH VOLTAGE:<br>Valid Logic 1; All inputs, I/Os and any NC                                                     | Vін    | 2    | Vcc + 0.3 | v     | 35    |
| INPUT LOW VOLTAGE:<br>Valid Logic 0; All inputs, I/Os and any NC                                                      | VIL    | -0.3 | 0.8       | v     | 35    |
| INPUT LEAKAGE CURRENT:<br>Any input at VIN ( $0V \le VIN \le Vcc + 0.3V$ );<br>All other pins not under test = $0V$   | h      | -2   | 2         | μA    | 36    |
| OUTPUT HIGH VOLTAGE:<br>lout = -2mA                                                                                   | Vон    | 2.4  | _         | v     |       |
| OUTPUT LOW VOLTAGE:<br>lout = 2mA                                                                                     | Vol    | _    | 0.4       | v     |       |
| OUTPUT LEAKAGE CURRENT:<br>Any output at Vout ( $0V \le Vout \le Vcc + 0.3V$ );<br>DQ is disabled and in High-Z state | loz    | -5   | 5         | μA    |       |

# 4 MEG x 16 EDO DRAM



Г

### ICC OPERATING CONDITIONS AND MAXIMUM LIMITS

(Notes: 1, 2, 3, 5, 6; notes appear on page 11) ( $Vcc = +3.3V \pm 0.3V$ )

| Notes: 1, 2, 3, 5, 6; notes appear on page 11) ( $VCC = +3.3V \pm 0.3V$ )                                                                                                                                                                                                                  |        |          |            | AX         |       |                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------|------------|------------|-------|-----------------|
| PARAMETER/CONDITION                                                                                                                                                                                                                                                                        | SYMBOL | SPEED    | 4K         | 8K         | UNITS | NOTES           |
| STANDBY CURRENT: TTL<br>(RAS# = CAS# = VIH)                                                                                                                                                                                                                                                | lcc1   | ALL      | 1          | 1          | mA    |                 |
| STANDBY CURRENT: CMOS<br>(RAS# = CAS# $\geq$ Vcc - 0.2V; DQs may be left open;<br>Other inputs: VIN $\geq$ Vcc - 0.2V or VIN $\leq$ 0.2V)                                                                                                                                                  | lcc2   | ALL      | 500        | 500        | μA    |                 |
| OPERATING CURRENT: Random READ/WRITE<br>Average power supply current<br>(RAS#, CAS#, address cycling: <sup>t</sup> RC = <sup>t</sup> RC [MIN])                                                                                                                                             | Іссз   | -5<br>-6 | 150<br>165 | 115<br>130 | mA    | 26              |
| OPERATING CURRENT: EDO PAGE MODE<br>Average power supply current<br>(RAS# = VIL, CAS#, address cycling: <sup>t</sup> PC = <sup>t</sup> PC [MIN])                                                                                                                                           | Icc4   | -5<br>-6 | 120<br>125 | 120<br>125 | mA    | 26              |
| REFRESH CURRENT: RAS#-ONLY<br>Average power supply current<br>(RAS# cycling, CAS# = VIH: <sup>t</sup> RC = <sup>t</sup> RC [MIN])                                                                                                                                                          | Icc5   | -5<br>-6 | 150<br>165 | 115<br>130 | mA    | 22              |
| REFRESH CURRENT: CBR<br>Average power supply current<br>(RAS#, CAS#, address cycling: <sup>t</sup> RC = <sup>t</sup> RC [MIN])                                                                                                                                                             | Іссб   | -5<br>-6 | 150<br>165 | 150<br>165 | mA    | 4, 7,<br>23     |
| REFRESH CURRENT: Extended ("S" version only)<br>Average power supply current: CAS# = 0.2V or CBR cycling;<br>RAS# = ${}^{t}$ RAS (MIN); WE# = Vcc - 0.2V; A0-A10, OE# and<br>DIN = Vcc - 0.2V or 0.2V (DIN may be left open); ${}^{t}$ RC = 125µs                                          | lcc7   | ALL      | 400        | 400        | μA    | 4, 7,<br>23, 37 |
| $\begin{array}{l} \mbox{REFRESH CURRENT: Self ("S" version only)} \\ \mbox{Average power supply current: CBR with RAS# } \geq {}^t \mbox{RASS (MIN)} \\ \mbox{and CAS# held LOW; WE# = Vcc - 0.2V; A0-A10, OE# and} \\ \mbox{DIN = Vcc - 0.2V or 0.2V (DIN may be left open)} \end{array}$ | Icc8   | ALL      | 350        | 350        | μA    | 4, 7,<br>37     |



## CAPACITANCE

(Note: 2; notes appear on page 11)

| PARAMETER                               | SYMBOL | MAX | UNITS |
|-----------------------------------------|--------|-----|-------|
| Input Capacitance: Address pins         | Cı1    | 5   | рF    |
| Input Capacitance: RAS#, CAS#, WE#, OE# | Cı2    | 7   | рF    |
| Input/Output Capacitance: DQ            | Сю     | 7   | pF    |

# **AC ELECTRICAL CHARACTERISTICS**

(Notes: 5, 6, 7, 8, 9, 10, 11, 12; notes appear on page 11) (Vcc = +3.3V ±0.3V)

| AC CHARACTERISTICS                                       |                   |     | ·5     | -6  |        |       |            |
|----------------------------------------------------------|-------------------|-----|--------|-----|--------|-------|------------|
| PARAMETER                                                | SYMBOL            | MIN | MAX    | MIN | MAX    | UNITS | NOTES      |
| Access time from column address                          | <sup>t</sup> AA   |     | 25     |     | 30     | ns    |            |
| Column-address setup to CAS# precharge                   | <sup>t</sup> ACH  | 12  |        | 15  |        | ns    |            |
| Column-address hold time (referenced to RAS#)            | <sup>t</sup> AR   | 38  |        | 45  |        | ns    |            |
| Column-address setup time                                | <sup>t</sup> ASC  | 0   |        | 0   |        | ns    | 28         |
| Row-address setup time                                   | <sup>t</sup> ASR  | 0   |        | 0   |        | ns    | 28         |
| Column address to WE# delay time                         | <sup>t</sup> AWD  | 42  |        | 49  |        | ns    | 18         |
| Access time from CAS#                                    | <sup>t</sup> CAC  |     | 13     |     | 15     | ns    | 29         |
| Column-address hold time                                 | <sup>t</sup> CAH  | 8   |        | 10  |        | ns    | 28         |
| CAS# pulse width                                         | <sup>t</sup> CAS  | 8   | 10,000 | 10  | 10,000 | ns    | 30, 32     |
| CAS# LOW to "Don't Care" during Self Refresh             | <sup>t</sup> CHD  | 15  |        | 15  |        | ns    |            |
| CAS# hold time (CBR Refresh)                             | <sup>t</sup> CHR  | 8   |        | 10  |        | ns    | 4, 31      |
| Last CAS# going LOW to first CAS# to return HIGH         | <sup>t</sup> CLCH | 5   |        | 5   |        | ns    | 31         |
| CAS# to output in Low-Z                                  | <sup>t</sup> CLZ  | 0   |        | 0   |        | ns    | 29         |
| Data output hold after CAS# LOW                          | <sup>t</sup> COH  | 3   |        | 3   |        | ns    |            |
| CAS# precharge time                                      | <sup>t</sup> CP   | 8   |        | 10  |        | ns    | 13, 33     |
| Access time from CAS# precharge                          | <sup>t</sup> CPA  |     | 28     |     | 35     | ns    | 29         |
| CAS# to RAS# precharge time                              | tCRP              | 5   |        | 5   |        | ns    | 31         |
| CAS# hold time                                           | tCSH              | 38  |        | 45  |        | ns    | 31         |
| CAS# setup time (CBR Refresh)                            | <sup>t</sup> CSR  | 5   |        | 5   |        | ns    | 4, 28      |
| CAS# to WE# delay time                                   | <sup>t</sup> CWD  | 28  |        | 35  |        | ns    | 18, 28     |
| WRITE command to CAS# lead time                          | tCWL              | 8   |        | 10  |        | ns    | 31         |
| Data-in hold time                                        | <sup>t</sup> DH   | 8   |        | 10  |        | ns    | 19, 29     |
| Data-in setup time                                       | <sup>t</sup> DS   | 0   |        | 0   |        | ns    | 19, 29     |
| Output disable                                           | tOD               | 0   | 12     | 0   | 15     | ns    | 24, 25     |
| Output enable time                                       | tOE               |     | 12     |     | 15     | ns    | 20         |
| OE# hold time from WE# during<br>READ-MODIFY-WRITE cycle | <sup>t</sup> OEH  | 8   |        | 10  |        | ns    | 25         |
| OE# HIGH hold time from CAS# HIGH                        | tOEHC             | 5   |        | 10  |        | ns    |            |
| OE# HIGH pulse width                                     | tOEP              | 5   |        | 5   |        | ns    |            |
| OE# LOW to CAS# HIGH setup time                          | tOES              | 4   |        | 5   |        | ns    |            |
| Output buffer turn-off delay                             | tOFF              | 0   | 12     | 0   | 15     | ns    | 17, 24, 29 |
| OE# setup prior to RAS# during HIDDEN REFRESH cycle      | <sup>t</sup> ORD  | 0   |        | 0   |        | ns    |            |



# **AC ELECTRICAL CHARACTERISTICS**

(Notes: 5, 6, 7, 8, 9, 10, 11, 12; notes appear on page 11) (Vcc = +3.3V ±0.3V)

| AC CHARACTERISTICS                           |                   |     | -5      |     | -6      |       |        |
|----------------------------------------------|-------------------|-----|---------|-----|---------|-------|--------|
| PARAMETER                                    | SYMBOL            | MIN | MAX     | MIN | MAX     | UNITS | NOTES  |
| EDO-PAGE-MODE READ or WRITE cycle time       | <sup>t</sup> PC   | 20  |         | 25  |         | ns    | 34     |
| EDO-PAGE-MODE READ-WRITE cycle time          | <sup>t</sup> PRWC | 47  |         | 56  |         | ns    | 34     |
| Access time from RAS#                        | <sup>t</sup> RAC  |     | 50      |     | 60      | ns    |        |
| RAS# to column-address delay time            | <sup>t</sup> RAD  | 9   |         | 12  |         | ns    | 15     |
| Row address hold time                        | <sup>t</sup> RAH  | 7   |         | 10  |         | ns    |        |
| RAS# pulse width                             | <sup>t</sup> RAS  | 50  | 10,000  | 60  | 10,000  | ns    |        |
| RAS# pulse width (EDO PAGE MODE)             | <sup>t</sup> RASP | 50  | 125,000 | 60  | 125,000 | ns    |        |
| RAS# pulse width during Self Refresh         | tRASS             | 100 |         | 100 |         | μs    |        |
| Random READ or WRITE cycle time              | <sup>t</sup> RC   | 84  |         | 104 |         | ns    |        |
| RAS# to CAS# delay time                      | <sup>t</sup> RCD  | 11  |         | 14  |         | ns    | 14, 28 |
| READ command hold time (referenced to CAS#)  | tRCH              | 0   |         | 0   |         | ns    | 16, 30 |
| READ command setup time                      | <sup>t</sup> RCS  | 0   |         | 0   |         | ns    | 28     |
| Refresh period                               | tREF              |     | 64      |     | 64      | ms    | 22, 23 |
| Refresh period ("S" version)                 | tREF              |     | 128     |     | 128     | ms    | 23     |
| RAS# precharge time                          | <sup>t</sup> RP   | 30  |         | 40  |         | ns    |        |
| RAS# to CAS# precharge time                  | tRPC              | 5   |         | 5   |         | ns    |        |
| RAS# precharge time exiting Self Refresh     | <sup>t</sup> RPS  | 90  |         | 105 |         | ns    |        |
| READ command hold time (referenced to RAS#)  | tRRH              | 0   |         | 0   |         | ns    | 16     |
| RAS# hold time                               | tRSH              | 13  |         | 15  |         | ns    | 35     |
| READ-WRITE cycle time                        | <sup>t</sup> RWC  | 116 |         | 140 |         | ns    |        |
| RAS# to WE# delay time                       | tRWD              | 67  |         | 79  |         | ns    | 18     |
| WRITE command to RAS# lead time              | <sup>t</sup> RWL  | 13  |         | 15  |         | ns    |        |
| Transition time (rise or fall)               | tT                | 2   | 50      | 2   | 50      | ns    |        |
| WRITE command hold time                      | tWCH              | 8   |         | 10  |         | ns    | 35     |
| WRITE command hold time (referenced to RAS#) | tWCR              | 38  |         | 45  |         | ns    |        |
| WE# command setup time                       | tWCS              | 0   |         | 0   |         | ns    | 18, 28 |
| WE# to outputs in High-Z                     | tWHZ              |     | 12      |     | 15      | ns    |        |
| WRITE command pulse width                    | tWP               | 5   |         | 5   |         | ns    |        |
| WE# pulse widths to disable outputs          | tWPZ              | 10  |         | 10  |         | ns    |        |
| WE# hold time (CBR Refresh)                  | tWRH              | 8   |         | 10  |         | ns    |        |
| WE# setup time (CBR Refresh)                 | tWRP              | 8   |         | 10  |         | ns    |        |

# Micron

## NOTES

- 1. All voltages referenced to Vss.
- 2. This parameter is sampled. Vcc = +3.3V; f = 1 MHz;  $T_A = 25^{\circ}C$ .
- 3. Icc is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time and the outputs open.
- 4. Enables on-chip refresh and address counters.
- 5. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured.
- 6. An initial pause of 100µs is required after powerup, followed by eight RAS# refresh cycles (RAS#-ONLY or CBR with WE# HIGH), before proper device operation is ensured. The eight RAS# cycle wake-ups should be repeated any time the <sup>t</sup>REF refresh requirement is exceeded.
- 7. AC characteristics assume  ${}^{t}T = 2.5$  ns.
- 8. VIH (MIN) and VIL (MAX) are reference levels for measuring timing of input signals. Transition times are measured between VIH and VIL (or between VIL and VIH).
- 9. In addition to meeting the transition rate specification, all input signals must transit between VIH and VIL (or between VIL and VIH) in a monotonic manner.
- 10. If CAS# and RAS# = VIH, data output is High-Z.
- 11. If CAS# = VIL, data output may contain data from the last valid READ cycle.
- 12. Measured with a load equivalent to two TTL gates and 100pF; and Vol = 0.8V and VoH = 2V.
- 13. If CAS# is LOW at the falling edge of RAS#, output data will be maintained from the previous cycle. To initiate a new cycle and clear the dataout buffer, CAS# must be pulsed HIGH for <sup>t</sup>CP.
- 14. The <sup>t</sup>RCD (MAX) limit is no longer specified. <sup>t</sup>RCD (MAX) was specified as a reference point only. If <sup>t</sup>RCD was greater than the specified <sup>t</sup>RCD (MAX) limit, then access time was controlled exclusively by <sup>t</sup>CAC (<sup>t</sup>RAC [MIN] no longer applied). With or without the <sup>t</sup>RCD limit, <sup>t</sup>AA and <sup>t</sup>CAC must always be met.
- 15. The <sup>t</sup>RAD (MAX) limit is no longer specified. <sup>t</sup>RAD (MAX) was specified as a reference point only. If <sup>t</sup>RAD was greater than the specified <sup>t</sup>RAD (MAX) limit, then access time was controlled exclusively by <sup>t</sup>AA (<sup>t</sup>RAC and <sup>t</sup>CAC no longer applied). With or without the <sup>t</sup>RAD (MAX) limit, <sup>t</sup>AA, <sup>t</sup>RAC, and <sup>t</sup>CAC must always be met.

16. Either <sup>t</sup>RCH or <sup>t</sup>RRH must be satisfied for a READ cycle.

4 MEG x 16

**EDO DRAM** 

- 17. <sup>t</sup>OFF (MAX) defines the time at which the output achieves the open circuit condition and is not referenced to VoH or VoL.
- 18. <sup>t</sup>WCS, <sup>t</sup>RWD, <sup>t</sup>AWD, and <sup>t</sup>CWD are not restrictive operating parameters. <sup>t</sup>WCS applies to EARLY WRITE cycles. If <sup>t</sup>WCS > <sup>t</sup>WCS (MIN), the cycle is an EARLY WRITE cycle and the data output will remain an open circuit throughout the entire cycle. <sup>t</sup>RWD, <sup>t</sup>AWD, and <sup>t</sup>CWD define READ-MODIFY-WRITE cycles. Meeting these limits allows for reading and disabling output data and then applying input data. OE# held HIGH and WE# taken LOW after CAS# goes LOW results in a LATE WRITE (OE#-controlled) cycle. <sup>t</sup>WCS, <sup>t</sup>RWD, <sup>t</sup>CWD, and <sup>t</sup>AWD are not applicable in a LATE WRITE cycle.
- 19. These parameters are referenced to CAS# leading edge in EARLY WRITE cycles and WE# leading edge in LATE WRITE or READ-MODIFY-WRITE cycles.
- 20. If OE# is tied permanently LOW, LATE WRITE, or READ-MODIFY-WRITE operations are not possible.
- 21. A HIDDEN REFRESH may also be performed after a WRITE cycle. In this case, WE# is LOW and OE# is HIGH.
- 22. RAS#-ONLY REFRESH requires that all 8,192 rows of the MT4LC4M16N3 or all 4,096 rows of the MT4LC4M16R6 be refreshed at least once every 64ms.
- 23. CBR REFRESH for either device requires that at least 4,096 cycles be completed every 64ms.
- 24. The DQs go High-Z during READ cycles once <sup>t</sup>OD or <sup>t</sup>OFF occur. If CAS# stays LOW while OE# is brought HIGH, the DQs will go High-Z. If OE# is brought back LOW (CAS# still LOW), the DQs will provide the previously read data.
- 25. LATÉ WRITE and READ-MODIFY-WRITE cycles must have both <sup>t</sup>OD and <sup>t</sup>OEH met (OE# HIGH during WRITE cycle) in order to ensure that the output buffers will be open during the WRITE cycle. If OE# is taken back LOW while CAS# remains LOW, the DQs will remain open.
- 26. Column address changed once each cycle.
- 27. The first CASx# edge to transition LOW.



## **NOTES (continued)**

- 28. Output parameter (DQx) is referenced to corresponding CAS# input; DQ0-DQ7 by CASL# and DQ8-DQ15 by CASH#.
- 29. Each CASx# must meet minimum pulse width.
- 30. The last CASx# edge to transition HIGH.
- 31. Last falling CASx# edge to first rising CASx# edge.
- 32. Last rising CASx# edge to first falling CASx# edge.
- 33. Last rising CASx# edge to next cycle's last rising CASx# edge.
- 34. Last CASx# to go LOW.

- 35. VIH overshoot: VIH (MAX) = Vcc + 2V for a pulse width £ 3ns, and the pulse width cannot be greater than one third of the cycle rate. VIL undershoot: VIL (MIN) = -2V for a pulse width £ 3ns, and the pulse width cannot be greater than one third of the cycle rate.
- 36. NC pins are assumed to be left floating and are not tested for leakage.
- 37. Self refresh and extended refresh for either device requires that at least 4,096 cycles be completed every 128ms.



## **READ CYCLE**



### **TIMING PARAMETERS**

|                   | -5  |        | -6  |        |       |
|-------------------|-----|--------|-----|--------|-------|
| SYMBOL            | MIN | MAX    | MIN | MAX    | UNITS |
| <sup>t</sup> AA   |     | 25     |     | 30     | ns    |
| <sup>t</sup> ACH  | 12  |        | 15  |        | ns    |
| <sup>t</sup> AR   | 38  |        | 45  |        | ns    |
| <sup>t</sup> ASC  | 0   |        | 0   |        | ns    |
| <sup>t</sup> ASR  | 0   |        | 0   |        | ns    |
| <sup>t</sup> CAC  |     | 13     |     | 15     | ns    |
| <sup>t</sup> CAH  | 8   |        | 10  |        | ns    |
| <sup>t</sup> CAS  | 8   | 10,000 | 10  | 10,000 | ns    |
| <sup>t</sup> CLCH | 5   |        | 5   |        | ns    |
| <sup>t</sup> CLZ  | 0   |        | 0   |        | ns    |
| <sup>t</sup> CRP  | 5   |        | 5   |        | ns    |
| tCSH              | 38  |        | 45  |        | ns    |
| <sup>t</sup> OD   | 0   | 12     | 0   | 15     | ns    |

|                  | -   | 5      | -   | 6      |       |
|------------------|-----|--------|-----|--------|-------|
| SYMBOL           | MIN | MAX    | MIN | MAX    | UNITS |
| tOE              |     | 12     |     | 15     | ns    |
| tOFF             | 0   | 12     | 0   | 15     | ns    |
| <sup>t</sup> RAC |     | 50     |     | 60     | ns    |
| <sup>t</sup> RAD | 9   |        | 12  |        | ns    |
| <sup>t</sup> RAH | 7   |        | 10  |        | ns    |
| <sup>t</sup> RAS | 50  | 10,000 | 60  | 10,000 | ns    |
| <sup>t</sup> RC  | 84  |        | 104 |        | ns    |
| <sup>t</sup> RCD | 11  |        | 14  |        | ns    |
| tRCH             | 0   |        | 0   |        | ns    |
| <sup>t</sup> RCS | 0   |        | 0   |        | ns    |
| <sup>t</sup> RP  | 30  |        | 40  |        | ns    |
| tRRH             | 0   |        | 0   |        | ns    |
| <sup>t</sup> RSH | 13  |        | 15  |        | ns    |

**NOTE:** 1. <sup>t</sup>OFF is referenced from rising edge of RAS# or CAS#, whichever occurs last.





### <sup>t</sup>RC <sup>t</sup>RP <sup>t</sup>RAS RAS# VIH -<sup>t</sup>CSH <sup>t</sup>RSH <sup>t</sup>CRP <sup>t</sup>RCD <sup>t</sup>CAS CAS# V<sub>IH</sub> V<sub>IL</sub> <sup>t</sup>AR <sup>t</sup>RAD <sup>t</sup>RAH <sup>t</sup>ASR <sup>t</sup>ASC <sup>t</sup>CAH <sup>t</sup>ACH VIH \_\_\_\_\_ ADDR ROW COLUMN ROW <sup>t</sup>CWL <sup>t</sup>RWL <sup>t</sup>WCR <sup>t</sup>WCS <sup>t</sup>WCH <sup>t</sup>WP WE# VIH \_\_\_\_\_\_ t<sub>DS</sub> <sup>t</sup>DH DQ VIOH - $\square$ VALID DATA OE# DON'T CARE

**EARLY WRITE CYCLE** 

### **TIMING PARAMETERS**

|                   | -5  |        |     |        |       |
|-------------------|-----|--------|-----|--------|-------|
| SYMBOL            | MIN | MAX    | MIN | MAX    | UNITS |
| <sup>t</sup> ACH  | 12  |        | 15  |        | ns    |
| <sup>t</sup> AR   | 38  |        | 45  |        | ns    |
| <sup>t</sup> ASC  | 0   |        | 0   |        | ns    |
| <sup>t</sup> ASR  | 0   |        | 0   |        | ns    |
| <sup>t</sup> CAH  | 8   |        | 10  |        | ns    |
| <sup>t</sup> CAS  | 8   | 10,000 | 10  | 10,000 | ns    |
| <sup>t</sup> CLCH | 5   |        | 5   |        | ns    |
| <sup>t</sup> CRP  | 5   |        | 5   |        | ns    |
| <sup>t</sup> CSH  | 38  |        | 45  |        | ns    |
| tCWL              | 8   |        | 10  |        | ns    |
| <sup>t</sup> DH   | 8   |        | 10  |        | ns    |
| <sup>t</sup> DS   | 0   |        | 0   |        | ns    |

|                  | -5  |        | -6  |        |       |
|------------------|-----|--------|-----|--------|-------|
| SYMBOL           | MIN | MAX    | MIN | MAX    | UNITS |
| <sup>t</sup> RAD | 9   |        | 12  |        | ns    |
| <sup>t</sup> RAH | 7   |        | 10  |        | ns    |
| <sup>t</sup> RAS | 50  | 10,000 | 60  | 10,000 | ns    |
| <sup>t</sup> RC  | 84  |        | 104 |        | ns    |
| <sup>t</sup> RCD | 11  |        | 14  |        | ns    |
| <sup>t</sup> RP  | 30  |        | 40  |        | ns    |
| tRSH             | 13  |        | 15  |        | ns    |
| tRWL             | 13  |        | 15  |        | ns    |
| tWCH             | 8   |        | 10  |        | ns    |
| tWCR             | 38  |        | 45  |        | ns    |
| tWCS             | 0   |        | 0   |        | ns    |
| tWP              | 5   |        | 5   |        | ns    |

4 Meg x 16 EDO DRAM D29\_C.p65 – Rev. 2/01





## **READ-WRITE CYCLE** (LATE WRITE and READ-MODIFY-WRITE cycles)

### **TIMING PARAMETERS**

|                   | -5 -6 |        | -6  |        |       |
|-------------------|-------|--------|-----|--------|-------|
| SYMBOL            | MIN   | MAX    | MIN | MAX    | UNITS |
| <sup>t</sup> AA   |       | 25     |     | 30     | ns    |
| <sup>t</sup> ACH  | 12    |        | 15  |        | ns    |
| <sup>t</sup> AR   | 38    |        | 45  |        | ns    |
| <sup>t</sup> ASC  | 0     |        | 0   |        | ns    |
| <sup>t</sup> ASR  | 0     |        | 0   |        | ns    |
| <sup>t</sup> AWD  | 42    |        | 49  |        | ns    |
| <sup>t</sup> CAC  |       | 13     |     | 15     | ns    |
| <sup>t</sup> CAH  | 8     |        | 10  |        | ns    |
| <sup>t</sup> CAS  | 8     | 10,000 | 10  | 10,000 | ns    |
| <sup>t</sup> CLCH | 5     |        | 5   |        | ns    |
| <sup>t</sup> CLZ  | 0     |        | 0   |        | ns    |
| <sup>t</sup> CRP  | 5     |        | 5   |        | ns    |
| <sup>t</sup> CSH  | 38    |        | 45  |        | ns    |
| <sup>t</sup> CWD  | 28    |        | 35  |        | ns    |
| <sup>t</sup> CWL  | 8     |        | 10  |        | ns    |
| <sup>t</sup> DH   | 8     |        | 10  |        | ns    |

|                  | -!  | 5      |     | 6      |       |
|------------------|-----|--------|-----|--------|-------|
| SYMBOL           | MIN | MAX    | MIN | MAX    | UNITS |
| <sup>t</sup> DS  | 0   |        | 0   |        | ns    |
| tOD              | 0   | 12     | 0   | 15     | ns    |
| tOE              |     | 12     |     | 15     | ns    |
| tOEH             | 8   |        | 10  |        | ns    |
| <sup>t</sup> RAC |     | 50     |     | 60     | ns    |
| <sup>t</sup> RAD | 9   |        | 12  |        | ns    |
| <sup>t</sup> RAH | 7   |        | 10  |        | ns    |
| <sup>t</sup> RAS | 50  | 10,000 | 60  | 10,000 | ns    |
| <sup>t</sup> RCD | 11  |        | 14  |        | ns    |
| <sup>t</sup> RCS | 0   |        | 0   |        | ns    |
| <sup>t</sup> RP  | 30  |        | 40  |        | ns    |
| <sup>t</sup> RSH | 13  |        | 15  |        | ns    |
| <sup>t</sup> RWC | 116 |        | 140 |        | ns    |
| <sup>t</sup> RWD | 67  |        | 79  |        | ns    |
| <sup>t</sup> RWL | 13  |        | 15  |        | ns    |
| <sup>t</sup> WP  | 5   |        | 5   |        | ns    |

4 MEG x 16 EDO DRAM







## **EDO-PAGE-MODE READ CYCLE**

### **TIMING PARAMETERS**

|                   | -   | -5 -6  |     | 6      |       |
|-------------------|-----|--------|-----|--------|-------|
| SYMBOL            | MIN | MAX    | MIN | MAX    | UNITS |
| <sup>t</sup> AA   |     | 25     |     | 30     | ns    |
| <sup>t</sup> ACH  | 12  |        | 15  |        | ns    |
| <sup>t</sup> AR   | 38  |        | 45  |        | ns    |
| <sup>t</sup> ASC  | 0   |        | 0   |        | ns    |
| <sup>t</sup> ASR  | 0   |        | 0   |        | ns    |
| <sup>t</sup> CAC  |     | 13     |     | 15     | ns    |
| <sup>t</sup> CAH  | 8   |        | 10  |        | ns    |
| <sup>t</sup> CAS  | 8   | 10,000 | 10  | 10,000 | ns    |
| <sup>t</sup> CLCH | 5   |        | 5   |        | ns    |
| <sup>t</sup> CLZ  | 0   |        | 0   |        | ns    |
| <sup>t</sup> COH  | 3   |        | 3   |        | ns    |
| <sup>t</sup> CP   | 8   |        | 10  |        | ns    |
| <sup>t</sup> CPA  |     | 28     |     | 35     | ns    |
| <sup>t</sup> CRP  | 5   |        | 5   |        | ns    |
| <sup>t</sup> CSH  | 38  |        | 45  |        | ns    |
| <sup>t</sup> OD   | 0   | 12     | 0   | 15     | ns    |

|                   | -!  | 5       | -   | 6       |       |
|-------------------|-----|---------|-----|---------|-------|
| SYMBOL            | MIN | MAX     | MIN | MAX     | UNITS |
| tOE               |     | 12      |     | 15      | ns    |
| tOEHC             | 5   |         | 10  |         | ns    |
| tOEP              | 5   |         | 5   |         | ns    |
| tOES              | 4   |         | 5   |         | ns    |
| tOFF              | 0   | 12      | 0   | 15      | ns    |
| <sup>t</sup> PC   | 20  |         | 25  |         | ns    |
| <sup>t</sup> RAC  |     | 50      |     | 60      | ns    |
| <sup>t</sup> RAD  | 9   |         | 12  |         | ns    |
| <sup>t</sup> RAH  | 7   |         | 10  |         | ns    |
| <sup>t</sup> RASP | 50  | 125,000 | 60  | 125,000 | ns    |
| <sup>t</sup> RCD  | 11  |         | 14  |         | ns    |
| tRCH              | 0   |         | 0   |         | ns    |
| <sup>t</sup> RCS  | 0   |         | 0   |         | ns    |
| <sup>t</sup> RP   | 30  |         | 40  |         | ns    |
| tRRH              | 0   |         | 0   |         | ns    |
| <sup>t</sup> RSH  | 13  |         | 15  |         | ns    |

4 Meg x 16 EDO DRAM D29\_C.p65 – Rev. 2/01



#### <sup>t</sup>RASP t <sub>RP</sub> RAS# VIH -<sup>t</sup>CSH t<sub>PC</sub> t<sub>RSH</sub> t<sub>CP</sub> <sup>t</sup>CAS <sup>t</sup>CAS <sup>t</sup>CRP <sup>t</sup>RCD <sup>t</sup>CAS <sup>t</sup>CP <sup>t</sup>CP CAS# VIH tAR t<sub>RAD</sub> <sup>t</sup>ACH <sup>t</sup>ACH <sup>t</sup>ACH <sup>t</sup>RAH <sup>t</sup>ASC <sup>t</sup>ASC <sup>t</sup>CAH <sup>t</sup>ASC <sup>t</sup>CAH <sup>t</sup>CAH tASR ADDR VIH ROW COLUMN COLUMN COLUMN ROW tcwl tcwl tcwl twcs <sup>t</sup>WCH twcs <sup>t</sup>WCH twcs twch twp twp twp twcr t<sub>RWL</sub> П $^{t}\mathrm{DS}$ $^{t}\mathrm{DS}$ <sup>t</sup>DH t<sub>DS</sub> <sup>t</sup>DH <sup>t</sup>DH VALID DATA VALID DATA VALID DATA

## EDO-PAGE-MODE EARLY WRITE CYCLE

DON'T CARE

4 MEG x 16 EDO DRAM

### TIMING PARAMETERS

|                   | -5  |        | -6  |        |       |
|-------------------|-----|--------|-----|--------|-------|
| SYMBOL            | MIN | MAX    | MIN | MAX    | UNITS |
| <sup>t</sup> ACH  | 12  |        | 15  |        | ns    |
| <sup>t</sup> AR   | 38  |        | 45  |        | ns    |
| <sup>t</sup> ASC  | 0   |        | 0   |        | ns    |
| <sup>t</sup> ASR  | 0   |        | 0   |        | ns    |
| <sup>t</sup> CAH  | 8   |        | 10  |        | ns    |
| <sup>t</sup> CAS  | 8   | 10,000 | 10  | 10,000 | ns    |
| <sup>t</sup> CLCH | 5   |        | 5   |        | ns    |
| <sup>t</sup> CP   | 8   |        | 10  |        | ns    |
| <sup>t</sup> CRP  | 5   |        | 5   |        | ns    |
| <sup>t</sup> CSH  | 38  |        | 45  |        | ns    |
| tCWL              | 8   |        | 10  |        | ns    |
| <sup>t</sup> DH   | 8   |        | 10  |        | ns    |
| <sup>t</sup> DS   | 0   |        | 0   |        | ns    |

|                   | -   | 5       |     | -6      |       |
|-------------------|-----|---------|-----|---------|-------|
| SYMBOL            | MIN | MAX     | MIN | MAX     | UNITS |
| <sup>t</sup> PC   | 20  |         | 25  |         | ns    |
| <sup>t</sup> RAD  | 9   |         | 12  |         | ns    |
| <sup>t</sup> RAH  | 7   |         | 10  |         | ns    |
| <sup>t</sup> RASP | 50  | 125,000 | 60  | 125,000 | ns    |
| <sup>t</sup> RCD  | 11  |         | 14  |         | ns    |
| <sup>t</sup> RP   | 30  |         | 40  |         | ns    |
| tRSH              | 13  |         | 15  |         | ns    |
| <sup>t</sup> RWL  | 13  |         | 15  |         | ns    |
| tWCH              | 8   |         | 10  |         | ns    |
| tWCR              | 38  |         | 45  |         | ns    |
| tWCS              | 0   |         | 0   |         | ns    |
| tWP               | 5   |         | 5   |         | ns    |







**EDO-PAGE-MODE READ-WRITE CYCLE** 

### TIMING PARAMETERS

|                   | -   | -5     |     | -6     |       |
|-------------------|-----|--------|-----|--------|-------|
| SYMBOL            | MIN | MAX    | MIN | MAX    | UNITS |
| <sup>t</sup> AA   |     | 25     |     | 30     | ns    |
| <sup>t</sup> AR   | 38  |        | 45  |        | ns    |
| <sup>t</sup> ASC  | 0   |        | 0   |        | ns    |
| <sup>t</sup> ASR  | 0   |        | 0   |        | ns    |
| <sup>t</sup> AWD  | 42  |        | 49  |        | ns    |
| <sup>t</sup> CAC  |     | 13     |     | 15     | ns    |
| <sup>t</sup> CAH  | 8   |        | 10  |        | ns    |
| <sup>t</sup> CAS  | 8   | 10,000 | 10  | 10,000 | ns    |
| <sup>t</sup> CLCH | 5   |        | 5   |        | ns    |
| <sup>t</sup> CLZ  | 0   |        | 0   |        | ns    |
| <sup>t</sup> CP   | 8   |        | 10  |        | ns    |
| <sup>t</sup> CPA  |     | 28     |     | 35     | ns    |
| <sup>t</sup> CRP  | 5   |        | 5   |        | ns    |
| <sup>t</sup> CSH  | 38  |        | 45  |        | ns    |
| <sup>t</sup> CWD  | 28  |        | 35  |        | ns    |
| <sup>t</sup> CWL  | 8   |        | 10  |        | ns    |
| <sup>t</sup> DH   | 8   |        | 10  |        | ns    |

|                   | -!  | 5       |     | 6       |       |
|-------------------|-----|---------|-----|---------|-------|
| SYMBOL            | MIN | MAX     | MIN | MAX     | UNITS |
| <sup>t</sup> DS   | 0   |         | 0   |         | ns    |
| tOD               | 0   | 12      | 0   | 15      | ns    |
| tOE               |     | 12      |     | 15      | ns    |
| <sup>t</sup> OEH  | 8   |         | 10  |         | ns    |
| <sup>t</sup> PC   | 20  |         | 25  |         | ns    |
| <sup>t</sup> PRWC | 47  |         | 56  |         | ns    |
| <sup>t</sup> RAC  |     | 50      |     | 60      | ns    |
| <sup>t</sup> RAD  | 9   |         | 12  |         | ns    |
| <sup>t</sup> RAH  | 7   |         | 10  |         | ns    |
| <sup>t</sup> RASP | 50  | 125,000 | 60  | 125,000 | ns    |
| <sup>t</sup> RCD  | 11  |         | 14  |         | ns    |
| <sup>t</sup> RCS  | 0   |         | 0   |         | ns    |
| <sup>t</sup> RP   | 30  |         | 40  |         | ns    |
| tRSH              | 13  |         | 15  |         | ns    |
| <sup>t</sup> RWD  | 67  |         | 79  |         | ns    |
| <sup>t</sup> RWL  | 13  |         | 15  |         | ns    |
| tWP               | 5   |         | 5   |         | ns    |

**NOTE:** 1. <sup>t</sup>PC is for LATE WRITE cycles only.





EDO-PAGE-MODE READ EARLY WRITE CYCLE

DON'T CARE

4 MEG x 16 EDO DRAM

### **TIMING PARAMETERS**

|                  | -   | 5      | -   | 6      |       |
|------------------|-----|--------|-----|--------|-------|
| SYMBOL           | MIN | MAX    | MIN | MAX    | UNITS |
| <sup>t</sup> AA  |     | 25     |     | 30     | ns    |
| <sup>t</sup> ACH | 12  |        | 15  |        | ns    |
| <sup>t</sup> AR  | 38  |        | 45  |        | ns    |
| <sup>t</sup> ASC | 0   |        | 0   |        | ns    |
| <sup>t</sup> ASR | 0   |        | 0   |        | ns    |
| <sup>t</sup> CAC |     | 13     |     | 15     | ns    |
| <sup>t</sup> CAH | 8   |        | 10  |        | ns    |
| <sup>t</sup> CAS | 8   | 10,000 | 10  | 10,000 | ns    |
| <sup>t</sup> COH | 3   |        | 3   |        | ns    |
| <sup>t</sup> CP  | 8   |        | 10  |        | ns    |
| <sup>t</sup> CPA |     | 28     |     | 35     | ns    |
| <sup>t</sup> CRP | 5   |        | 5   |        | ns    |
| <sup>t</sup> CSH | 38  |        | 45  |        | ns    |
| <sup>t</sup> DH  | 8   |        | 10  |        | ns    |
| <sup>t</sup> DS  | 0   |        | 0   |        | ns    |

|                   | -   | 5       | -6  |         |       |
|-------------------|-----|---------|-----|---------|-------|
| SYMBOL            | MIN | MAX     | MIN | MAX     | UNITS |
| <sup>t</sup> OE   |     | 12      |     | 15      | ns    |
| <sup>t</sup> PC   | 20  |         | 25  |         | ns    |
| <sup>t</sup> RAC  |     | 50      |     | 60      | ns    |
| <sup>t</sup> RAD  | 9   |         | 12  |         | ns    |
| <sup>t</sup> RAH  | 7   |         | 10  |         | ns    |
| <sup>t</sup> RASP | 50  | 125,000 | 60  | 125,000 | ns    |
| <sup>t</sup> RCD  | 11  |         | 14  |         | ns    |
| <sup>t</sup> RCH  | 0   |         | 0   |         | ns    |
| <sup>t</sup> RCS  | 0   |         | 0   |         | ns    |
| <sup>t</sup> RP   | 30  |         | 40  |         | ns    |
| <sup>t</sup> RSH  | 13  |         | 15  |         | ns    |
| <sup>t</sup> WCH  | 8   |         | 10  |         | ns    |
| tWCS              | 0   |         | 0   |         | ns    |
| <sup>t</sup> WHZ  |     | 12      |     | 15      | ns    |

4 Meg x 16 EDO DRAM D29\_C.p65 – Rev. 2/01





**READ CYCLE** (with WE#-controlled disable)

### TIMING PARAMETERS

|                  | -5  |        | -6  |        |       |
|------------------|-----|--------|-----|--------|-------|
| SYMBOL           | MIN | MAX    | MIN | MAX    | UNITS |
| <sup>t</sup> AA  |     | 25     |     | 30     | ns    |
| <sup>t</sup> AR  | 38  |        | 45  |        | ns    |
| <sup>t</sup> ASC | 0   |        | 0   |        | ns    |
| <sup>t</sup> ASR | 0   |        | 0   |        | ns    |
| <sup>t</sup> CAC |     | 13     |     | 15     | ns    |
| <sup>t</sup> CAH | 8   |        | 10  |        | ns    |
| <sup>t</sup> CAS | 8   | 10,000 | 10  | 10,000 | ns    |
| <sup>t</sup> CLZ | 0   |        | 0   |        | ns    |
| <sup>t</sup> CP  | 8   |        | 10  |        | ns    |
| <sup>t</sup> CRP | 5   |        | 5   |        | ns    |
| <sup>t</sup> CSH | 38  |        | 45  |        | ns    |

|                  | -5  |     | -6  |     |       |
|------------------|-----|-----|-----|-----|-------|
| SYMBOL           | MIN | MAX | MIN | MAX | UNITS |
| tOD              | 0   | 12  | 0   | 15  | ns    |
| tOE              |     | 12  |     | 15  | ns    |
| <sup>t</sup> RAC |     | 50  |     | 60  | ns    |
| <sup>t</sup> RAD | 9   |     | 12  |     | ns    |
| <sup>t</sup> RAH | 7   |     | 10  |     | ns    |
| <sup>t</sup> RCD | 11  |     | 14  |     | ns    |
| <sup>t</sup> RCH | 0   |     | 0   |     | ns    |
| <sup>t</sup> RCS | 0   |     | 0   |     | ns    |
| tWHZ             |     | 12  |     | 15  | ns    |
| tWPZ             | 10  |     | 10  |     | ns    |

4 Meg x 16 EDO DRAM D29\_C.p65 – Rev. 2/01





# **RAS#-ONLY REFRESH CYCLE**





**CBR REFRESH CYCLE** (Addresses and OE# = DON'T CARE)



### **TIMING PARAMETERS**

|                  | -5  |     | -6  |     |       |
|------------------|-----|-----|-----|-----|-------|
| SYMBOL           | MIN | MAX | MIN | MAX | UNITS |
| <sup>t</sup> ASR | 0   |     | 0   |     | ns    |
| <sup>t</sup> CHR | 8   |     | 10  |     | ns    |
| <sup>t</sup> CP  | 8   |     | 10  |     | ns    |
| <sup>t</sup> CRP | 5   |     | 5   |     | ns    |
| <sup>t</sup> CSR | 5   |     | 5   |     | ns    |
| <sup>t</sup> RAH | 7   |     | 10  |     | ns    |

|                  | -5  |        | -6  |        |       |
|------------------|-----|--------|-----|--------|-------|
| SYMBOL           | MIN | MAX    | MIN | MAX    | UNITS |
| <sup>t</sup> RAS | 50  | 10,000 | 60  | 10,000 | ns    |
| <sup>t</sup> RC  | 84  |        | 104 |        | ns    |
| <sup>t</sup> RP  | 30  |        | 40  |        | ns    |
| <sup>t</sup> RPC | 5   |        | 5   |        | ns    |
| tWRH             | 8   |        | 10  |        | ns    |
| tWRP             | 8   |        | 10  |        | ns    |

**NOTE:** 1. End of first CBR REFRESH cycle.





### **TIMING PARAMETERS**

|                  | -5  |     | -6  |     |       |
|------------------|-----|-----|-----|-----|-------|
| SYMBOL           | MIN | MAX | MIN | MAX | UNITS |
| <sup>t</sup> AA  |     | 25  |     | 30  | ns    |
| <sup>t</sup> AR  | 38  |     | 45  |     | ns    |
| <sup>t</sup> ASC | 0   |     | 0   |     | ns    |
| <sup>t</sup> ASR | 0   |     | 0   |     | ns    |
| <sup>t</sup> CAC |     | 13  |     | 15  | ns    |
| <sup>t</sup> CAH | 8   |     | 10  |     | ns    |
| <sup>t</sup> CHR | 8   |     | 10  |     | ns    |
| <sup>t</sup> CLZ | 0   |     | 0   |     | ns    |
| <sup>t</sup> CRP | 5   |     | 5   |     | ns    |
| tOD              | 0   | 12  | 0   | 15  | ns    |

|                  | -5  |        | -6  |        |       |
|------------------|-----|--------|-----|--------|-------|
| SYMBOL           | MIN | MAX    | MIN | MAX    | UNITS |
| <sup>t</sup> OE  |     | 12     |     | 15     | ns    |
| <sup>t</sup> OFF | 0   | 12     | 0   | 15     | ns    |
| tORD             | 0   |        | 0   |        | ns    |
| <sup>t</sup> RAC |     | 50     |     | 60     | ns    |
| <sup>t</sup> RAD | 9   |        | 12  |        | ns    |
| <sup>t</sup> RAH | 7   |        | 10  |        | ns    |
| <sup>t</sup> RAS | 50  | 10,000 | 60  | 10,000 | ns    |
| <sup>t</sup> RCD | 11  |        | 14  |        | ns    |
| <sup>t</sup> RP  | 30  |        | 40  |        | ns    |
| <sup>t</sup> RSH | 13  |        | 15  |        | ns    |

NOTE: 1. A HIDDEN REFRESH may also be performed after a WRITE cycle. In this case, WE# is LOW and OE# is HIGH.









### **TIMING PARAMETERS**

|                   | -5  |     | -6  |     |       |
|-------------------|-----|-----|-----|-----|-------|
| SYMBOL            | MIN | MAX | MIN | MAX | UNITS |
| <sup>t</sup> CHD  | 15  |     | 15  |     | ns    |
| <sup>t</sup> CLCH | 5   |     | 5   |     | ns    |
| <sup>t</sup> CP   | 8   |     | 10  |     | ns    |
| <sup>t</sup> CSR  | 5   |     | 5   |     | ns    |
| <sup>t</sup> RASS | 100 |     | 100 |     | ns    |

|                  | -5  |     | -6  |     |       |
|------------------|-----|-----|-----|-----|-------|
| SYMBOL           | MIN | MAX | MIN | MAX | UNITS |
| <sup>t</sup> RP  | 30  |     | 40  |     | ns    |
| <sup>t</sup> RPC | 5   |     | 5   |     | ns    |
| <sup>t</sup> RPS | 90  |     | 105 |     | ns    |
| tWRH             | 8   |     | 10  |     | ns    |
| <sup>t</sup> WRP | 8   |     | 10  |     | ns    |

NOTE: 1. Once tRASS (MIN) is met and RAS# remains LOW, the DRAM will enter self refresh mode.

2. Once <sup>t</sup>RPS is satisfied, a complete burst of all rows should be executed if RAS#-only or burst CBR refresh is used.







**NOTE:** 1. All dimensions in millimeters  $\frac{MAX}{MIN}$  or typical where noted.

2. Package width and length do not include mold protrusion; allowable mold protrusion is .25mm per side.



8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 E-mail: prodmktg@micron.com, Internet: http://www.micron.com, Customer Comment Line: 800-932-4992 Micron is a registered trademark and the Micron logo and M logo are trademarks of Micron Technology, Inc.